## MIPS Arithmetic

# and Logic Instructions

**COE 301** 

Computer Organization

Prof. Muhamed Mudawar

College of Computer Sciences and Engineering King Fahd University of Petroleum and Minerals

#### Presentation Outline

- **Overview of the MIPS Architecture**
- R-Type Instruction Format
- R-type Arithmetic, Logical, and Shift Instructions
- I-Type Instruction Format and Immediate Constants
- I-type Arithmetic and Logical Instructions
- Pseudo Instructions

## Overview of the MIPS Architecture



### MIPS General-Purpose Registers

32 General Purpose Registers (GPRs)

MIP.

- All registers are 32-bit wide in the MIPS 32-bit architecture
- Software defines names for registers to standardize their use
- Assembler can refer to registers by name or by number (\$ notation)

| Name                         | Register                   | Usage                                             |
|------------------------------|----------------------------|---------------------------------------------------|
| \$zero                       | \$0                        | Always 0 (forced by hardware)                     |
| \$at                         | \$1                        | Reserved for assembler use                        |
| \$v0 - \$v1                  | \$2 - \$3                  | Result values of a function                       |
| \$a0 - \$a3                  | \$4 - \$7                  | Arguments of a function                           |
| \$t0 - \$t7                  | \$8 - \$15                 | Temporary Values                                  |
| \$s0 - \$s7                  | \$16 - \$23                | Saved registers (preserved across call)           |
| \$t8 - \$t9                  | \$24 - \$25                | More temporaries                                  |
| \$k0 - \$k1                  | \$26 - \$27                | Reserved for OS kernel                            |
| \$gp                         | \$28                       | Global pointer (points to global data)            |
| \$sp                         | \$29                       | Stack pointer (points to top of stack)            |
| \$fp                         | \$30                       | Frame pointer (points to stack frame)             |
| Instruction Set Architecture | COE 301 - Conputer Organiz | zat Return address hamed Mused for function call) |

### Instruction Categories

- Integer Arithmetic (our focus in this presentation)
  - ♦ Arithmetic, logic, and shift instructions
- Data Transfer
  - Load and store instructions that access memory
  - Data movement and conversions
- Jump and Branch
  - Flow-control instructions that alter the sequential sequence
- Floating Point Arithmetic
  - Instructions that operate on floating-point registers
- Miscellaneous
  - Instructions that transfer control to/from exception handlers
  - Memory management instructions



- Overview of the MIPS Architecture
- **R-Type Instruction Format**
- \* R-type Arithmetic, Logical, and Shift Instructions
- I-Type Instruction Format and Immediate Constants
- I-type Arithmetic and Logical Instructions
- Pseudo Instructions

### R-Type Instruction Format

| Op <sup>6</sup> | Rs⁵ | Rt⁵ | Rd⁵ | sa <sup>5</sup> | funct <sup>6</sup> |
|-----------------|-----|-----|-----|-----------------|--------------------|
|-----------------|-----|-----|-----|-----------------|--------------------|

- Op: operation code (opcode)
  - Specifies the operation of the instruction
  - ♦ Also specifies the format of the instruction
- funct: function code extends the opcode
  - $\diamond$  Up to  $2^6$  = 64 functions can be defined for the same opcode
  - MIPS uses opcode 0 to define many R-type instructions
- Three Register Operands (common to many instructions)
  - Rs, Rt: first and second source operands
  - Rd: destination operand
  - sa: the shift amount used by shift instructions

## R-Type Integer Add and Subtract

| Instruction              | Meaning                                | 0р         | Rs   | Rt                  | Rd   | sa         | func |
|--------------------------|----------------------------------------|------------|------|---------------------|------|------------|------|
| add \$t1, \$t2,<br>\$t3  | \$t1 = \$t2 + \$t3                     | 0          | \$t2 | \$t3                | \$t1 | 0          | 0x20 |
| addu \$t1, \$t2,<br>\$t3 | \$t1 = \$t2 + \$t3                     | 0          | \$t2 | \$t3                | \$t1 | 0          | 0x21 |
| sub \$t1, \$t2,          | \$t1 = \$t2 - \$t3<br>ithmetic overflo | o<br>w cau | \$t2 | \$t3<br><b>an e</b> | \$t1 | 0<br>otion | 0x22 |
| 1 cubu $0+1$ $0+2$       | overfibw, result is that               |            |      |                     | _    |            |      |

- \* addu, subu: arithmetic overflow is ignored
- \* addu, subu: compute the same result as add, sub
- Many programming languages ignore overflow
  - ♦ The + operator is translated into addu
  - ♦ The operator is translated into subu

## Range, Carry, Borrow, and Overflow

- Bits have NO meaning. The same n bits stored in a register can represent an unsigned or a signed integer.
- Unsigned Integers: n-bit representation



Signed Integers: n-bit 2's complement representation



### Carry and Overflow

- Carry is useful when adding (subtracting) unsigned integers
  - Carry indicates that the unsigned sum is out of range
- Overflow is useful when adding (subtracting) signed integers
  - Overflow indicates that the signed sum is out of range
- \* Range for 32-bit unsigned integers = 0 to  $(2^{32} 1)$
- \* Range for 32-bit signed integers =  $-2^{31}$  to  $(2^{31} 1)$

1111 1111 0000 0000 1111 0101 0010

0000

Unsigned sum is out-of-range, but the Signed sum is correct

### More Examples of Carry and Overflow

```
Example 2: Carry = 0, Overflow = 1
     01111 1
      0010 0100 0000 0100 1011 0001 0100
     0100
                       0111 0000 0011 0101
     0010
   Unsigned sum is correct, but the Signed sum is out-of-range 1010 0011 0111 0100 1110 0110 0100
* Elamble 3: Carry = 1, Overflow = 1
       1000 0100 0000 0100 1011 0001 0100
     0100
                       0111 0000 0011
     0010
   Both the Unsigned and Signed sums are out-of-range 0010 0011 0111 0100 1110 0110 0100
MIPS Instruction Set Architecture COE 301 – Computer Organization – KFUPM
                                        © Muhamed Mudawar - slide 11
```

## Using Add / Subtract Instructions

- $\diamond$  Consider the translation of: f = (g+h)-(i+j)
- Programmer / Compiler allocates registers to variables
- ❖ Given that: \$t0=f, \$t1=g, \$t2=h, \$t3=i, and \$t4=j
- Called temporary registers: \$t0=\$8, \$t1=\$9, ...
- ❖ Translation of: f = (g+h)-(i+j)
  addu \$t5, \$t1, \$t2 # \$t5 = g + h
  addu \$t6, \$t3, \$t4 # \$t6 = i + j
  subu \$t0, \$t5, \$t6 # f = (g+h)-(i+j)
- Assembler translates addu \$t5,\$t1,\$t2 into binary code

```
        Op
        $t1
        $t2
        $t5
        sa
        addu

        000000
        01001
        01010
        01101
        00000
        100001
```

### Logic Bitwise Operations

Logic bitwise operations: and, or, xor, nor

| X | У | x and $y$ |
|---|---|-----------|
| 0 | 0 | 0         |
| 0 | 1 | 0         |
| 1 | 0 | 0         |
| 1 | 1 | 1         |

| X | У | x or y |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 1      |
| 1 | 1 | 1      |

| X | У | x xor y |
|---|---|---------|
| 0 | 0 | 0       |
| 0 | 1 | 1       |
| 1 | 0 | 1       |
| 1 | 1 | 0       |

| X | У | x nor y |
|---|---|---------|
| 0 | 0 | 1       |
| 0 | 1 | 0       |
| 1 | 0 | 0       |
| 1 | 1 | 0       |

- $^{\diamond}$  AND instruction is used to clear bits: x and 0  $^{\diamond}$  0
- $\diamond$  OR instruction is used to set bits:  $\times$  or 1  $\stackrel{\bullet}{\to}$  1
- NOT instruction is not needed, why?

not \$t1, \$t2 is equivalent to: nor \$t1, \$t2, \$t2

### Logic Bitwise Instructions

| Instruction |       | Meaning | 0р   | Rs                      | Rt | Rd   | sa   | func |   |      |
|-------------|-------|---------|------|-------------------------|----|------|------|------|---|------|
| and         | \$t1, | \$t2,   | \$t3 | \$t1 = \$t2 & \$t3      | 0  | \$t2 | \$t3 | \$t1 | 0 | 0x24 |
| or          | \$t1, | \$t2,   | \$t3 | \$t1 = \$t2   \$t3      | 0  | \$t2 | \$t3 | \$t1 | 0 | 0x25 |
| xor         | \$t1, | \$t2,   | \$t3 | \$t1 = \$t2 ^ \$t3      | 0  | \$t2 | \$t3 | \$t1 | 0 | 0x26 |
| nor         | \$t1, | \$t2,   | \$t3 | \$t1 = ~(\$t2 <br>\$t3) | 0  | \$t2 | \$t3 | \$t1 | 0 | 0x27 |

### **\*** Examples:

## Shift Operations

- Shifting is to move the 32 bits of a number left or right
- \* sll means shift left logical (insert zero from the right)
- srl means shift right logical (insert zero from the left)
- \* sra means shift right arithmetic (insert sign-bit)
- The 5-bit shift amount field is used by these instructions



### Shift Instructions

| Instruction                       | Meaning                           | Ор    | Rs                 | Rt    | Rd            | sa    | func |
|-----------------------------------|-----------------------------------|-------|--------------------|-------|---------------|-------|------|
| sll \$t1,\$t2,10                  | \$t1 = \$t2 <<                    | 0     | 0                  | \$t2  | \$t1          | 10    | 0    |
|                                   | 10                                |       |                    |       |               |       |      |
| srl \$t1,\$t2,10                  | \$t1 = \$t2 >>>                   | 0     | 0                  | \$t2  | \$t1          | 10    | 2    |
|                                   | 10                                |       |                    |       |               |       |      |
| sra \$t1,\$t2,10                  | \$t1 = \$t2 >>                    | 0     | 0                  | \$t2  | \$t1          | 10    | 3    |
|                                   | 10                                |       |                    |       |               |       |      |
| sllv \$t1,\$t2,\$t                | 8  \$t1 = \$t2 <<                 | 0     | \$t3               | \$t2  | \$t1          | 0     | 4    |
| •                                 | \$t3                              |       |                    |       |               |       |      |
| \$r\$v \$t1,\$ <del>{</del> 2,\$t | stal shift by a co                | onsta | nţ <sub>t</sub> ar | ngų   | <b>1</b> \$t1 | 0     | 6    |
| ♦ The shift amo                   | unt ( <b>sa</b> ) field specifies | a num | her h              | etwee | n () ar       | nd 31 |      |
| srav \$t1,\$t2,\$t                | 8   \$t1 = \$t2 >>                | 0     | \$t3               | \$t2  | \$t1          | 0     | 7    |
| 🌣 sllv, srlv                      | ,starav: shift by                 | a var | iable              | am    | ount          |       |      |

- ♦ A source register specifies the variable shift amount between 0 and 31
- Only the lower 5 bits of the source register is used as the shift amount

## Shift Instruction Examples

❖ Given that: \$t2 = 0xabcd1234 and \$t3 = 16



| 0p     | Rs = \$t3 | Rt = \$t2 | Rd = \$t1 | sa    | srlv   |
|--------|-----------|-----------|-----------|-------|--------|
| 000000 | 01011     | 01010     | 01001     | 00000 | 000110 |

### Binary Multiplication

- Shift Left Instruction (s11) can perform multiplication When the multiplier is a power of 2
- You can factor any binary number into powers of 2
- Example: multiply \$t0 by 36

```
$t0*36 = $t0*(4 + 32) = $t0*4 + $t0*32
 sll $t1, $t0, 2 # $t1 = $t0 * 4
                     # $t2 = $t0 *
 sll $t2, $t0, 5
 32
 addu $t3, $t1, $t2
                       # $t3 = $t0
```

### Your Turn ...

Multiply \$t0 by 26, using shift and add instructions

Hint: **26 = 2 + 8 + 16** 

```
      sll
      $t1, $t0, 1
      # $t1 = $t0 * 2

      sll
      $t2, $t0, 3
      # $t2 = $t0 * 8

      sll
      $t3, $t0, 4
      # $t3 = $t0 * 16

      addu
      $t4, $t1, $t2
      # $t4 = $t0 * 10

      addu
      $t5, $t4, $t3
      # $t5 = $t0 * 26
```

Multiply \$t0 by 31, Hint: 31 = 32 - 1

```
sll $t1, $t0, 5 # $t1 = $t0 * 32
subu $t2, $t1, $t0 # $t2 = $t0 * 31
```



- Overview of the MIPS Architecture
- R-Type Instruction Format
- R-type Arithmetic, Logical, and Shift Instructions
- I-Type Instruction Format and Immediate Constants
- I-type Arithmetic and Logical Instructions
- Pseudo Instructions

### I-Type Instruction Format

- Constants are used quite frequently in programs
  - The R-type shift instructions have a 5-bit shift amount constant
  - What about other instructions that need a constant?
- I-Type: Instructions with Immediate Operands

| Op <sup>6</sup> Rs <sup>5</sup> | Rt⁵ | immediate <sup>16</sup> |
|---------------------------------|-----|-------------------------|
|---------------------------------|-----|-------------------------|

- 4 16-bit immediate constant is stored inside the instruction
  - ♦ Rs is the source register number
  - ♦ Rt is now the destination register number (for R-type it was Rd)
- Examples of I-Type ALU Instructions:
  - ♦ Add immediate: addi \$t1, \$t2, 5 # \$t1 = \$t2 + 5
  - ◇ OR immediate: ori \$t1, \$t2, 5 # \$t1 =

### I-Type ALU Instructions

| In                     | struction                     | Meaning                                      | 0p               | Rs    | Rt     | Immediate                |
|------------------------|-------------------------------|----------------------------------------------|------------------|-------|--------|--------------------------|
| addi<br>25             | \$t1, \$t2,                   | \$t1 = \$t2 +<br>25                          | 0x8              | \$t2  | \$t1   | 25                       |
| addiu<br>25            | \$t1, \$t2,                   | \$t1 = \$t2 +<br>25                          | 0x9              | \$t2  | \$t1   | 25                       |
| andi<br>25             | \$t1, \$t2,                   | \$t1 = \$t2 &<br>25                          | 0xc              | \$t2  | \$t1   | 25                       |
| ori<br>2 <b>§</b> • ac |                               | \$t1 = \$t2  <br><del>2</del> auses an arith | 0xd<br>metic     | \$t2  | \$t1   | 25                       |
| xori<br>25 ♦           | \$t1, \$t2,<br>In case of ove | \$t1 = \$t2 ^<br>rflow, result is not        | w <b>ilite</b> n | tð tæ | s#hati | on regi <del>st</del> er |
|                        |                               | peration as adding                           |                  |       |        |                          |

- Immediate constant for addi and addiu is signed
  - ♦ No need for subi or subiu instructions
- Immediate constant for andi, ori, xori is unsigned

### Examples of I-Type ALU Instructions

Given that registers \$t0, \$t1, \$t2 are used for A, B, C

| Expression           | <b>Equivalent MIPS Instruction</b> |
|----------------------|------------------------------------|
| A = B + 5;           | addiu \$t0, \$t1, 5                |
| C = B - 1;           | addiu \$t2, \$t1, -1 <b>←</b>      |
| A = B & 0xf;         | andi \$t0, \$t1, 0xf               |
| $C = B \mid 0xf;$    | ori \$t2, \$t1, 0xf                |
| C = 5;               | addiu \$t2, \$zero,                |
| A = B;               | addiu \$t0, \$t1, 0                |
| Op = addiu Rs = \$t1 | Rt = \$t2                          |

No need for subiu, because addiu has signed

#### immediate

### 32-bit Constants

I-Type instructions can have only 16-bit constants

| Op <sup>6</sup> | Rs⁵ | Rt⁵ | immediate <sup>16</sup> |
|-----------------|-----|-----|-------------------------|
|-----------------|-----|-----|-------------------------|

- What if we want to load a 32-bit constant into a register?
- Can't have a 32-bit constant in I-Type instructions
  - The sizes of all instructions are fixed to 32 bits
- ❖ Solution: use two instructions instead of one ◀
- Suppose we want: \$t1 = 0xAC5165D9 (32-bit constant)

```
      lui:
      load upper immediate
      Upper 16 bits
      Lower 16 bits

      lui
      $t1, 0xAC51
      $t1 0xAC51 0x0000

      ori
      $t1, $t1, 0x65D9
      $t1 0xAC51 0x65D9
```

#### Pseudo-Instructions

- Introduced by the assembler as if they were real instructions
- Facilitate assembly language programming

| Pse  | eudo-Instruction | Equiva | lent M | IPS Instruction                |
|------|------------------|--------|--------|--------------------------------|
| move | \$t1, \$t2       | addu   | \$t1,  | \$t2, \$zero                   |
| not  | \$t1, \$t2       | nor    | \$t1,  | \$t2, \$zero                   |
| neg  | \$t1, \$t2       | sub    | \$t1,  | <pre>\$zero, \$t2</pre>        |
| li   | \$t1, -5         | addiu  | \$t1,  | \$zero, -5                     |
|      | \$t1,<br>cd1234  |        | •      | <pre>0xabcd \$t1, 0x1234</pre> |

The MARS tool has a long list of pseudo-instructions