

### **DUAL LOW SIDE DRIVER**

#### **Features**

- Gate drive supply range from 6 to 20V
- CMOS Schmitt-triggered inputs
- Matched propagation delay for both channels
- Outputs out of phase with inputs (IR4426)
- Outputs in phase with inputs (IR4427)
- OutputA out of phase with inputA and OutputB in phase with inputB (IR4428)
- Also available LEAD-FREE

### **Descriptions**

The IR4426/IR4427/IR4428 (S) is a low voltage, high speed power MOSFET and IGBT driver. Proprietary latch immune CMOS technologies enable ruggedized monolithic construction. Logic inputs are compatible with standard CMOS or LSTTL outputs. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. Propagation delays between two channels are matched.

### **Product Summary**

I<sub>O+/-</sub> 1.5A / 1.5A V<sub>OUT</sub> 6V - 20V t<sub>on/off</sub> (typ.) 85 & 65 ns

### **Packages**



### **Block Diagram**





#### **ADVANCE INFORMATION**

### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to GND. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol            | Definition                                                       |               | Min.         | Max.                 | Units |  |  |
|-------------------|------------------------------------------------------------------|---------------|--------------|----------------------|-------|--|--|
| Vs                | Fixed supply voltage                                             |               | -0.3         | 25                   |       |  |  |
| Vo                | Output voltage                                                   |               | -0.3         | V <sub>S</sub> + 0.3 | V     |  |  |
| V <sub>IN</sub>   | Logic input voltage                                              |               | -0.3         | V <sub>S</sub> + 0.3 |       |  |  |
| PD                | Package power dissipation @ T <sub>A</sub> ≤ +25°C (8 Lead PDIP) |               | _            | 1.0                  | 107   |  |  |
|                   | _                                                                | (8 lead SOIC) | _            | 0.625                | W     |  |  |
| Rth <sub>JA</sub> | Thermal resistance, junction to ambient                          | (8 lead PDIP) | _            | 125                  | °C/W  |  |  |
|                   | _                                                                | (8 lead SOIC) | nd SOIC) — 2 |                      | C/VV  |  |  |
| TJ                | Junction temperature                                             |               | _            | 150                  |       |  |  |
| TS                | Storage temperature                                              |               | -55          | 150                  | °C    |  |  |
| TL                | Lead temperature (soldering, 10 seconds)                         |               | _            | 300                  |       |  |  |

### **Recommended Operating Conditions**

The input/output logic timing diagram is shown in figure 1. For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to GND.

| Symbol         | Definition           | Min. | Max. | Units |
|----------------|----------------------|------|------|-------|
| Vs             | Fixed supply voltage | 6    | 20   |       |
| Vo             | Output voltage       | 0    | VS   | V     |
| VIN            | Logic input voltage  | 0    | Vs   |       |
| T <sub>A</sub> | Ambient temperature  | -40  | 125  | °C    |

#### **DC Electrical Characteristics**

 $V_{BIAS}$  (V<sub>S</sub>) = 15V,  $T_A$  = 25°C unless otherwise specified. The  $V_{IN}$ , and  $I_{IN}$  parameters are referenced to GND and are applicable to input leads: INA and INB. The  $V_O$  and  $I_O$  parameters are referenced to GND and are applicable to the output leads: OUTA and OUTB.

| Symbol          | Definition                                   | Min. | Тур. | Max. | Units | Test Conditions |
|-----------------|----------------------------------------------|------|------|------|-------|-----------------|
| V <sub>IH</sub> | Logic "0" input voltage (OUTA=LO, OUTB=LO)   | 2.7  | _    | _    |       |                 |
|                 | (IR4426)                                     |      |      |      |       |                 |
|                 | Logic "1" input voltage (OUTA=HI, OUTB=HI)   |      |      |      | V     |                 |
|                 | (IR4427)                                     |      |      |      |       |                 |
|                 | Logic "0" input voltage (OUTA=LO), Logic "1" |      |      |      |       |                 |
|                 | input voltage (OUTB=HI) (IR4428)             |      |      |      |       |                 |

### **ADVANCE INFORMATION**

### DC Electrical Characteristics cont.

 $V_{BIAS}$  ( $V_{S}$ ) = 15V,  $T_{A}$  = 25°C unless otherwise specified. The  $V_{IN}$ , and  $I_{IN}$  parameters are referenced to GND and are applicable to input leads: INA and INB. The  $V_{O}$  and  $I_{O}$  parameters are referenced to GND and are applicable to the output leads: OUTA and OUTB.

| Symbol            | Definition                                                                    | Min.       | Тур. | Max. | Units | Test Conditions                                                                                                                                                                   |
|-------------------|-------------------------------------------------------------------------------|------------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIL               | Logic "1" input voltage (OUTA=HI, OUTB=HI) (IR4426)                           | _          | _    | 0.8  |       |                                                                                                                                                                                   |
|                   | Logic "0" input voltage (OUTA=LO, OUTB=LO) (IR4427)                           |            |      |      |       |                                                                                                                                                                                   |
|                   | Logic "I" input voltage (OUTA=HI), Logic "0" input voltage (OUTB=LO) (IR4428) |            |      |      | V     |                                                                                                                                                                                   |
| VoH               | High level output voltage, VBIAS-VO                                           | <b>+</b> - | _    | 1.2  | Ī     |                                                                                                                                                                                   |
| V <sub>OL</sub>   | Low level output voltage, V <sub>O</sub>                                      | <b>†</b> – | _    | 0.1  | İ     |                                                                                                                                                                                   |
| I <sub>IN+</sub>  | Logic "1" input bias current (OUT=HI)                                         | _          | 5    | 15   |       | V <sub>IN</sub> = 0V (IR4426)<br>V <sub>IN</sub> = V <sub>S</sub> (IR4427)                                                                                                        |
|                   |                                                                               |            |      |      |       | V <sub>INA</sub> = 0V (IR4428)<br>V <sub>INB</sub> = V <sub>S</sub> (IR4428)                                                                                                      |
| l <sub>IN</sub> - | Logic "0" input bias current (OUT=LO)                                         | _          | -10  | -30  | μА    | $V_{IN} = V_S (IR4426)$<br>$V_{IN} = 0V (IR4427)$<br>$V_{INA} = V_S (IR4428)$<br>$V_{INB} = 0V (IR4428)$                                                                          |
| IQS               | Quiescent Vs supply current                                                   | _          | 100  | 200  |       | V <sub>IN</sub> = 0V or V <sub>S</sub>                                                                                                                                            |
| I <sub>O+</sub>   | Output high short circuit pulsed current                                      | 1.5        | 2.3  | _    |       | V <sub>O</sub> =0V, V <sub>IN</sub> =0<br>(IR4426)<br>V <sub>O</sub> =0V, V <sub>IN</sub> =V <sub>S</sub><br>(IR4427)                                                             |
|                   |                                                                               |            |      |      | A     | $V_{O} = 0V, V_{INA} = 0$<br>(IR4428)<br>$V_{O} = 0V, V_{INB} = V_{S}$<br>(IR4428)<br>$PW \le 10 \mu s$                                                                           |
| I <sub>O</sub> -  | Output low short circuit pulsed current                                       | 1.5        | 3.3  | _    |       | $V_{O} = 15V, V_{IN} = V_{S}$ $(IR4426)$ $V_{O} = 15V, V_{IN} = 0$ $(IR4427)$ $V_{O} = 15V, V_{INA} = V_{S}$ $(IR4428)$ $V_{O} = 15V, V_{INB} = 0$ $(IR4428)$ $PW \le 10 \ \mu s$ |

# International TOR Rectifier

### **ADVANCE INFORMATION**

### **AC Electrical Characteristics**

 $V_{BIAS}$  ( $V_{S}$ ) = 15V, CL = 1000pF,  $T_{A}$  = 25°C unless otherwise specified.

| Symbol                            | Definition                 | Min. | Тур. | Max. | Units | Test Conditions |
|-----------------------------------|----------------------------|------|------|------|-------|-----------------|
| Propagation delay characteristics |                            |      |      |      |       |                 |
| t <sub>d1</sub>                   | Turn-on propagation delay  | _    | 85   | 160  |       |                 |
| t <sub>d2</sub>                   | Turn-off propagation delay | _    | 65   | 150  | ns    | figure 4        |
| t <sub>r</sub>                    | Turn-on rise time          | _    | 15   | 35   |       | ga.o .          |
| tf                                | Turn-off fall time         | _    | 10   | 25   |       |                 |

# Functional Block Diagram IR4426



### **ADVANCE INFORMATION**

# Functional Block Diagram IR4427



International IOR Rectifier

### **ADVANCE INFORMATION**

# Functional Block Diagram IR4428



### **Lead Definitions**

| Symbol | Description                                                                                 |
|--------|---------------------------------------------------------------------------------------------|
| Vs     | Supply voltage                                                                              |
| GND    | Ground                                                                                      |
| INA    | Logic input for gate driver output (OUTA), out of phase (IR4426, IR4428), in phase (IR4427) |
| INB    | Logic input for gate driver output (OUTB), out of phase (IR4426), in phase (IR4427, IR4428) |
| OUTA   | Gate drive output A                                                                         |
| OUTB   | Gate drive output B                                                                         |

#### **ADVANCE INFORMATION**

### **Lead Assignments**



### **Lead Assignments**



### **ADVANCE INFORMATION**



Figure 3. Timing Diagram



### **ADVANCE INFORMATION**



Figure 5. Switching Time Test Circuits

# International TOR Rectifier

#### **ADVANCE INFORMATION**

#### Caseoutline



### Tape & Reel



#### **ADVANCE INFORMATION**

### Case Outline - 8 Lead SOIC



International

TOR Rectifier

#### **ADVANCE INFORMATION**

### LEADFREE PART MARKING INFORMATION



### **ORDER INFORMATION**

| Basic Part (Non-Lead F | ree)          | Leadfree Part       |                  |  |  |  |  |
|------------------------|---------------|---------------------|------------------|--|--|--|--|
| 8-Lead PDIP IR4426     | order IR4426  | 8-Lead PDIP IR4426  | order IR4426PbF  |  |  |  |  |
| 8-Lead SOIC IR4426S    | order IR4426S | 8-Lead SOIC IR4426S | order IR4426SPbF |  |  |  |  |
| 8-Lead PDIP IR4427     | order IR4427  | 8-Lead PDIP IR4427  | order IR4427PbF  |  |  |  |  |
| 8-Lead SOIC IR4427S    | order IR4427S | 8-Lead SOIC IR4427S | order IR4427SPbF |  |  |  |  |
| 8-Lead PDIP IR4428     | order IR4428  | 8-Lead PDIP IR4428  | order IR4428PbF  |  |  |  |  |
| 8-Lead SOIC IR4428S    | order IR4428S | 8-Lead SOIC IR4428S | order IR4428SPbF |  |  |  |  |

International

IOR Rectifier

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105

This product has been qualified per industrial level

Data and specifications subject to change without notice. 4/13/2004