

# Indian Institute of Technology Bombay Department of Computer Science & Engineering

## **CS-226: Digital Logic Design**

### **Course Project**

Design a multi-cycle processor, IITB-Proc, whose instruction set architecture is provided. Use VHDL as HDL to implement. *IITB-Proc* is a 16-bit very simple computer developed for the teaching purpose. The *IITB-Proc* is an 8-register, 16-bit computer system. It should use point-to-point communication infrastructure.

Max Group Size: FOUR

#### **Submission deadlines:**

May 12, 2021 (Wednesday):

Complete Design Document (on paper) – RTL, FSM, components.

VHDL code of the controller-FSM and datapath (ALU, Registers, Register file etc.). Integration with the datapath along with the test bench.

Demonstration of the complete design on FPGA.

#### **IITB-Proc Instruction Set Architecture**

*IITB-Proc* is a 16-bit very simple computer developed for the teaching that is based on the Little Computer Architecture. The *IITB-Proc* is an 8-register, 16-bit computer system. It has 8 general-purpose registers (R0 to R7). PC points to the next instruction. All addresses are short word addresses (i.e. address 0 corresponds to the first two bytes of main memory, address 1 corresponds to the second two bytes of main memory, etc.). This architecture uses condition code register which has two flags Carry flag (c) and Zero flag (z). The *IITB-Proc* is very simple, but it is general enough to solve complex problems. The architecture allows predicated instruction execution and multiple load and store execution. There are three machine-code instruction formats (R, I, and J type) and a total of 14 instructions. They are illustrated in the figure below.

#### **R** Type Instruction format

| Opcode  | Register A (RA) | Register B (RB) | Register C (RC) | Unused  | Condition (CZ) |
|---------|-----------------|-----------------|-----------------|---------|----------------|
| (4 bit) | (3 bit)         | (3-bit)         | (3-bit)         | (1 bit) | (2 bit)        |

#### I Type Instruction format

| Ī | Opcode  | Register A (RA) | Register C (RC) | Immediate       |
|---|---------|-----------------|-----------------|-----------------|
|   | (4 bit) | (3 bit)         | (3-bit)         | (6 bits signed) |

#### **J** Type Instruction format

| Opcode  | Register A (RA) | Immediate       |
|---------|-----------------|-----------------|
| (4 bit) | (3 bit)         | (9 bits signed) |

| Instructions Encoding: |       |    |                        |                 |     |    |   |
|------------------------|-------|----|------------------------|-----------------|-----|----|---|
|                        | 5 12  |    | 18 4                   | 5 2             | 2 7 | V  | 2 |
| ADD:                   | 00_00 | RA | RB                     | RC              | 0   | 00 |   |
| ADC:                   | 00_00 | RA | RB                     | RC              | 0   | 10 |   |
| ADZ:                   | 00_00 | RA | RB                     | RC              | 0   | 01 |   |
| ADI:                   | 00_01 | RA | RB                     | 6 bit Immediate |     |    |   |
| NDV:                   | 00_10 | RA | RB                     | RC              | 0   | 00 |   |
| NDE:                   | 00_10 | RA | RB                     | RC              | 0   | 10 |   |
| NDZ.                   | 00_10 | RA | RB                     | RC              | 0   | 01 |   |
| LHI:                   | 00_11 | RA |                        | 9 bit Immediate |     |    |   |
| W:                     | 01_00 | RA | RB                     | 6 bit Immediate |     |    |   |
| SW:                    | 01_01 | RA | RB                     | 6 bit Immediate |     |    |   |
| LA:                    | 01_10 | RA |                        |                 |     |    |   |
| SA:                    | 01_11 | RA |                        |                 |     |    |   |
| BEQ:                   | 11_00 | RA | RB                     | 6 bit Immediate |     |    |   |
| JAL:                   | 10_00 | RA | 9 bit Immediate offset |                 |     |    |   |
| JLR:                   | 10_01 | RA | RB                     | RB 000_000      |     |    |   |

RA: Register A

RB: Register B

RC: Register C

Seg & egd

#### **Instruction Description**

| Mnemonic   | Name & Format             | Assembly           | Action                                                                                                          |
|------------|---------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------|
| ADD        | ADD (R)                   | add rc, ra, rb     | Add content of regB to regA and store result in regC.                                                           |
|            |                           |                    | It modifies C and Z flags                                                                                       |
| ADC        | Add if carry set          | adc rc, ra, rb     | Add content of regB to regA and store result in regC, if carry flag is set.                                     |
|            | (R)                       |                    | It modifies C & Z flags                                                                                         |
| ADZ        | Add if zero set           | adz rc, ra, rb     | Add content of regB to regA and store result in regC, if zero flag is set.                                      |
|            | (R)                       |                    | It modifies C & Z flags                                                                                         |
| ADI        | Add immediate             | adi rb, ra, imm6   | Add content of regA with Imm (sign extended) and store result in regB.                                          |
|            | (1)                       |                    | It modifies C and Z flags                                                                                       |
| NOU        | Nand                      | ndu rc, ra, rb     | NAND the content of regB to regA and store result in regC.                                                      |
|            | (R)                       |                    | It modifies Z flag                                                                                              |
| NDC        | Nand if carry set         | ndc rc, ra, rb     | NAND the content of regB to regA and store                                                                      |
|            | (R)                       |                    | result in regC if carry flag is set.  It modifies Z flag                                                        |
| NOZ        | Nand if zero set          | ndc rc, ra, rb     | NAND the content of regB to regA and store                                                                      |
|            | (R)                       |                    | result in regC if zero flag is set. It modifies Z flag                                                          |
| <u>LHI</u> | Load higher immediate (J) | lhi ra, <u>Imm</u> | Place 9 bits immediate into most significant 9 bits of register A (RA) and lower 7 bits are assigned to zero.   |
| LW         | Load<br>(I)               | lw ra, rb, Imm     | Load value from memory into reg A. Memory address is computed by adding immediate 6 bits with content of reg B. |
|            |                           |                    | It modifies flag Z.                                                                                             |

Inputs -> (, 2, ir (11-

PCHRF-W-Z-W, C-W, AW-P MW twy 2w SW Store sw ra, rb, Imm Store value from reg A into memory, Memory

|        | SW     | Store              | sw <u>ra</u> , rb, Imm | Store value from reg A into memory. Memory           |
|--------|--------|--------------------|------------------------|------------------------------------------------------|
|        |        | /I)                |                        | address is formed by adding immediate 6 bits         |
|        |        | (1)                |                        | with content of reg B.                               |
|        |        | Load All           | lm ra                  | Load all registers (in a sequence of register, R0 to |
| $\sim$ |        | Load All           | IIIIIa                 | R7) Memory address is given in reg A. Registers      |
| ′\ `   |        | (J)                |                        |                                                      |
| ( \    |        |                    |                        | are loaded from consecutive addresses.               |
| 0011   | SA     | Store All          | sm, ra                 | Store all registers (in a sequence of register, RO   |
|        |        | (1)                |                        | to R7). Memory address is given in reg A.            |
|        |        | (J)                |                        | Registers are stored to consecutive addresses.       |
|        | BEQ    | Branch on Equality | beg ra, rb, Imm        | If content of reg A and regB are the same, branch    |
|        |        |                    |                        | to PC+Imm, where PC is the address of beq            |
|        |        | (1)                |                        | instruction Jtempous fit MM                          |
|        | JAL    | Jump and Link      | jalr ra, Imm           | Branch to the address PC+ Imm.                       |
|        |        | (1)                | ·                      | Store PC into regA, where PC is the address of       |
|        |        |                    |                        | the jalr instruction                                 |
|        | JJAR . | Jump and Link to   | jalr ra, rb            | Branch to the address in regB.                       |
|        |        | Register           |                        | Store PC into regA, where PC is the address of       |
|        |        | (1)                |                        | the jalr instruction                                 |
|        |        | (')                |                        | the jan instruction                                  |