

## Field Size 6 bits 5 bits 5 bits 5 bits 5 bits 6 bits Comment R - Format Op Rs Rt Rd ShAmt Funct Arithmetic Instruction Format I - Format Op Rs Rt Address/Immediate Branch, Immediate Format J - Format Op Target Address Jump Instruction Format

| Field Size  |         |         |         |         |        |        |  |  |
|-------------|---------|---------|---------|---------|--------|--------|--|--|
|             | 6 bits  | 5 bits  | 5 bits  | 5 bits  | 5 bits | 6 bits |  |  |
|             | Opcode  | Rs      | Rt      | Rd      | ShAmt  | Funct  |  |  |
| INSTRUCTION | [31:26] | [25:21] | [20:16] | [15:11] | [10:6] | [5:0]  |  |  |
| ADD         | 000001  | Rs      | Rt      | Rd      | 00000  | 100000 |  |  |
| SUB         | 000001  | Rs      | Rt      | Rd      | 00000  | 100010 |  |  |
| AND         | 000001  | Rs      | Rt      | Rd      | 00000  | 100100 |  |  |
| XOR         | 000001  | Rs      | Rt      | Rd      | 00000  | 101000 |  |  |
| JR          | 000001  | Rs      | 00000   | 00000   | 00000  | 000000 |  |  |

Table 3: Mapping of Specified R-type Instruction Set into bits

|             | 19 10   | Field Size |         |                         |       |       |
|-------------|---------|------------|---------|-------------------------|-------|-------|
|             | 6 bits  | 5 bits     | 5 bits  | 16 bits                 |       |       |
|             | Opcode  | Rs         | Rt      | Rd                      | ShAmt | Funct |
| INSTRUCTION | [31:26] | [25:21]    | [20:16] | [15:0]                  |       |       |
| ANDI        | 001100  | Rs         | Rt      | Immediate               |       |       |
| SUBI        | 001001  | Rs         | Rt      | Immediate               |       |       |
| LW          | 100011  | Rs         | Rt      | 2's Complement Constant |       |       |
| SW          | 101011  | Rs         | Rt      | 2's Complement Constant |       |       |
| BEQ         | 000100  | Rs         | Rt      | 2's Complement Constant |       |       |
| ADDI        | 001000  | Rs         | Rt      | Immediate               |       |       |

Table 4: Mapping of Specified I-type Instruction Set into bits





## A Five Stage Pipelined Mini MIPS Processor

Ram Gopal Srikar Katakam, Rishabh Singh Thakur, Ejiroghene Omojimite, Akhil Chowdary Movva

| No | Instruction | Name                  | Type | Syntax              | Description                                                                                                           |
|----|-------------|-----------------------|------|---------------------|-----------------------------------------------------------------------------------------------------------------------|
| 1  | ADD         | Add                   | R    | ADD \$D, \$S, \$T   | Adds content of two Registers<br>and stores the result into<br>Registers.                                             |
| 2  | SUB         | Subtract              | R    | SUBI \$D, \$S, \$T  | Subtracts the contents of the two<br>Registers and stores the result<br>into Register                                 |
| 3  | ANDI        | AND Immediate         | 1    | ANDI SD, SS, #į     | Perform AND operation of<br>content of Register and the sign<br>extended value and stores the<br>result into Register |
| 4  | SUBI        | Subtract<br>Immediate | 1    | SUBI \$D, \$S, #į   | Subtracts the contents of the<br>Register and sign extended value<br>and stores the result into<br>Register           |
| 5  | AND         | Logical AND           | R    | AND \$D, \$S, \$T   | Performs Logical AND operation<br>of the contents of two Registers<br>and stores the result in Register               |
| 6  | XOR         | Logical XOR           | R    | XOR \$D, \$S, \$T   | Performs Logical XOR operation of the contents of two Registers XOR stores the result in Register                     |
| 7  | BEQ         | Branch equal          | 1    | BEQ \$D, \$S, Label | Compares the content of two<br>Registers and if equal, increment<br>PC to PC+4+offset else increment<br>to PC+4       |
| 8  | JR          | Jump Register         | R    | JR \$D              | Jump to the address stored in the specified Register                                                                  |
| 9  | LW          | Load Word             | 1    | LW \$D, \$S, #į     | Load Data from Data Memory<br>into Register                                                                           |
| 10 | SW          | Store Word            | 1    | SW \$D, \$S, #į     | Store the Register content to<br>Data Memory                                                                          |

Table 2: Description of specified ISA









| Opcode  | Rs     | Rt     | Rd                                        | ShAnt  | Function |  |  |
|---------|--------|--------|-------------------------------------------|--------|----------|--|--|
|         |        |        | Immediate                                 |        |          |  |  |
| 00 0100 | 0 1100 | 0 1001 | 0 0000 0000 0000 0111                     |        |          |  |  |
| sta11   |        |        |                                           |        |          |  |  |
| 10 0011 | 0 1011 | 0 1100 | 0 0000 0000 0000 0000<br>0 0000 0000 0000 |        |          |  |  |
| 10 0011 | 0 1011 | 0 1101 |                                           |        |          |  |  |
| sta11   |        |        |                                           |        |          |  |  |
| stall   |        |        |                                           |        |          |  |  |
| stall   |        |        |                                           |        |          |  |  |
| sta11   |        |        |                                           |        |          |  |  |
| 00 0001 | 0 1100 | 0 1101 | 0 1110                                    | 0 0000 | 10 0000  |  |  |
| stall   |        |        |                                           |        |          |  |  |
| stall   |        |        |                                           |        |          |  |  |
| sta11   |        |        |                                           |        |          |  |  |
| sta11   |        |        |                                           |        |          |  |  |
| 10 1011 | 0 1011 | 0 1110 | 0 0000 0000 0000 0001                     |        |          |  |  |
| 00 0001 | 0 1100 | 0 0001 | 0 1100                                    | 0 0000 | 10 0000  |  |  |
| stall   |        |        |                                           |        |          |  |  |
| stall   |        |        |                                           |        |          |  |  |
| stall   |        |        |                                           |        |          |  |  |
| sta11   |        |        |                                           |        |          |  |  |
| 10 1011 | 0 1011 | 0 1100 | 0 0000 0000 0000 0000                     |        |          |  |  |
| 00 0001 | 0 0000 | 0 0000 | 0 0000                                    | 0 0000 | 01 1111  |  |  |
| oto11   |        |        |                                           |        |          |  |  |

Table 7: Machine code





