









AM26LS32AC, AM26LS32AI, AM26LS32AM AM26LS33AC, AM26LS33AM

SLLS115G - OCTOBER 1980 - REVISED AUGUST 2023

# AM26LS32Ax, AM26LS33Ax Quadruple Differential Line Receivers

#### 1 Features

- AM26LS32A Devices meet or exceed the requirements of ANSI TIA/EIA-422-B, TIA/ EIA-423-B, and ITU recommendations V.10 and
- AM26LS32A Devices have ±7-V Common-mode range with ±200-mV sensitivity
- AM26LS33A Devices have ±15-V common-mode range with ±500-mV sensitivity
- Input hysteresis 50 mV typical
- Operate from a single 5-V supply
- Low-power Schottky circuitry
- 3-State outputs
- Complementary output-enable inputs
- Input impedance 12 kΩ minimum
- Open input fail-safe

# 2 Applications

- High-reliability automotive applications
- **Factory automation**
- **ATM** and cash counters
- Smart grids
- AC and servo motor drives



Copyright © 2016, Texas Instruments Incorporated

Pin numbers are for D, N, NS, or PW packages only.

#### Logic Diagram (Positive Logic)

## 3 Description

The AM26LS32Ax and AM26LS33Ax devices are quadruple differential line receivers for balanced and unbalanced digital data transmission. The enable function is common to all four receivers and offers a choice of active-high or active-low input. The 3-state outputs permit connection directly to a bus-organized system. When the inputs are open, the fail-safe design makes sure the outputs always are high.

Compared to the AM26LS32 and the AM26LS33, the AM26LS32A and AM26LS33A incorporate an additional stage of amplification to improve sensitivity. The input impedance has been increased, resulting in less loading of the bus line. The additional stage has increased propagation delay; however, this does not affect interchangeability in most applications.

The AM26LS32AC and AM26LS33AC are characterized for operation from 0°C to 70°C. The AM26LS32AI is characterized for operation from -40°C to 85°C. The AM26LS32AM and AM26LS33AM are characterized for operation over the full military temperature range of -55°C to 125°C.

#### **Package Information**

| PART NUMBER   | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|---------------|------------------------|-----------------------------|
| AM26LS3xAC    | PDIP (16)              | 19.3 mm × 9.4 mm            |
| AM26LS32AI    | SOIC (16)              | 9.9 mm × 6 mm               |
| AM26LS32AC    | SO (16)                | 10.2 mm × 7.8 mm            |
| AMZOLOGIZAC   | TSSOP (16)             | 5. mm × 6.4 mm              |
| AM26LS3xAM    | CDIP (16)              | 19.56 mm × 6.92 mm          |
| AIVIZOLOGIANI | LCCC (20)              | 8.9 mm × 8.9 mm             |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



# **Table of Contents**

| 1 Features                                                          | 1                  | 8.2 Functional Block Diagram                      | 12   |
|---------------------------------------------------------------------|--------------------|---------------------------------------------------|------|
| 2 Applications                                                      |                    | 8.3 Feature Description                           |      |
| 3 Description                                                       |                    | 8.4 Device Functional Modes                       |      |
| 4 Revision History                                                  |                    | 9 Application and Implementation                  | 13   |
| 5 Pin Configuration and Functions                                   |                    | 9.1 Application Information                       |      |
| 6 Specifications                                                    |                    | 9.2 Typical Application                           |      |
| 6.1 Absolute Maximum Ratings                                        |                    | 9.3 Power Supply Recommendations                  |      |
| 6.2 ESD Ratings                                                     |                    | 9.4 Layout                                        |      |
| 6.3 Recommended Operating Conditions                                |                    | 10 Device and Documentation Support               |      |
| 6.4 Thermal Information                                             |                    | 10.1 Receiving Notification of Documentation Upda |      |
| 6.5 Electrical Characteristics                                      |                    | 10.2 Support Resources                            |      |
| 6.6 Switching Characteristics                                       |                    | 10.3 Trademarks                                   |      |
| 6.7 Dissipation Ratings                                             |                    | 10.4 Electrostatic Discharge Caution              |      |
| 6.8 Typical Characteristics                                         |                    | 10.5 Glossary                                     |      |
| 7 Parameter Measurement Information                                 |                    | 11 Mechanical, Packaging, and Orderable           |      |
| 8 Detailed Description                                              |                    | Information                                       | 16   |
| 8.1 Overview                                                        |                    |                                                   |      |
| <b>4 Revision History</b> NOTE: Page numbers for previous revisions | may differ fi      | rom page numbers in the current version.          |      |
| Changes from Revision F (August 2016) to                            | Revision           | G (August 2023)                                   | Page |
| <ul> <li>Changed the Device Information table to</li> </ul>         | the <i>Package</i> | e Information table                               | 1    |
|                                                                     |                    |                                                   |      |
| •                                                                   |                    |                                                   |      |
|                                                                     |                    |                                                   |      |
| Changes from Revision E (October 2007)                              | to Revision        | F (August 2016)                                   | Page |
|                                                                     |                    | ure Description section, Device Functional Modes, |      |
|                                                                     |                    | ly Recommendations section, Layout section, Dev   | ice  |
|                                                                     |                    | , Packaging, and Orderable Information section    |      |
|                                                                     |                    |                                                   |      |

Submit Document Feedback



# **5 Pin Configuration and Functions**



Figure 5-1. D, J, N, NS, and PW Package 16-Pin SOIC, CDIP, PDIP, SO, and TSSOP (Top View)



NC - No internal connection

Figure 5-2. FK Package, 20-Pin LCCC (Top View)

|                 | PIN                            |              |      |                                               |
|-----------------|--------------------------------|--------------|------|-----------------------------------------------|
| NAME            | SOIC, CDIP, PDIP,<br>SO, TSSOP | LCCC         | TYPE | DESCRIPTION                                   |
| 1A              | 2                              | 3            | I    | RS422/RS485 differential input (noninverting) |
| 1B              | 1                              | 2            | I    | RS422/RS485 differential input (inverting)    |
| 1Y              | 3                              | 4            | 0    | Logic level output                            |
| 2A              | 6                              | 8            | I    | RS422/RS485 differential input (noninverting) |
| 2B              | 7                              | 9            | I    | RS422/RS485 differential input (inverting)    |
| 2Y              | 5                              | 7            | 0    | Logic level output                            |
| 3A              | 10                             | 13           | ı    | RS422/RS485 differential input (noninverting) |
| 3B              | 9                              | 12           | I    | RS422/RS485 differential input (inverting)    |
| 3Y              | 11                             | 14           | 0    | Logic level output                            |
| 4A              | 14                             | 18           | I    | RS422/RS485 differential input (noninverting) |
| 4B              | 15                             | 19           | ı    | RS422/RS485 differential input (inverting)    |
| 4Y              | 13                             | 17           | 0    | Logic level output                            |
| G               | 12                             | 15           | I    | Active-Low select                             |
| G               | 4                              | 5            | I    | Active-High select                            |
| GND             | 8                              | 10           | _    | Ground                                        |
| NC              | _                              | 1, 6, 11, 16 | _    | No internal connection                        |
| V <sub>CC</sub> | 16                             | 20           | _    | Power supply                                  |



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                            |                                                            | MIN     | MAX      | UNIT |
|------------------------------------------------------------|------------------------------------------------------------|---------|----------|------|
| Supply voltage, V <sub>CC</sub> <sup>(2)</sup>             |                                                            |         | 7        | V    |
| Input voltage, V <sub>I</sub>                              | Any differential input                                     |         | ±25      | V    |
| riput voltage, vi                                          | Other inputs                                               |         | 7        | V    |
| Differential input voltage, V <sub>ID</sub> <sup>(3)</sup> | Differential input voltage, V <sub>ID</sub> <sup>(3)</sup> |         |          |      |
| Continuous total power dissipation                         |                                                            | See Sec | tion 6.7 |      |
| Case temperature, T <sub>C</sub> , FK package (60          | s)                                                         |         | 260      | °C   |
| Lead temperature <sup>(4)</sup>                            | D or N package (10 s)                                      |         | 260      |      |
| Lead temperature(*)                                        | J package (60 s)                                           |         | 300      | °C   |
| Storage temperature, T <sub>stg</sub>                      |                                                            | -65     | 150      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values, except differential voltages, are with respect to the network ground terminal.
- (3) Differential voltage values are at the noninverting (A) input terminals with respect to the inverting (B) input terminals.
- (4) 1.6 mm (1/16 inch) from case

### 6.2 ESD Ratings

|        |                         |                                                                                | VALUE | UNIT     |
|--------|-------------------------|--------------------------------------------------------------------------------|-------|----------|
| V      | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±500  | \ \/     |
| V(ESD) | Lieurostatio discriarge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±2000 | <b>v</b> |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                 |                                 |                                    | MIN  | NOM | MAX  | UNIT |
|-----------------|---------------------------------|------------------------------------|------|-----|------|------|
| \/              | Supply voltage                  | AM26LS32AC, AM26LS32AI, AM26LS33AC | 4.75 | 5   | 5.25 | V    |
| V <sub>CC</sub> | Supply voltage                  | AM26LS32AM, AM26LS33AM             | 4.5  | 5   | 5.5  | V    |
| V <sub>IH</sub> | High-level input voltage        |                                    | 2    |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage         |                                    |      |     | 0.8  | V    |
| .,              | Commence would impose to called | AM26LS32A                          |      |     | ±7   | V    |
| V <sub>IC</sub> | Common-mode input voltage       | AM26LS33A                          |      |     | ±15  | V    |
| I <sub>OH</sub> | High-level output current       | ·                                  |      |     | -440 | μA   |
| I <sub>OL</sub> | Low-level output current        |                                    |      |     | 8    | mA   |
|                 |                                 | AM26LS32AC, AM26LS33AC             | 0    |     | 70   |      |
| T <sub>A</sub>  | Operating free-air temperature  | AM26LS32AI                         | -40  |     | 85   | °C   |
|                 |                                 | AM26LS32AM, AM26LS33AM             | -55  |     | 125  |      |



## **6.4 Thermal Information**

|                      |                                                            |          | AM26LS3xAC         | , AM26LS32AI |                    | AM26LS32AC |                   |               | AM26LS32AC              |      |  |  |  |
|----------------------|------------------------------------------------------------|----------|--------------------|--------------|--------------------|------------|-------------------|---------------|-------------------------|------|--|--|--|
| THERMAL METRIC(1)    |                                                            | D (SOIC) | DR (SOIC-<br>Reel) | N (PDIP)     | NR (PDIP-<br>Reel) | NS (SO)    | NSR (SO-<br>Reel) | PW<br>(TSSOP) | PWR<br>(TSSOP-<br>Reel) | UNIT |  |  |  |
|                      |                                                            | 16 PINS  | 16 PINS            | 16 PINS      | 16 PINS            | 16 PINS    | 16 PINS           | 16 PINS       | 16 PINS                 |      |  |  |  |
| $R_{\theta JA}$      | Junction-to-<br>ambient<br>thermal<br>resistance           | 75.7     | 84.6               | 45.3         | 60.6               | 75.8       | 88.5              | 102.7         | 107.5                   | °C/W |  |  |  |
| $R_{\theta JC(top)}$ | Junction-to-<br>case (top)<br>thermal<br>resistance        | 35       | 43.5               | 32.7         | 48.1               | 32.9       | 46.2              | 37.8          | 38.4                    | °C/W |  |  |  |
| $R_{\theta JB}$      | Junction-to-<br>board<br>thermal<br>resistance             | 33.3     | 43.2               | 25.3         | 40.6               | 36.6       | 50.7              | 47.7          | 53.7                    | °C/W |  |  |  |
| ΨЈТ                  | Junction-to-<br>top<br>characterizat<br>ion<br>parameter   | 6.6      | 10.4               | 17.8         | 27.5               | 6          | 13.5              | 3             | 3.2                     | °C/W |  |  |  |
| ΨЈВ                  | Junction-to-<br>board<br>characterizat<br>ion<br>parameter | 33       | 42.8               | 25.1         | 40.3               | 36.3       | 50.3              | 47.1          | 53.1                    | °C/W |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 6.5 Electrical Characteristics

over recommended ranges of V<sub>CC</sub>, V<sub>IC</sub>, and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                                   | TEST COND                                                                | ITIONS                                   | MIN                 | TYP <sup>(1)</sup> | MAX   | UNIT |
|--------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------|---------------------|--------------------|-------|------|
| V <sub>IT+</sub>   | Positive-going input threshold                              | V <sub>O</sub> = V <sub>OH</sub> min, I <sub>OH</sub> = -440 μA          | AM26LS32A                                |                     |                    | 0.2   | V    |
| V     +            | voltage                                                     | VO = VOHITIIII, IOH = -440 μΛ                                            | AM26LS33A                                |                     |                    | 0.5   | v    |
| V <sub>IT</sub> _  | Negative-going input threshold                              | V <sub>O</sub> = 0.45 V , I <sub>OI</sub> = 8 mA                         | AM26LS32A                                | -0.2 <sup>(2)</sup> |                    |       | V    |
| VIT-               | voltage                                                     | VO = 0.43 V , IOL = 0 IIIA                                               | AM26LS33A                                | -0.5 <sup>(2)</sup> |                    |       | V    |
| V <sub>hys</sub>   | Hysteresis voltage<br>(V <sub>IT+</sub> – V <sub>IT</sub> ) |                                                                          |                                          |                     | 50                 |       | mV   |
| V <sub>IK</sub>    | Enable-input clamp voltage                                  | V <sub>CC</sub> = MIN, I <sub>I</sub> = -18 mA                           |                                          |                     |                    | -1.5  | V    |
|                    |                                                             | \/ - MINI \/ - 4 \/                                                      | AM26LS32AC,<br>AM26LS33AC                | 2.7                 |                    |       |      |
| V <sub>OH</sub>    | High-level output voltage                                   | $V_{CC} = MIN, V_{ID} = 1 V,$<br>$V_{I(G)} = 0.8 V, I_{OH} = -440 \mu A$ | AM26LS32AM,<br>AM26LS32AI,<br>AM26LS33AM | 2.5                 |                    |       | V    |
| V <sub>OL</sub>    | Low-level output voltage                                    | $V_{CC} = MIN, V_{ID} = -1 V,$                                           | I <sub>OL</sub> = 4 mA                   |                     |                    | 0.4   | V    |
| VOL                | Low-level output voltage                                    | V <sub>I(G)</sub> = 0.8 V                                                | I <sub>OL</sub> = 8 mA                   |                     |                    | 0.45  | v    |
| I <sub>OZ</sub>    | Off-state (high-impedance                                   | V <sub>CC</sub> = MAX                                                    | V <sub>O</sub> = 2.4 V                   |                     |                    | 20    | μA   |
| 102                | state) output current                                       | A CC - INIVA                                                             | V <sub>O</sub> = 0.4 V                   |                     |                    | -20   | μΛ   |
| l <sub>l</sub>     | Line input current                                          | $V_I = 15 \text{ V}$ , other input at $-10 \text{ V}$ to 1               | 15 V                                     |                     |                    | 1.2   | mA   |
| 11                 | Line input current                                          | $V_I = -15 \text{ V}$ , other input at $-15 \text{ V}$ to                | 10 V                                     |                     |                    | -1.7  | ША   |
| I <sub>I(EN)</sub> | Enable input current                                        | V <sub>I</sub> = 5.5 V                                                   |                                          |                     |                    | 100   | μΑ   |
| I <sub>H</sub>     | High-level enable current                                   | V <sub>I</sub> = 2.7 V                                                   |                                          |                     |                    | 20    | μΑ   |
| IL                 | Low-level enable current                                    | V <sub>I</sub> = 0.4 V                                                   |                                          |                     |                    | -0.36 | mA   |
| r <sub>i</sub>     | Input resistance                                            | $V_{IC}$ = -15 V to 15 V, one input to ac ground                         |                                          |                     | 15                 |       | kΩ   |
| Ios                | Short-circuit output current <sup>(3)</sup>                 | V <sub>CC</sub> = MAX                                                    |                                          |                     |                    | -85   | mA   |
| I <sub>CC</sub>    | Supply current                                              | V <sub>CC</sub> = MAX, all outputs disabled                              |                                          |                     | 52                 | 70    | mA   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C, and  $V_{IC}$  = 0.

<sup>(2)</sup> The algebraic convention, in which the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold levels only.

<sup>(3)</sup> Not more than one output must be shorted to ground at a time, and duration of the short circuit must not exceed one second.



# **6.6 Switching Characteristics**

 $C_L$  = 15 pF,  $V_{CC}$  = 5 V, and  $T_A$  = 25°C (see Section 7; unless otherwise noted)

|                  | PARAMETER                                        | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|--------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output |     | 20                 | 35  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output |     | 22                 | 35  | ns   |
| t <sub>PZH</sub> | Output enable time to high level                 |     | 17                 | 22  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                  |     | 20                 | 25  | ns   |
| t <sub>PHZ</sub> | Output disable time from high level              |     | 21                 | 30  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level               |     | 30                 | 40  | ns   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C, and  $V_{IC}$  = 0.

# **6.7 Dissipation Ratings**

| PACKAGE | KAGE $T_A \le 25^{\circ}C$ DERATION FACTOR<br>POWER RATING ABOVE $T_A = 25^{\circ}C$ |          | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |  |
|---------|--------------------------------------------------------------------------------------|----------|---------------------------------------|----------------------------------------|--|
| FK      | 1375 mW                                                                              | 11 mW/°C | 880 mW                                | 275 mW                                 |  |
| J       | 1375 mW                                                                              | 11 mW/°C | 880 mW                                | 275 mW                                 |  |



### **6.8 Typical Characteristics**



Figure 6-1. High-Level Output Voltage vs High-Level Output Current



Figure 6-2. Low-Level Output Voltage vs Low-Level
Output Current



Figure 6-3. Low-Level Output Voltage vs Free-Air Temperature



Figure 6-4. Output Voltage vs Enable G Voltage







Figure 6-6. Output Voltage vs Enable G Voltage

0.5



Figure 6-7. Output Voltage vs Enable G Voltage

1.5 Enable G Voltage (V) 2.5



Figure 6-8. AM26LS32A Output Voltage vs Differential Input Voltage



Figure 6-9. AM26LS33A Output Voltage vs Differential Input Voltage



The unshaded area shows requirements of paragraph 4.2.1 of ANSI Standards EIA/TIA-422-B and EIA/TIA-423-B.

Figure 6-10. Input Current vs Input Voltage



#### 7 Parameter Measurement Information



Figure 7-1. Test Circuit



Figure 7-2. Voltage Waveforms For t<sub>PLH</sub>, t<sub>PHL</sub>



Figure 7-3. Voltage Waveforms For t<sub>PHZ</sub>, t<sub>PZH</sub>



- A. CL includes probe and jig capacitance.
- B. All diodes are 1N3064 or equivalent.
- C. Enable G is tested with  $\overline{G}$  high,  $\overline{G}$  is tested with G low.

Figure 7-4. Voltage Waveforms For  $t_{\text{PLZ}}$ ,  $t_{\text{PZL}}$ 



Copyright © 2016, Texas Instruments Incorporated

Figure 7-5. Schematics of Inputs and Outputs

# 8 Detailed Description

#### 8.1 Overview

The AM26LS32 is a quadruple-differential line receiver that meets the necessary requirements for NSI TIA/ EIA-422-B, TIA/EIA-423-B, and ITU Recommendation V.10 and V.11. This device allows a low-power or lowvoltage MCU to interface with heavy machinery, subsystems, and other devices through long wires of up to 1000 m, giving any design a reliable and easy-to-use connection. As any RS422 interface, the AM26LS32 works in a differential voltage range, which enables very good signal integrity.

### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Figure 8-1. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The device can be configured using the G and  $\overline{G}$  logic inputs to select receiver output. The high voltage or logic 1 on the G pin allows the device to operate on an active-high, and having a low voltage or logic 0 on the G enables active low operation. These are simple ways to configure the logic to match that of the receiving or transmitting controller or microprocessor.

#### 8.4 Device Functional Modes

The receivers implemented in these RS422 devices can be configured using the G and G logic pins to be enabled or disabled. This allows users to ignore or filter out transmissions as desired.

Table 8-1. Function Table, Each Receiver

| DIFFERENTIAL                       | ENA | ENABLES <sup>(1)</sup> |   |  |
|------------------------------------|-----|------------------------|---|--|
| A–B                                | G   | G                      | Υ |  |
| V <sub>ID</sub> ≥ V <sub>IT+</sub> | Н   | X                      | Н |  |
| VID ≤ VIT+                         | X   | L                      | Н |  |
| \/ <\/ <\/                         | Н   | Х                      | ? |  |
| $V_{IT-} \le V_{ID} \le V_{IT+}$   | X   | L                      | ? |  |
| V                                  | Н   | Х                      | L |  |
| V <sub>ID</sub> ≤ V <sub>IT</sub>  | X   | L                      | L |  |
| X                                  | L   | Н                      | Z |  |
| Onon                               | Н   | Х                      | Н |  |
| Open                               | X   | L                      | Н |  |

<sup>(1)</sup> H = High level, L = Low level, X = Irrelevant, Z = High impedance (off), ? = Indeterminate



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

When using AM26LS32A as a receiver, the AM26LS31AC can allow multiple AM26LS32As to be used causing an increase in the amount of outputs.

#### 9.2 Typical Application

Figure 9-1 shows a configuration with no termination. Although reflections are present at the receiver inputs at a data signaling rate of 200 kbps with no termination, the RS-422-compliant receiver reads only the input differential voltage and produces a clean signal at the output.



<sup>†</sup>R<sub>T</sub> equals the characteristic impedance of the line.

Figure 9-1. Application Diagram

# 9.2.1 Design Requirements

Resistor and capacitor (if used) termination values are shown for each laboratory experiment, but vary from system to system. For example, the termination resistor,  $R_T$ , must be within 20% of the characteristic impedance,  $Z_O$ , of the cable and can vary from about 80  $\Omega$  to 120  $\Omega$ .

#### 9.2.2 Detailed Design Procedure

Add a  $V_{CC}$  bypass capacitor (0.1  $\mu$ F or more). Either enable (G pin) input can turn on the receivers, so connect the desired enable to a compatible logic line output. The other enable input must be tied to the inactive state supply rail. If the receivers must always be active, then connect both enables to the supply rail such that at least one is set to an active-state rail.  $V_{CC}$  must be 5 V within 10% and logic inputs must provide TTL-compatible voltage levels A & B Inputs can lead to an external connector or can be left unconnected. The last receiver on a cable requires termination, either on-board or use as an external resistor. Unused Y outputs can be left unconnected.

#### 9.2.3 Application Curve



Figure 9-2. High-Level Output Voltage vs Free-Air Temperature

# 9.3 Power Supply Recommendations

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies.

#### 9.4 Layout

### 9.4.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance
  power sources local to the analog circuitry.
- Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close
  to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply
  applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.



# 9.4.2 Layout Example



Figure 9-3. Layout with PCB Recommendations



# 10 Device and Documentation Support

# 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 10.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 10.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

1-May-2025

www.ti.com

# **PACKAGING INFORMATION**

| Orderable<br>part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking (6)                         |
|--------------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|-----------------------------------|--------------|------------------------------------------|
| 5962-7802003M2A          | Active     | Production    | LCCC (FK)   20  | 55   TUBE             | No              | SNPB                          | N/A for Pkg Type                  | -55 to 125   | 5962-<br>7802003M2A<br>AM26LS<br>32AMFKB |
| 5962-7802003MEA          | Active     | Production    | CDIP (J)   16   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type                  | -55 to 125   | 5962-7802003ME<br>A<br>AM26LS32AMJB      |
| 5962-7802003MFA          | Active     | Production    | CFP (W)   16    | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type                  | -55 to 125   | 5962-7802003MF<br>A<br>AM26LS32AMWB      |
| 5962-7802004M2A          | Active     | Production    | LCCC (FK)   20  | 55   TUBE             | No              | SNPB                          | N/A for Pkg Type                  | -55 to 125   | 5962-<br>7802004M2A<br>AM26LS<br>33AMFKB |
| 5962-7802004MEA          | Active     | Production    | CDIP (J)   16   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type                  | -55 to 125   | 5962-7802004ME<br>A<br>AM26LS33AMJB      |
| 5962-7802004MFA          | Active     | Production    | CFP (W)   16    | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type                  | -55 to 125   | 5962-7802004MF<br>A<br>AM26LS33AMWB      |
| AM26LS32ACD              | Obsolete   | Production    | SOIC (D)   16   | -                     | -               | Call TI                       | Call TI                           | 0 to 70      | 26LS32AC                                 |
| AM26LS32ACDR             | Active     | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM                | 0 to 70      | 26LS32AC                                 |
| AM26LS32ACDRE4           | Active     | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM                | 0 to 70      | 26LS32AC                                 |
| AM26LS32ACN              | Active     | Production    | PDIP (N)   16   | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type                  | 0 to 70      | AM26LS32ACN                              |
| AM26LS32ACNSR            | Active     | Production    | SOP (NS)   16   | 2000   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-1-260C-UNLIM                | 0 to 70      | 26LS32A                                  |
| AM26LS32ACNSRG4          | Active     | Production    | SOP (NS)   16   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM                | 0 to 70      | 26LS32A                                  |
| AM26LS32ACPW             | Obsolete   | Production    | TSSOP (PW)   16 | -                     | -               | Call TI                       | Call TI                           | 0 to 70      | SA32A                                    |
| AM26LS32ACPWR            | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM                | 0 to 70      | SA32A                                    |
| AM26LS32AID              | Obsolete   | Production    | SOIC (D)   16   | -                     | -               | Call TI                       | Call TI                           | -40 to 85    | 26LS32AI                                 |
| AM26LS32AIDR             | Active     | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM                | -40 to 85    | 26LS32AI                                 |
| AM26LS32AIN              | Active     | Production    | PDIP (N)   16   | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type                  | -40 to 85    | AM26LS32AIN                              |



www.ti.com 1-May-2025

| Orderable<br>part number | Status<br>(1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)                         |
|--------------------------|---------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------------------------------|
| AM26LS32AMFKB            | Active        | Production    | LCCC (FK)   20 | 55   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-<br>7802003M2A<br>AM26LS<br>32AMFKB |
| AM26LS32AMJ              | Active        | Production    | CDIP (J)   16  | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | AM26LS32AMJ                              |
| AM26LS32AMJB             | Active        | Production    | CDIP (J)   16  | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-7802003ME<br>A<br>AM26LS32AMJB      |
| AM26LS32AMWB             | Active        | Production    | CFP (W)   16   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-7802003MF<br>A<br>AM26LS32AMWB      |
| AM26LS33ACD              | Obsolete      | Production    | SOIC (D)   16  | -                     | -               | Call TI                       | Call TI                    | 0 to 70      | 26LS33AC                                 |
| AM26LS33ACDR             | Active        | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 26LS33AC                                 |
| AM26LS33ACN              | Active        | Production    | PDIP (N)   16  | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | AM26LS33ACN                              |
| AM26LS33AMFKB            | Active        | Production    | LCCC (FK)   20 | 55   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-<br>7802004M2A<br>AM26LS<br>33AMFKB |
| AM26LS33AMJ              | Active        | Production    | CDIP (J)   16  | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | AM26LS33AMJ                              |
| AM26LS33AMJB             | Active        | Production    | CDIP (J)   16  | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-7802004ME<br>A<br>AM26LS33AMJB      |
| AM26LS33AMWB             | Active        | Production    | CFP (W)   16   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-7802004MF<br>A<br>AM26LS33AMWB      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

# PACKAGE OPTION ADDENDUM

www.ti.com 1-May-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AM26LS32A, AM26LS32AM, AM26LS33A, AM26LS33AM:

Catalog : AM26LS32A, AM26LS33A

Military: AM26LS32AM, AM26LS33AM

Space: AM26LS33A-SP, AM26LS33A-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application



www.ti.com 7-Dec-2024

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO PI BO BO Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AM26LS32ACDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| AM26LS32ACDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| AM26LS32ACDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| AM26LS32ACNSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| AM26LS32ACNSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| AM26LS32ACPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| AM26LS32ACPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| AM26LS32AIDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| AM26LS33ACDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com 7-Dec-2024



\*All dimensions are nominal

| 7 til dilliciololio are nominal |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| AM26LS32ACDR                    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| AM26LS32ACDR                    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| AM26LS32ACDR                    | SOIC         | D               | 16   | 2500 | 356.0       | 356.0      | 35.0        |
| AM26LS32ACNSR                   | SOP          | NS              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| AM26LS32ACNSR                   | SOP          | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| AM26LS32ACPWR                   | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| AM26LS32ACPWR                   | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| AM26LS32AIDR                    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| AM26LS33ACDR                    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |



www.ti.com 7-Dec-2024

## **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-7802003M2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| 5962-7802003MFA | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| 5962-7802004M2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| 5962-7802004MFA | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| AM26LS32ACN     | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| AM26LS32AIN     | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| AM26LS32AMFKB   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| AM26LS32AMWB    | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| AM26LS33ACN     | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| AM26LS33AMFKB   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| AM26LS33AMWB    | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |



SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



## NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# W (R-GDFP-F16)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP2-F16



8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated