#### **Character Data**

- Byte-encoded character sets
  - ASCII: 128 characters (1-byte)
    - 95 graphic, 33 control
  - Latin-1: 256 characters
    - ASCII, +96 more graphic characters
- Unicode: 32-bit character set
  - Used in Java, C++ wide characters, ...
  - Most of the world's alphabets, plus symbols
  - UTF-8, UTF-16: variable-lengthencodings => to save some space

|   | 0   | 1           | 2     | 3 | 4   | 5  | 6   | 7   |
|---|-----|-------------|-------|---|-----|----|-----|-----|
| 0 | NUL | DLE         | space | 0 | @   | Р  | `   | р   |
| 1 | SOH | DC1<br>XON  | İ     | 1 | Α   | Q  | а   | q   |
| 2 | STX | DC2         | II .  | 2 | В   | R  | b   | r   |
| 3 | ETX | DC3<br>XOFF | #     | 3 | С   | S  | С   | s   |
| 4 | EOT | DC4         | \$    | 4 | D   | Т  | d   | t   |
| 5 | ENQ | NAK         | %     | 5 | E   | U  | е   | u   |
| 6 | ACK | SYN         | &     | 6 | F   | V  | f   | ٧   |
| 7 | BEL | ETB         | 1     | 7 | G   | W  | g   | W   |
| 8 | BS  | CAN         | (     | 8 | Н   | Х  | h   | ×   |
| 9 | HT  | EM          | )     | 9 | - 1 | Υ  | i   | У   |
| Α | LF  | SUB         | *     | : | J   | Ζ  | j   | Z   |
| В | VT  | ESC         | +     | ; | K   | [  | k   | {   |
| С | FF  | FS          |       | < | L   | -\ | - 1 |     |
| D | CR  | GS          | -     | = | М   | ]  | m   | }   |
| E | so  | RS          |       | > | N   | Α  | n   | ~   |
| F | SI  | US          | 1     | ? | 0   | _  | 0   | del |

## **Byte/Halfword Operations**

- MIPS byte/halfword load/store are common for string processing
- 1 b \$t0, 0(\$sp) //load with sign extension
  - Load a byte at the rs+offset address into rt
  - Sign extend to 32 bits in rt
- Sb \$t0, 0(\$sp)
  - Store just rightmost byte

values starting from \$sp

0x88 0x77 0x66 0x55 0xFFFFF88

## **Byte/Halfword Operations**

- 1bu \$t0, 0(\$sp) //load without sign extension
  - Load a byte at the rs+offset address into rt
  - Sign bit is NOT extended in rt

• No sbu ...

#### Other similar instructions

- lh rt, offset(rs) ; load half word
  - Load a halfword at the rs+offset address into rt
  - Sign extend to 32 bits in rt
- lhu rt, offset(rs) ; load half word unsigned
- sh rt, offset(rs); store halfword
  - Store just rightmost halfword
- No shu ...

## String Copy Example

```
C code (naïve):

    Null-terminated string

  void strcpy (char x[], char y[])
     int i;
     i = 0;
     while ((x[i]=y[i])!='\setminus 0')
        i += 1;

    Address of x in $a0, address of y in $a1

   – i in $s0
```

```
void strcpy (char x[], char y[])
{ int i;
    i = 0;
    while ((x[i]=y[i])!='\0')
        i += 1;
}
```

## String Copy Example

\$s0 i

#### MIPS code:

```
strcpy:
    addi $sp, $sp, -4
                          # adjust stack for 1 item
        $s0, 0($sp)
                          # save $s0
    SW
    add $s0, $zero, $zero # i = 0
L1: add $t1, $s0, $a1
                          # addr of y[i] in $t1
                          # $t2 = y[i]
   lbu $t2, 0($t1)
    add $t3, $s0, $a0
                          # addr of x[i] in $t3
                          \# x[i] = y[i]
    sb $t2, 0($t3)
                          \# exit loop if y[i] == 0
    beq $t2, $zero, L2
    addi $s0, $s0, 1
                          \# i = i + 1, next byte
        L1
                          # next iteration of loop
L2: lw $s0, 0($sp)
                          # restore saved $s0
    addi $sp, $sp, 4
                          # pop 1 item from stack
                          # and return
        $ra
   jr
```

#### **32-bit Constants**

- Most constants are small (16 bit range is -2<sup>16</sup>~ 2<sup>16</sup>-1)
- Sometimes we need 32-bit constant, but an instruction can't have
   32-bit constant (no space for op code)
  - => combine lui (load upper imm.) and ori (or imm.) instructions to achieve this
    - lui rt, constant
      - Copies 16-bit constant to left 16 bits of rt
      - Clears right/lower 16 bits of rt to 0

Question: Steps to set \$s0 to 4,000,000

## Branch Addressing (for beq, bne)

- Branch instructions specify
  - Opcode, two registers, target address
- Most branch targets are near branch
  - Forward or backward

Addr. Inst.
8 (01000) beq \$t0 \$t1
12(01100) ....
16(10000) ....
20(10100) ....

- PC-relative addressing
  - Address is always a multiple of 4 => offset/4 is stored in the instruction
  - Target address = PC + (Address × 4)
  - Note, PC is already incremented by 4



## Example

- Suppose \$s0=\$t1,
- (1) find target address of beq instruction
- (2) the next instruction to be executed

```
Addr. Inst.
4(00100) beq $s0 $t1 2
8(01000) Inst1.....
12(01100) Inst2.....
16(10000) Inst3....
20(10100) Inst4....
```

- Target address= 8 (i.e., PC) + 2\*4=16
- Next instruction to be executed: inst3

## **Jump Addressing**

- Jump (j and j al) targets could be anywhere in text segment
  - Need larger address space
  - Encode full address in instruction



- (Pseudo)Direct jump addressing
  - Target address = PC31..28: (address x 4)
    - 5. Pseudodirect addressing

      op Address Memory

      PC Word

## Jump Example

 Assume PC=40000000<sub>16</sub>, what is the target address of the jump instruction?

| 000010 | 00 0000000 00000010 00000001 |
|--------|------------------------------|
| 6 bits | 26 bits                      |

Address in the instruction = 0x0000201

Target Address=  $PC[31:28]+0000201_{16}*4= 0x40000804$ 

## Target Addressing Example

- Loop code from earlier example (assume PC[31:28]=0000)
  - Assume Loop at location 80000

| Loop:  | sll  | \$t1, | \$s3, | 2     | 80000 | 0  | 0        | 19  | 9         | 4       | 0    |
|--------|------|-------|-------|-------|-------|----|----------|-----|-----------|---------|------|
|        | add  | \$t1, | \$t1, | \$s6  | 80004 | 0  | 9        | 22  | 9         | 0       | 32   |
|        | l w  | \$t0, | 0(\$t | 1)    | 80008 | 35 | 9        | 8   |           | 0       |      |
|        | bne  | \$t0, | \$s5, | Exi t | 80012 | 5  | 8        | 21  |           | ···(1)= | :??? |
|        | addi | \$s3, | \$s3, | 1     | 80016 | 8  | 19       | 19  | N N N N N | 1       |      |
|        | j    | Loop  |       |       | 80020 | 2  | KKKKKKKK | *** | (2)=      | ???     |      |
| Exi t: | •••  |       |       |       | 80024 | -  |          |     |           |         |      |

(1): 80016+ x\*4 = 80024, (1)=2

(2) : PC[31:28] + 20000\*4 = 80000 (2) = 20000

## **Branching Far Away**

- If branch target is too far to be encoded with 16-bit offset, assembler insert an unconditional jump to the branch target, and inverts the condition so that the branch decides whether to skip the jump.
- Example

beq \$s0, \$s1, L1 
$$\Longrightarrow$$
 L1 can only be 16bit address

bne \$s0, \$s1, L2  $\Longrightarrow$  L2 can only be 26bit

L2:

j can jump farer than beq

## **Summary: Instruction Format**

• R-format: add, and, or ...

• I-format: beq, bneq, addi, ...

• J-format: j, jal

| Name       | Fields |        |        |                   |        |        | Comments                               |
|------------|--------|--------|--------|-------------------|--------|--------|----------------------------------------|
| Field size | 6 bits | 5 bits | 5 bits | 5 bits            | 5 bits | 6 bits | All MIPS instructions are 32 bits long |
| R-format   | ор     | rs     | rt     | rd                | shamt  | funct  | Arithmetic instruction format          |
| I-format   | ор     | rs     | rt     | address/immediate |        | diate  | Transfer, branch, imm. format          |
| J-format   | ор     |        | ta     | target address    |        |        | Jump instruction format                |

## **Summary: Addressing Mode**

 Immediate addressing: operand is a constant within the instruction (e.g. addi)



Register addressing: operand is a register (e.g. add, nor)
 add \$s1, \$s0, \$s2



 Base or displacement addressing: operand is at the memory location (e.g. lw, sw)



## Summary: Addressing Mode (2)

 PC-relative addressing: branch address is the sum of 16-bit constant (shift left 2 bits) and PC (e.g. beq)



 (Pseudo)direct addressing: jump address is 26-bit address (shift left 2 bits) concatenated with PC[31:28] (e.g. j)



# Decoding MIPS instruction

| op(31:26) |                     |            |                       |                                   |                       |                          |        |                         |
|-----------|---------------------|------------|-----------------------|-----------------------------------|-----------------------|--------------------------|--------|-------------------------|
| 28–26     | 0(000)              | 1(001)     | 2(010)                | 3(011)                            | 4(100)                | 5(101)                   | 6(110) | 7(111)                  |
| 31-29     |                     |            |                       |                                   |                       |                          |        |                         |
| 0(000)    | R-format            | Bltz/gez   | jump                  | jump & link                       | branch eq             | branch<br>ne             | blez   | bgtz                    |
| 1(001)    | add<br>immediate    | addiu      | set less<br>than imm. | set less<br>than imm.<br>unsigned | andi                  | ori                      | xori   | load upper<br>immediate |
| 2(010)    | TLB                 | F1Pt       |                       |                                   |                       |                          |        | ,                       |
| 3(011)    |                     |            |                       |                                   |                       |                          |        |                         |
| 4(100)    | load byte           | load half  | lwl                   | load word                         | load byte<br>unsigned | load<br>half<br>unsigned | lwr    |                         |
| 5(101)    | store byte          | store half | swl                   | store word                        |                       |                          | swr    |                         |
| 6(110)    | load linked<br>word | lwcl       |                       |                                   |                       |                          |        |                         |
| 7(111)    | store cond.<br>word | swcl       |                       |                                   |                       |                          |        |                         |

| op(31:26)=010000 (TLB), rs(25:21) |        |        |        |        |        |        |        |        |
|-----------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| 23–21                             | 0(000) | 1(001) | 2(010) | 3(011) | 4(100) | 5(101) | 6(110) | 7(111) |
| 25-24                             |        |        |        |        |        |        |        |        |
| 0(00)                             | mfc0   |        | cfc0   |        | mtc0   |        | ctc0   |        |
| 1(01)                             |        |        |        |        |        |        |        |        |
| 2(10)                             |        |        |        |        |        |        |        |        |
| 3(11)                             |        |        |        |        |        |        |        |        |

| op(31:26)=000000 (R-format), funct(5:0) |                       |        |                        |                      |         |        |        |              |
|-----------------------------------------|-----------------------|--------|------------------------|----------------------|---------|--------|--------|--------------|
| 2-0                                     | 0(000)                | 1(001) | 2(010)                 | 3(011)               | 4(100)  | 5(101) | 6(110) | 7(111)       |
| 5-3                                     | 17 AL                 |        |                        |                      |         |        |        | 74.          |
| 0(000)                                  | shift left<br>logical |        | shift right<br>logical | sra                  | sllv    |        | srlv   | srav         |
| 1(001)                                  | jump register         | jalr   |                        |                      | syscall | break  |        |              |
| 2(010)                                  | mfhi                  | mthi   | mflo                   | mtlo                 |         |        |        |              |
| 3(011)                                  | mult                  | multu  | div                    | divu                 |         |        |        |              |
| 4(100)                                  | add                   | addu   | subtract               | subu                 | and     | or     | xor    | not or (nor) |
| 5(101)                                  |                       |        | set 1.t.               | set l.t.<br>unsigned |         |        |        |              |
| 6/110)                                  |                       |        |                        |                      |         |        |        |              |

## **Decoding Machine Code**

What's the assembly code represent?
 00af8020 (hex)



add \$s0, \$a1, \$t7

## **Assembler Pseudoinstructions**

- Most assembler instructions represent machine instructions one-to-one
- However: some useful instructions may be missing
  - Can be achieved using by other instructions
- Pseudoinstructions: figments of the assembler's imagination

```
move $t0, $t1 \rightarrow add $t0, $zero, $t1
blt $t0, $t1, L \rightarrow slt $at, $t0, $t1
bne $at, $zero, L
```

– \$at (register 1): assembler temporary

#### More Pseudoinstructions in MIPS

- blt (branch less than), bgt (branch greater than), ble (branch less than and equal to), bge (branch great than and equal to)
- neg: changes the mathematical sign of the number
- not: bitwise logical negation
- li: loads an immediate value into a register

 sge (set greater than and equal to), sgt (set great than). See Appendix A for more details

## C Sort Example

- Illustrates use of assembly instructions for a C bubble sort function
- Swap procedure (leaf) void swap(int v[], int k) int temp; temp = v[k]; $\mathbf{v}[\mathbf{k}] = \mathbf{v}[\mathbf{k}+1];$ v[k+1] = temp;– v in \$a0 k in \$a1 temp in \$t0

## The Procedure Swap

#### The Sort Procedure in C

```
    Non-leaf (calls swap)

    void sort (int v[], int n)
       int i, j;
       for (i = 0; i < n; i += 1) {
         for (j = i - 1;
              j >= 0 \&\& v[j] > v[j + 1];
               j -= 1) {
           swap(v, j);
  v in $a0,
  n in $a1,
  - i in $s0, j in $s1
```

## The Procedure Body

```
move $s2, $a0
                             # save $a0 into $s2
                                                              Move
        move $s3, $a1
                      # save $a1 into $s3
                                                              params
        move $s0, $zero # i = 0
                                                              Outer loop
for1tst: slt t0, s0, s3 # t0 = 0 if s0 \ge s3 (i \ge n)
        beq t0, zero, exit1 # go to exit1 if s0 \ge s3 (i \ge n)
        addi $s1, $s0, -1
                             \# \mathbf{j} = \mathbf{i} - 1
for2tst: slti $t0, $s1, 0
                       # $t0 = 1 if $s1 < 0 (j < 0)
        bne $t0, $zero, exit2 # go to exit2 if $s1 < 0 (j < 0)
        sll $t1, $s1, 2 # $t1 = j * 4
                                                              Inner loop
        add $t2, $s2, $t1 # $t2 = v + (j * 4)
        lw $t3, 0($t2) # $t3 = v[j]
        slt t0, t4, t3 # t0 = 0 if t4 \ge t3
        beg $t0, $zero, exit2 # go to exit2 if t4 \ge t3
        move $a0, $s2
                             # 1st param of swap is v (old $a0)
                                                              Pass
        move $a1, $s1
                             # 2nd param of swap is j
                                                              params
                                                              & call
       j al
                             # call swap procedure
            swap
        addi $$1, $$1, -1 # j -= 1
                                                              Inner loop
            for2tst
                        # jump to test of inner loop
       addi $s0, $s0, 1
                       # i += 1
exit2:
                                                              Outer loop
            for1tst
                             # jump to test of outer loop
```

#### The Full Procedure

```
addi $sp, $sp, -20
                                 # make room on stack for 5 registers
sort:
         sw $ra, 16($sp)
                                 # save $ra on stack
         sw $s3, 12($sp)
                                 # save $s3 on stack
         sw $s2, 8($sp)
                                 # save $s2 on stack
         sw $s1, 4($sp)
                                 # save $s1 on stack
         sw $s0, 0($sp)
                                 # save $s0 on stack
                                 # procedure body
exit1:
         lw \$s0, 0(\$sp)
                                 # restore $s0 from stack
         lw $s1, 4($sp)
                                 # restore $s1 from stack
         lw $s2, 8($sp)
                                 # restore $s2 from stack
         lw $s3, 12($sp)
                                 # restore $s3 from stack
         lw $ra, 16($sp)
                                 # restore $ra from stack
         addi $sp, $sp, 20
                                 # restore stack pointer
         jr $ra
                                 # return to calling routine
```

## **Program Translation and Startup**



## Producing an Object Module

- Assembler (or compiler) translates program into machine instructions
- Provides information for building a complete program from the pieces
  - Header: described contents of object module
  - Text segment: translated instructions
  - Static data segment: data allocated for the life of the program
  - Relocation info: for contents that depend on absolute location of loaded program
  - Symbol table: global definitions and external refs
  - Debug info: for associating with source code

## **Linking Object Modules**

- Performed by a Linker
- Produces an executable image (executable file)
  - 1. Merge segments
  - 2. Resolve labels (determine their addresses)
  - 3. Patch location-dependent and external refs
- Could leave location dependencies for fixing by a relocating loader
  - But with virtual memory, no need to do this
  - Program can be loaded into absolute location in virtual memory space

## Loading a Program

- Load from image file (executable file) on disk into memory
  - 1. Read header to determine segment sizes
  - 2. Create virtual address space
  - 3. Copy text and initialized data into memory
    - Or set page table entries so they can be faulted in
  - 4. Set up arguments on stack
  - 5. Initialize registers (including \$sp, \$fp, \$gp)
  - 6. Jump to startup routine
    - Copies arguments to \$a0, ... and calls main()
    - When main returns, do exit() system call

# **Dynamic Linking**

Only link/load library procedure when it is called

#### **ARM**

- ARM: the most popular embedded core
- Similar basic set of instructions to MIPS

|                       | ARM              | MIPS             |
|-----------------------|------------------|------------------|
| Date announced        | 1985             | 1985             |
| Instruction size      | 32 bits          | 32 bits          |
| Address space         | 32-bit flat      | 32-bit flat      |
| Data alignment        | Aligned          | Aligned          |
| Data addressing modes | 9                | 3                |
| Registers             | 15 × 32-bit      | 31 × 32-bit      |
| Input/output          | Memory<br>mapped | Memory<br>mapped |

#### ARMv7

- Compare and Branch
  - Uses condition codes for result of an arithmetic/logical instruction
    - Negative, zero, carry, overflow (N,Z,C,V)
  - Compare instructions to set condition codes without keeping the result
  - Each instruction can be conditional
    - Top 4 bits of instruction word: condition value
- Load/Store Multiple
- Registers
  - R0-R14, R15 (PC)

## Instruction Encoding (ARMv7 vs. MIPS)



#### **ARMv8** Instructions

- In moving to 64-bit, ARM did a complete overhaul
- ARM v8 resembles MIPS
  - Changes from v7:
    - No conditional execution field
    - Dropped load/store multiple
    - PC is no longer a GPR
    - GPR set expanded to 32
    - Addressing modes work for all word sizes
    - Divide instruction
    - Branch if equal/branch if not equal instructions

#### The Intel x86 ISA

- Evolution with backward compatibility
  - 8080 (1974): 8-bit microprocessor
    - Accumulator, plus 3 index-register pairs
  - 8086 (1978): 16-bit extension to 8080
    - Complex instruction set (CISC)
  - 8087 (1980): floating-point coprocessor
    - Adds FP instructions and register stack
  - 80286 (1982): 24-bit addresses, MMU
    - Segmented memory mapping and protection
  - 80386 (1985): 32-bit extension (now IA-32)
    - Additional addressing modes and operations
    - Paged memory mapping as well as segments

## The Intel x86 ISA

- Further evolution...
  - See the text book

## Basic x86 Registers



## Basic x86 Addressing Modes

### Two operands per instruction

| Source/dest operand | Second source operand |  |  |
|---------------------|-----------------------|--|--|
| Register            | Register              |  |  |
| Register            | Immediate             |  |  |
| Register            | Memory                |  |  |
| Memory              | Register              |  |  |
| Memory              | Immediate             |  |  |

## Memory addressing modes

- Address in register
- Address = R<sub>base</sub> + displacement
- Address =  $R_{base}$  +  $2^{scale} \times R_{index}$  (scale = 0, 1, 2, or 3)
- Address = R<sub>base</sub> + 2<sup>scale</sup> × R<sub>index</sub> + displacement

## x86 Instruction Encoding



#### **Fallacies**

- Powerful instruction ⇒ higher performance
  - Fewer instructions required
  - But complex instructions are hard to implement
    - May slow down all instructions, including simple ones
  - Compilers are good at making fast code from simple instructions
- Use assembly code for high performance
  - But modern compilers are better at dealing with modern processors
  - More lines of code ⇒ more errors and less productivity

#### **Fallacies**

- Backward compatibility ⇒ instruction set doesn't change
  - But they do accrete more instructions



x86 instruction set

## **Concluding Remarks**

- Design principles
  - Simplicity favors regularity
    - e.g. same instruction length
  - Smaller is faster
    - 32 registers
  - Make the common case fast
  - Good design demands good compromises
    - Same instruction length or
- Layers of software/hardware
  - Compiler, assembler, hardware
- MIPS: typical of RISC ISAs

## **Concluding Remarks**

- Measure MIPS instruction executions in benchmark programs
  - Consider making the common case fast

| Instruction class | MIPS examples                     | SPEC2006 Int | SPEC2006 FP |
|-------------------|-----------------------------------|--------------|-------------|
| Arithmetic        | add, sub, addi                    | 16%          | 48%         |
| Data transfer     | lw, sw, lb, lbu, lh, lhu, sb, lui | 35%          | 36%         |
| Logical           | and, or, nor, andi, ori, sll, srl | 12%          | 4%          |
| Cond. Branch      | beq, bne, slt, slti, sltiu        | 34%          | 8%          |
| Jump              | j, jr, jal                        | 2%           | 0%          |