# Chapter 2

**Boolean Algebra and Logic Gates** 

# <u>Boolean Algebra</u>

#### Boole

 In 1854, George Boole introduced a systematic treatment of logic and developed for this purpose an algebraic system now called *Boolean algebra*.

#### Huntington

- In 1904, E.V. Huntington formulated the <u>postulates</u> for the formal definition Boolean algebra.
- For the formal definition of Boolean Algebra, we shall employ *Huntington's First Set of Postulates*.

#### Shannon

In 1938, C. E. Shannon introduced <u>two-valued</u> Boolean algebra called *Switch algebra*, in which he demonstrated that the properties of <u>binary electrical circuits</u> can be represented by this algebra.

# Most Common Postulates for Algebra

- Closure (封閉性)
  - x\*y is also in S for any x,y in S (\* operator)
- Associative law (結合律)
  - $(x^*y)^*z = x^*(y^*z)$
- Commutative law (交換律)
  - $\mathbf{x}^*\mathbf{y} = \mathbf{y}^*\mathbf{x}$
- Identity element (單位元素)
  - $e^{x} = e^{x} = x^{*} = x, x + 0 = x$
- Inverse

$$a + (-a) = 0$$

- Distributive law (分配律)
  - $x^*(y+z) = (x^*y) + (x^*z)$

# Two-valued Boolean Algebra

- $B = \{0,1\}$
- The rules of operations

|   | AND           |             |               | OR            |     | NOT  |
|---|---------------|-------------|---------------|---------------|-----|------|
| x | $\mathcal{Y}$ | $x \cdot y$ | $\mathcal{X}$ | $\mathcal{Y}$ | x+y | x x' |
| 0 | 0             | 0           | 0             | 0             | 0   | 0 1  |
| 0 | 1             | 0           | O             | 1             | 1   | 1 0  |
| 1 | 0             | 0           | 1             | 0             | 1   |      |
| 1 | 1             | 1           | 1             | 1             | 1   |      |

- Closure 成立 (result is "0" or "1")
- Identity elements

(1) +: 0 0+0=0 1+0=1 → 
$$x+0=x$$
 (0 $\pm t$ +)

### **Distributive Laws**

• Distributive laws 成立

$$X \bullet (Y+Z) = (X \bullet Y) + (X \bullet Z)$$



# Truth Table 真值表 使用真值表証明

| X | У | Z | y + z | $x \cdot (y + z)$ | <i>x</i> · <i>y</i> | x·Z | $(x\cdot y)+(x\cdot z)$ |
|---|---|---|-------|-------------------|---------------------|-----|-------------------------|
| 0 | 0 | 0 | 0     | 0                 | 0                   | 0   | 0                       |
| 0 | 0 | 1 | 1     | 0                 | 0                   | 0   | 0                       |
| 0 | 1 | 0 | 1     | 0                 | 0                   | 0   | 0                       |
| 0 | 1 | 1 | 1     | 0                 | 0                   | 0   | 0                       |
| 1 | 0 | 0 | 0     | 0                 | 0                   | 0   | 0                       |
| 1 | 0 | 1 | 1     | 1                 | 0                   | 1   | 1                       |
| 1 | 1 | 0 | 1     | 1                 | 1                   | 0   | i                       |
| 1 | 1 | 1 | 1     | 1                 | 1                   | 1   | 1                       |

#### Table 2.1

Theorem 1

Theorem 4, associative

Postulate 4, distributive

Theorem 5, DeMorgan

Theorem 6, absorption

#### Postulates and Theorems of Boolean Algebra

| Postulate 2  | (a) | r - |
|--------------|-----|-----|
| r ostulate 2 | (a) | 1   |

Postulate 2 (a) 
$$x + 0 = x$$
 identity element Postulate 5 (a)  $x + x' = 1$ 

(a) 
$$x + x = x$$

(a) 
$$x + x = x$$
  
(a)  $x + 1 = 1$ 

(a) 
$$x + 1 = 1$$

Theorem 2 (a) 
$$x + 1 = 1$$
  
Theorem 3 involution  $(x')' = x$ 

Theorem 2 (a) 
$$x + 1 = 1$$
  
Theorem 3, involution  $(x')' = x$ 

(a)

(a) 
$$x + 1 = 1$$
  
 $(x')' = x$ 

Theorem 3, involution 
$$(x')' = x$$
  
Postulate 3, commutative (a)  $x + y = y + y$ 

$$(x')' = x$$

(a) 
$$(x')' = x$$
  
  $x + y = y + y = x$ 

(a) 
$$(x')' = x$$

$$x + y = y + x$$

 $(a) \qquad (x+y)' = x'y'$ 

x + xy = x

(a) 
$$x + y = y + x$$
  
(a)  $x + (y + z) = (x + y) + z$ 

(a) 
$$x + y = y + x$$
  
(a)  $x + (y + z) = (x + y) + z$   
(a)  $x(y + z) = xy + xz$ 

(b) 
$$xy = yx$$
(b) 
$$x(yz) = (xy)z$$
(b) 
$$x + yz = (x + y)(x + z)$$

(b)

(b)

(b)

(b)

(b) x(x + y) = x

 $x \cdot 1 = x$ 

 $x \cdot x' = 0$ 

 $x \cdot x = x$ 

 $x \cdot 0 = 0$ 

(b) (xy)' = x' + y'

xy = yx



#### By means of truth table to prove

| H | neans of truth table to pr |   |                                        |        |  |  |  |  |  |  |
|---|----------------------------|---|----------------------------------------|--------|--|--|--|--|--|--|
|   | $\boldsymbol{x}$           | y | xy                                     | x + xy |  |  |  |  |  |  |
|   | 0                          | 0 | 0                                      | 0      |  |  |  |  |  |  |
|   | 0                          | 1 | $\begin{bmatrix} 0 \\ 0 \end{bmatrix}$ | 0      |  |  |  |  |  |  |
|   | 1                          | 0 | 0                                      | 1      |  |  |  |  |  |  |
|   | 1                          | 1 | 1                                      | 1      |  |  |  |  |  |  |
|   |                            |   |                                        |        |  |  |  |  |  |  |

# **DeMorgan's Theorems**

#### DeMorgan's Theorems

$$(x+y)' = x'y'$$

$$\begin{bmatrix} x \\ 0 \\ 0 \end{bmatrix}$$

$$\frac{x+y}{0}$$

$$\frac{(x+y)}{1}$$

$$\begin{array}{|c|c|c|c|}\hline x' \\\hline 1 \end{array}$$

0

$$\begin{array}{c|c} y & x \\ \hline 1 & 1 \\ 0 & 0 \end{array}$$

$$(xy)' = x' + y'$$

$$\begin{bmatrix} y \\ 0 \end{bmatrix}$$

$$\frac{x \cdot y}{0}$$

$$(x \cdot y)'$$

$$\frac{x'+y'}{1}$$

 $\chi$ 

0

### <u>Operator Precedence</u>

- Operator Precedence 運算子優先順序
  - parentheses 括弧
  - NOT
  - AND
  - OR
  - examples

$$-xy'+z \rightarrow is x \cdot y' \text{ not } (xy)'$$

$$-(x y + z)' = (xy)'z' = (x'+y')z'$$

The operations are implemented with logic gates

真值表

| Name     | Graphic<br>symbol     | Algebraic function | Truth<br>table      |
|----------|-----------------------|--------------------|---------------------|
| AND      | x<br>y                | F = xy             | x y 0 0 0 1 1 0 1 1 |
| OR       | $x \longrightarrow F$ | F = x + y          | x y 0 0 0 1 1 0 1 1 |
| Inverter | NOT X—P               | F = x'             | x F<br>0 1<br>1 0   |
| Buffer   | x — F                 | F = x              | x F<br>0 0<br>1 1   |



Figure 2.5 Digital logic gates

# **A Simple Circuit**





# **Extension to Multiple Inputs**

- Extension to multiple inputs
  - A gate can be extended to multiple inputs
    - if its binary operation is commutative and associative
  - AND and OR are commutative and associative

$$(x+y)+z = x+(y+z) = x+y+z$$

$$(x y)z = x(y z) = x y z$$





# Positive and Negative Logic

- Positive and Negative Logic
  - two signal values <=> two logic values
  - □ positive logic: H=1; L=0 □會動
  - □ negative logic: H=0; L=1 o會動
- the positive logic is used in this book





- → A device is active high or active low
- → Some devices are active high and some are active low.

#### **Boolean Functions**

- 3 kinds of representations for Boolean functions
  - Boolean Algebra
    - binary variables
    - · constants 0,1
    - logic operation symbols +, •, '
  - Truth table
  - Circuit diagram

# Three representations

#### 1. Boolean Algebra

#### 2. Truth Table <u>真值表</u>

n input variables  $\rightarrow$  2<sup>n</sup> combinations

Inputs 
$$F_1 = x'y'z + xy'z' + xyz' + xyz' + xyz$$

| \ yz | $F_1$ : | =X+ | 'y'z = | $=\Sigma(1,4)$ | ,5,6,7 |
|------|---------|-----|--------|----------------|--------|
| x ,- | 00      | 01  | 11     | 10             |        |
| 0    |         | 1   |        |                |        |
| 1    | 1       | 1   | 1      | 1              |        |

#### 3. Circuit Diagram



| X | У | Z | y' | y′z | $F_1$            |
|---|---|---|----|-----|------------------|
| 0 | 0 | 0 | 1  | 0   | 0                |
| 0 | 0 | 1 | 1  | 1   | $1$ $m_1$        |
| 0 | 1 | 0 | 0  | 0   | 0                |
| 0 | 1 | 1 | 0  | 0   | 0                |
| 1 | 0 | 0 | 1  | 0   | 1 m <sub>4</sub> |
| 1 | 0 | 1 | 1  | 1   | 1 m <sub>5</sub> |
| 1 | 1 | 0 | 0  | 0   | 1 m <sub>6</sub> |
| 1 | 1 | 1 | 0  | 0   | 1 m <sub>7</sub> |

### **Canonical and Standard Forms**

- Minterms and Maxterms
  - A minterm: an AND term consists of all literals in their normal form or in their complement form
  - For example, two binary variables x and y
    - *xy*, *xy*', *x*'*y*, *x*'*y*'
  - It is also called a standard product
  - *n* variables can be combined to form 2<sup>n</sup> minterms

#### 全或項

- A maxterm: an OR term
- Maxterm為minterm的補數
- It is also called a standard sum
- 2<sup>n</sup> maxterms

#### Minterms and Maxterms

 each maxterm is the complement of its corresponding minterm, and vice versa

**Table 2.3** *Minterms and Maxterms for Three Binary Variables* 

|   | 加尔里利             |   | М      | interms     | Maxterms     |             |  |
|---|------------------|---|--------|-------------|--------------|-------------|--|
| x | 如何得到<br><b>"</b> | z | Term   | Designation | Term         | Designation |  |
| 0 | 0                | 0 | x'y'z' | $m_0$       | x + y + z    | $M_0$       |  |
| 0 | 0                | 1 | x'y'z  | $m_1$       | x + y + z'   | $M_1$       |  |
| 0 | 1                | 0 | x'yz'  | $m_2$       | x + y' + z   | $M_2$       |  |
| 0 | 1                | 1 | x'yz   | $m_3$       | x + y' + z'  | $M_3$       |  |
| 1 | 0                | 0 | xy'z'  | $m_4$       | x' + y + z   | $M_4$       |  |
| 1 | 0                | 1 | xy'z   | $m_5$       | x' + y + z'  | $M_5$       |  |
| 1 | 1                | 0 | xyz'   | $m_6$       | x' + y' + z  | $M_6$       |  |
| 1 | 1                | 1 | xyz    | $m_7$       | x' + y' + z' | $M_7$       |  |

### **Canonical Forms**

- Canonical Forms 正規型式
  - Sum (ORing) of minterms
    - F = x'y'z + xyz + xyz'
    - F = x'y'z + xy

in canonical form of 3 variables

not a canonical form

- Product (ANDing) of maxterms
  - F = (x'+y'+z)(x+y+z)(x+y+z') in canonical form of 3 variables
  - F = (x'+y'+z)(x+y) not a canonical form
- Properties of Boolean Algebra 用minterms推回Boolean function
  - A Boolean function can be expressed as a <u>sum of minterms</u>
  - A Boolean function can be expressed as a <u>product of maxterms</u>

### Sum of Minterms (全及項的和)

**Table 2.4** *Functions of Three Variables* 

| x                   | y | z   | Function $f_1$ | Function f <sub>2</sub> |
|---------------------|---|-----|----------------|-------------------------|
| $n_0$ 0             | 0 | 0   | 0              | 0                       |
| $n_1 = 0$           | 0 | 1.> | · 1            | 0                       |
| $n_2 = 0$           | 1 | 0   | 0              | 0                       |
| $n_3  0$            | 1 | 1   | 0              | 1                       |
| 1                   | 0 | 0   | <b></b> 1      | 0                       |
| $n_4$ $\frac{1}{1}$ | 0 | 1   | 0              | 1                       |
| $n_5$ 1             | 1 | 0   | 0              | 1                       |
| $n_6 < 1$           | 1 | 1>  | +1             | 1                       |
| $i_{7}$             |   |     |                |                         |

• An Boolean function can be expressed by a Sum of minterms (全及項的和)

$$f_1 = x'y'z + xy'z' + xyz = m_1 + m_4 + m_7 = \Sigma(1,4,7)$$

$$f_2 = x'yz + xy'z + xyz' + xyz = m_3 + m_5 + m_6 + m_7$$

### Product of Maxterms (全或項的積)

 $f_1 = x'y'z + xy'z' + xyz$ =  $m_1 + m_4 + m_7$ 

求 Maxterm: 先算出fl(minterm), 再求fl',即為minterm相反項之積

| Functions of Three Variables |   |   |                |                |  |  |  |
|------------------------------|---|---|----------------|----------------|--|--|--|
| x                            | y | z | Function $f_1$ | Function $f_2$ |  |  |  |
| 0                            | 0 | o | 0              | 0              |  |  |  |
| O                            | O | 1 | 1              | O              |  |  |  |
| O                            | 1 | O | 0              | O              |  |  |  |
| O                            | 1 | 1 | 0              | 1              |  |  |  |
| 1                            | O | O | 1              | 0              |  |  |  |
| 1                            | O | 1 | 0              | 1              |  |  |  |
| 1                            | 1 | O | 0              | 1              |  |  |  |
| 1                            | 1 | 1 | 1              | 1              |  |  |  |

• An Boolean function can also be expressed by a Product of maxterms (全或項的積)

$$f'_1 = x'y'z' + x'yz' + x'yz + xy'z + xyz'$$
 (所有  $f_1 = 0$  的全及項的和) 
$$= m_0 + m_2 + m_3 + m_5 + m_6$$

$$f_1 = (x 'y 'z ')'(x 'yz ')'(x 'yz)'(xy 'z)'(xyz ')'$$

$$= (x+y+z)(x+y '+z)(x+y '+z ')(x '+y+z ')(x '+y+z ')(x '+y '+z) = M_0 M_2 M_3 M_5 M_6$$

### **Conversion between Canonical Forms**

$$F(A,B,C) = \Sigma (1, 4, 5, 6, 7)$$

$$F'(A,B,C) = \Sigma(0,2,3) = m_0 + m_2 + m_3$$

⇒
$$F(A,B,C)=(m_0+m_2+m_3)'=m'_0m'_2m'_3$$
  
= $M_0M_2M_3=\Pi(0,2,3)$ 

$$F(A,B,C) = \Sigma (1, 4, 5, 6, 7) = \Pi(0, 2, 3)$$

$$F(A,B,C) = \Sigma(1, 3, 6, 7) = \Pi(0, 2, 4, 5)$$

| Table | 2.5   |     |     |   |   |     |
|-------|-------|-----|-----|---|---|-----|
| Truth | Table | for | F = | A | + | B'C |

| Α | В | c | F |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

#### **Standard Forms**

- Disadvantage of the <u>canonical</u> forms 不夠精簡
  - It requires each term to contain all variables (not the least number of literals) sum of minterms or product of maxterms
  - are seldom used
- Another is Standard Forms
  - 1. sum of products
  - 2. product of sums
- Characteristics of Standard Forms
  - with the least number of literals

# **Three Equivalent Circuits**

An Boolean function can be expressed by a Sum of minterms



# Simplification with Boolean Algebra (1/2)



# Simplification with Boolean Algebra (2/2)

DeMorgan's theorem

$$(A+B+C)' = A'B'C'$$
  $(ABC)' = A'+B'+C'$ 

Generalizations

We skip the discussion of simplification with Boolean algebra here. In fact, software tools can do a better job than human.

# Standard Forms - Two-level Gating

Ex. 
$$F1 = y' + xy + x'yz'$$
 (sum of products)

$$F2 = x (y'+z) (x'+y+z')$$
 (product of sums)



### Transistor (電晶體)



- A transistor has three terminals
  - A source (feed with 5 volts)
  - A base
  - An emitter, typically connected to a ground wire
- If the <u>base signal is high</u> (close to +5 volts), the source signal is grounded and the <u>output signal is low</u> (o). If the base signal is low (close to o volts), the source signal stays high and the output signal is high (1)

#### N-channel MOS Transistor

Transistor (電晶體)— Semiconductor(半導體)



# Constructing Gates (semiconductor)

• It turns out that, because the way a transistor works, the easiest gates to create are the NOT, NAND, and NOR gates



#### **Circuits**

- Gate (1 gate ~= 2~14 transistors)
  - A combination of interacting transistors
- Circuit

A combination of interacting gates designed to accomplish a specific logical function 

Integrated Circuit (IC)

- System→ PCB (printed circuit board)
- As with gates, we can describe the operations of entire circuits using three notations
  - Boolean expressions
  - logic diagrams
  - truth tables



# Integrated Circuits (IC)

- Chip
  - A silicon semiconductor crystal that contains the electronic components for constructing digital gates.
- Levels of Integration Categories of ICs by their complexity
  - SSI Small-scale Integration devices (~10 gates)
  - MSI Medium-scale Integration devices (~1000 gates)
  - LSI Large-scale Integration devices (>1000 gates)
  - VLSI Very Large-scale integration
    - hundreds of thousands of gates
    - millions of transistors
  - SoC (system on a chip)



# Digital Logic Families (by circuit technology)

- Digital Logic Families
  - Each family has its own basic electronic circuit
  - named by its <u>electronic components</u> employed in the construction of the basic circuit
- Most popular digital logic families
  - TTL: Transistor-transistor logic (standard)
  - ECL: emitter-coupled logic (high-spaced)
  - MOS: metal-oxide semiconductor (high component density)
  - CMOS: complementary metal-oxide semiconductor (low power consumption) ....

most popular

# IC Design (with CMOS)

One npn transistor and one pnp transistor are used to construct one inverter.



done by chip designer

masking

done by TSMC, UMC

# **Chip/Circuit Everywhere!**



# IC Industry in Taiwan



# Parameters for Digital Logic Families (1/2)

Parameters to be evaluated and compared among digital logic families

- □ Fan-out 可推動不影響正常行為的負載數
  - # of standard loads that the output of a typical gate can drive without impairing its normal operation => 會影響電路設計
  - Standard load: the amount of current needed by an input of another gate
- Fan-in the number of inputs available in a gate
- Power dissipation (power consumption)
  - → battery life and cooling system



Fig. 5-10 D-Type Positive-Edge-Triggered Flip-Flop

Fan out of the gate must >3

# Parameters for Digital Logic Families (2/2)



Propagation delay

ns = nano seconds

|               | INPUT/OUTPUT<br>PATH           | DELAY<br>(ns) |
|---------------|--------------------------------|---------------|
|               | $c_i$ to $c_{i+1}$             | 4.8           |
|               | $c_i$ to $s_i$                 | 4.2           |
| 執行一次最少所需的時間 5 | $x_i, y_i \text{ to } c_{i+1}$ | 9.0           |
|               | $x_i, y_i$ to $s_i$            | 8.4           |

Noise margin

max external noise voltage to an input signal that dose not cause an undesirable change in the circuit output

### Computer Aided Design (CAD)

電腦輔助設計,設計自動化的tool

- CAD tools is necessary (> millions of transistors)
- EDA (electronic design automation) is used specially for IC design
  - Schematic editor
  - □ HDL (Hardware Description Language) 硬體描述語言
- Physical realization of a digital circuit
  - ASIC application-specific integrated circuit
  - FPGA Field-programmable gate array
  - CPLD Complex programmable logic device