

#### Chapter 2

Instructions: Language of the Computer



#### **Instruction Set**



- Instruction Set: set of instructions of a computer
- Different computers have different instruction sets
  - But with many aspects in common
- Interface between hardware and software of a computer







#### When to use Assembly Language

- The speed or size of a program is critically important
  - For example, a computer control a car's brakes
  - Need to respond rapidly and predictably to events in the outside world
  - High-level languages
  - The ability to exploit specialized instruction
    - For example, string copy or pattern-matching instructions







#### The MIPS Instruction Set

- Stanford MIPS commercialized by MIPS Technologies (www.mips.com)
  - Used as the example throughout the book
- Large share of embedded core market
  - Applications in consumer electronics, network/storage equipment, cameras, printers, ...
- Typical of many modern ISAs
  - Different assembly languages quite similar
  - Knowing MIPS will help learn new assembly languages
  - See MIPS Reference Data tear-out card, and Appendixes B and E



|              | Category                                     | Instruction                      | Example             | Meaning                                     | Comments                              |
|--------------|----------------------------------------------|----------------------------------|---------------------|---------------------------------------------|---------------------------------------|
|              | No.                                          | add                              | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands               |
|              | Arithmetic                                   | subtract                         | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands               |
|              | N. 10 30 30 30 30 30 30 30 30 30 30 30 30 30 | add immediate                    | addi \$s1,\$s2,20   | \$s1 = \$s2 + 20                            | Used to add constants                 |
|              |                                              | load word                        | 1w \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register          |
|              |                                              | store word                       | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory          |
|              |                                              | load half                        | 1h \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|              |                                              | load half unsigned               | 1hu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|              |                                              | store half                       | sh \$s1,20(\$s2)    | Memory[ $$s2 + 20$ ] = $$s1$                | Halfword register to memory           |
|              | Data<br>transfer                             | load byte                        | 1b \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|              | uansiei                                      | load byte unsigned               | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|              |                                              | store byte                       | sb \$s1,20(\$s2)    | Memory[ $$s2 + 20$ ] = $$s1$                | Byte from register to memory          |
|              |                                              | load linked word                 | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap  |
| Instructions |                                              | store condition. word            | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swap |
| mstractions  |                                              | load upper immed.                | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits       |
| in Chapter 2 | Logical                                      | and                              | and \$s1,\$s2,\$s3  | \$s1 = \$s2 <b>&amp;</b> \$s3               | Three reg. operands; bit-by-bit AND   |
|              |                                              | or                               | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR    |
|              |                                              | nor                              | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR   |
|              |                                              | and immediate                    | andi \$s1,\$s2,20   | \$s1 = \$s2 & <b>20</b>                     | Bit-by-bit AND reg with constant      |
|              |                                              | or immediate                     | ori \$s1,\$s2,20    | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant       |
|              |                                              | shift left logical               | s11 \$s1,\$s2,10    | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant                |
|              |                                              | shift right logical              | srl \$s1,\$s2,10    | \$s1 = \$s2 >> <b>10</b>                    | Shift right by constant               |
|              |                                              | branch on equal                  | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch        |
|              |                                              | branch on not equal              | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative           |
|              | Conditional                                  | set on less than                 | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne       |
|              | branch                                       | set on less than unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned            |
|              |                                              | set less than immediate          | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant            |
|              |                                              | set less than immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned   |
|              | Unconditional                                | jump                             | j 2500              | go to 10000                                 | Jump to target address                |
|              | Unconditional                                | jump register                    | jr \$ra             | go to \$ra                                  | For switch, procedure return          |
|              | jump                                         | jump and link                    | jal 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                    |

#### **Arithmetic Operations**



- Add and subtract, three operands
  - Two sources and one destination

add a, b, c 
$$\#$$
 a=b + c sub a, b, c  $\#$  a=b - c

- All arithmetic operations have this form
- Design Principle 1: Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost

Words after # are comment for humman





#### **Arithmetic Example**

• C code:

$$f = (g + h) - (i + j);$$

Compiled MIPS code:

```
add t0, g, h # temp t0 = g + h
add t1, i, j # temp t1 = i + j
sub f, t0, t1 # f = t0 - t1
```



#### Register Operands

- Arithmetic instructions use register operands
- MIPS has a  $32 \times 32$ -bit register file
  - Use for frequently accessed data
  - Registers numbered 0 to 31
  - 32-bit data called a "word"
- Design Principle 2: Smaller is faster
  - Smaller register file make operation fast
  - Much faster than main memory (which has millions of locations)



31



#### Naming Conventions for Register

- \$t0, \$t1....\$t9 for temporary values
- \$s0, \$s1,....\$s7 for saved variable
- Register 1, called \$at, is reserved for the assembler (see Section 2.12),

| Name               | Register number | Usage                                        | Preserved on call? |
|--------------------|-----------------|----------------------------------------------|--------------------|
| \$zero             | 0               | The constant value 0                         | n.a.               |
| \$v0-\$v1          | 2–3             | Values for results and expression evaluation | no                 |
| \$a0-\$a3          | 4–7             | Arguments                                    | no                 |
| \$t0-\$t7          | 8–15            | Temporaries                                  | no                 |
| \$s0 <b>-</b> \$s7 | 16–23           | Saved                                        | yes                |
| \$t8-\$t9          | 24–25           | More temporaries                             | no                 |
| \$gp               | 28              | Global pointer                               | yes                |
| \$sp               | 29              | Stack pointer                                | yes                |
| \$fp               | 30              | Frame pointer                                | yes                |
| \$ra               | 31              | Return address                               | yes                |



#### Register Operand Example

Find the compiled MIPS code for the following C code:

```
add $t0, $s1, $s2 # $t0 = g+h
add $t1, $s3, $s4 # $t1 = i+j
sub $s0, $t0, $t1 # f = (g+h) - (i+j)
```



#### Big and Little Endian



- Main memory used for composite data
  - Arrays, structures, dynamic data
- Memory is byte addressable
  - Each address identifies an 8-bit byte
- Words are aligned in memory
  - Address must be a multiple of 4
- Big Endian: Most-significant byte (MSB) at least address of a word
- Little Endian: MSB at largest address
- For example, how the data is
   0x12FE34DC stored in
   MSB LSB
  - 1. big endian
  - 2. little endian





Aligned word

**Address** 

**Address** 

| 12 | FE | 34 | DC |               |
|----|----|----|----|---------------|
| 0  | 1  | 2  | 3  | big endian    |
| 3  | 2  | 1  | 0  | little endian |

#### **Memory Operands**



- MIPS is Big Endian
  - Most-significant byte at least address of a word
- Load values from memory into registers.



**Address** 

- \$s2 the register that contains the base address of the memory array
- 20 is the offset
- Store result from register to memory

## 3 LSB



#### Memory Operand Example 1



#### • C code:

$$g = h + A[8];$$

g in \$\$1, h in \$\$2, base address of A in \$\$3

| \$s3 | Base address of A |
|------|-------------------|
| \$s2 | h                 |
| \$s1 | g                 |
| \$s0 |                   |

- Compiled MIPS code:
  - Index 8 requires offset of 32
    - 4 bytes per word

X + 32

A[8]



#### Memory Operand Example 2

Convert the following C code to MIPS instruction

$$A[12] = h + A[8];$$

X+48

A[12]

h in \$\$2, base address of A in \$\$3

••••

Compiled MIPS code:

X + 32

A[8]

Index 8 requires offset of 32

X+12

A[3]

X+8

A[2]

X+4

A[1]

Iw \$t0, 32(\$s3) #Ioad word

X

A[0]

add \$t0, \$s2, \$t0 #\$t0 is a temporary reg.

sw \$t0, 48(\$s3)



# 成功方學

#### Registers vs. Memory

- Registers are faster than memory (memory is much larger)
- Operating on memory data requires loads and stores
  - Data are loaded into registers before processed
  - More instructions to be executed
  - But no need to process register and memory data at the same time => simplified
- Compiler must use registers for variables as much as possible
  - Only put less frequently used variables to memory (spilling)
  - Register optimization is important!







#### Constant or Immediate Operands

Constant data specified in an instruction

addi 
$$$s3$$
,  $$s3$ ,  $1 => $s3 = $s3 + 1$ 

- No subtract immediate instruction
  - Just use a negative constant

Assume Mem[\$s1+0] contains value -1

1

- Design Principle 3: Make the common case fast
  - Add 1 and subtract 1 are common
  - Small constants are common
  - Immediate operand avoids a load instruction



## 成功方學

#### The Constant Zero

- MIPS register 0 (\$zero) is the constant 0
  - Cannot be changed
- Useful for common operations
  - E.g. move between registers

```
add $t2, $s1, $zero # $t2=$s1
```



#### **Unsigned Binary Integers**



Given an n-bit number

$$x = x_{n-1} 2^{n-1} + x_{n-2} 2^{n-2} + \Lambda + x_1 2^1 + x_0 2^0$$

- Range: 0 to  $+2^{n} 1$
- Example
  - 0000 0000 0000 0000 0000 0000 0000 1011<sub>2</sub>

= 
$$0 + ... + 1 \times 2^3 + 0 \times 2^2 + 1 \times 2^1 + 1 \times 2^0$$
  
=  $0 + ... + 8 + 0 + 2 + 1 = 11_{10}$ 

- Using 32 bits
  - 0 to +4,294,967,295



## 2s-Complement Signed Integers



Given an n-bit number

$$x = -x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \Lambda + x_12^1 + x_02^0$$

#### Example

■ Range: 
$$-2^{n-1}$$
 to  $+2^{n-1}-1$ 



## 2s-Complement Signed Integers



- Bit 31 is sign bit
  - 1 for negative numbers
  - 0 for non-negative numbers
- $-(-2^{n-1})$  can't be represented
- Non-negative numbers have the same unsigned and 2s-complement representation
  - 5 is 101<sub>2</sub> in both unsigned and 2s-complement signed
- Some specific numbers
  - 0: 0000 0000 ... 0000
  - **− −**1: 1111 1111 ... 1111
  - Most-negative: 1000 0000 ... 0000
  - Most-positive: 0111 1111 ... 1111





#### Signed Negation

- Convert n to -n => Complement and add 1
  - Complement means  $1 \rightarrow 0$ ,  $0 \rightarrow 1$
- Example: negate +2

$$-2 = 1111 \ 1111 \dots \ 1101_2 + 1$$
  
= 1111 \ 1111 \ \dots \ 1110\_2

Reason for this

because 
$$x + \bar{x} = 1111...111_2 = -1$$

$$\bar{x} + 1 = -x$$





#### Sign Extension

- Representing a number using more bits, but still preserve the numeric value
- Signed values: Replicate the sign bit to the left

Examples: 8-bit to 16-bit

+2: 0000 0010 => 0000 0000 0000 0010

-2: 1111 1110 => 1111 1111 1111 1110

Unsigned values: extend with 0s

Examples: 8-bit to 16-bit

+2: 0000 0010 => 0000 0000 0000 0010





#### Why do we need sign extension?

 Because an instruction is 32-bit, the constant or address in the instruction is less than 32-bit.

 In order keep the same value when putting the data into register, the constant or address must be signed extended.





#### Why do we need sign extension?

- The constant or address in a instruction is less than 32-bit.
- Need sign extension to keep the same value when putting the data into register

- Sign extension used in MIPS instruction set
  - addi: extend immediate value
  - Ib, Ih: extend loaded byte/halfword (discussed later)
  - beq, bne: extend the displacement (discussed later)



# Representing Instructions in the Computer

#### Representing Instructions



- Instructions are encoded in binary
  - Called machine code
- MIPS instructions
  - Encoded as 32-bit instruction words
  - Not many different instruction types
    - Regularity
    - Easier to implement
- Register that are frequently used
  - \$t0 \$t7 are reg's 8 15
  - \$t8 \$t9 are reg's 24 25
  - \$s0 \$s7 are reg's 16 23





#### MIPS R-format Instructions

|   | ор     | rs     | rt     | rd     | shamt  | funct  |
|---|--------|--------|--------|--------|--------|--------|
| _ | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

#### Instruction fields

- op: operation code (opcode) => indicate the operation
- rs: first source register number
- rt: second source register number
- rd: destination register number
- shamt: shift amount (00000 for now) => ( in Section 2.6)
- funct: function code (extends opcode)=>select the specific
   variant of the operation in the op field





#### R-format Example (add, and, ..etc.)

|   | ор      | rs               | rt                                       | rd     | shamt  | funct  |
|---|---------|------------------|------------------------------------------|--------|--------|--------|
|   | 6 bits  | 5 bits           | 5 bits                                   | 5 bits | 5 bits | 6 bits |
| а | dd \$t0 | No<br>shift      | Note:<br>\$s1=r17<br>\$s2=r18<br>\$t0=r8 |        |        |        |
|   | ор      | \$s1             | \$s2                                     | \$t0   | 0      | add    |
|   |         |                  |                                          |        |        |        |
|   | 0       | 17 <sub>10</sub> | 18 <sub>10</sub>                         | 8      | 0      | 32     |
|   |         |                  |                                          |        |        |        |
|   | 000000  | 10001            | 10010                                    | 01000  | 00000  | 100000 |

 $00000010001100100100000000100000_2 = 02324020_{16}$ 





#### Recap: Hexadecimal

- Base 16
  - Compact representation of bit strings
  - 4 bits per hex digit

| 0 | 0000 | 4 | 0100 | 8 | 1000 | С | 1100 |
|---|------|---|------|---|------|---|------|
| 1 | 0001 | 5 | 0101 | 9 | 1001 | d | 1101 |
| 2 | 0010 | 6 | 0110 | а | 1010 | е | 1110 |
| 3 | 0011 | 7 | 0111 | b | 1011 | f | 1111 |

Example: eca8 6420

1110 1100 1010 1000 0110 0100 0010 0000



### MIPS I-format Instructions (lw, sw, addi,...,etc)



- Immediate arithmetic and load/store instructions
  - rt: destination or source register number
  - Constant:  $-2^{15}$  to  $+2^{15}$  1 because 4<sup>th</sup> field is 16-bit
  - Address: offset added to base address in rs



#### Example



Translate the following statement into binary code

Opcode: lw:35<sub>10</sub>, sw:43<sub>10</sub>

\$t0:r8, \$t1:r9

Iw \$t0, 16(\$t1)

| ор | rs | rt | Address offset |
|----|----|----|----------------|
| 35 | 9  | 8  | 16             |

sw \$t0, 16(\$t1)

| ор | rs | rt | Address offset |
|----|----|----|----------------|
| 43 | 9  | 8  | 16             |



## 成功方學

#### Example-2

 Translate the following statement into (1)MIPS instruction (2) binary code, assuming \$t1 is the base address of A and \$s2 contains h

$$A[3] = h + A[3]$$





#### Example



Translate the following statement into (1)MIPS instruction
 (2) binary code, assuming \$t1 is the base address of A and \$s2 contains h



| ор | rs | rt | rd | shamt | funct |
|----|----|----|----|-------|-------|
| 35 | 9  | 8  |    | 12    |       |
| 0  | 18 | *8 | 8  | 0     | 32    |
| 43 | 9  | 8  |    | 12    |       |



#### Instructions so far

MIPS mach ine language

| Nam e      | Format |        |        | Exam   | nple    | ole            |        | Commen ts                              |  |  |
|------------|--------|--------|--------|--------|---------|----------------|--------|----------------------------------------|--|--|
| add        | R      | 0      | 18     | 19     | 17      | 0              | 32     | add \$s1,\$s2 ,\$s3                    |  |  |
| sub        | R      | 0      | 18     | 19     | 17      | 0              | 34     | sub \$s1,\$s2 ,\$s3                    |  |  |
| addi       | 1      | 8      | 18     | 17     |         | 100            |        | addi \$s1,\$s2 ,1 00                   |  |  |
| lw         | 1      | 35     | 18     | 17     |         | 100            |        | lw \$s1,1 00(\$s2)                     |  |  |
| sw         | ľ      | 43     | 18     | 17     |         | 100            |        | sw \$s1,1 00(\$s2)                     |  |  |
| Field size |        | 6 bits | 5 bits | 5 bits | 5 bits  | 5 bits         | 6 bits | All MIPS instructions are 32 bits long |  |  |
| R-format   | R      | ор     | rs     | rt     | rd      | rd shamt funct |        | Arithmetic instruction format          |  |  |
| I-format   | 1      | ор     | rs     | rt     | address |                | 20     | Data transfer format                   |  |  |

**FIGURE 2.6 MIPS** architecture revealed through Section 2.5. The two MIPS instruction formats so far are R and I. The first16 bits are the same: both contain an *op* field, giving the base operation; an *rs* field, giving one of the sources; and the *rt* field, which specifies the other source operand, except for load word, where it specifies the destination register. R-format divides the last 16 bits into an rd field, specifying the destination register; the *shamt* field, which Section 2.6 explains; and the *funct* field, which specifies the specific operation of R-format instructions. I-format combines the last 16 bits into a single *address* field. Copyright © 2009 Elsevier, Inc. All rights reserved.



#### **Logical Operations**

Instructions for bitwise manipulation

| Operation   | С               | Java | MIPS      |
|-------------|-----------------|------|-----------|
| Shift left  | <b>&lt;&lt;</b> | <<   | sH        |
| Shift right | >>              | >>>  | srl       |
| Bitwise AND | &               | &    | and, andi |
| Bitwise OR  |                 |      | or, ori   |
| Bitwise NOT | ~               | ~    | nor       |

 Useful for extracting and inserting groups of bits in a word



#### **Shift Operations**



- Shift left logical
  - Shift left and fill with 0 bits
  - SII by *i* bits multiplies by 2<sup>*i*</sup> (00000011 << 2 => 00001100)
- Instruction format for sll: op:0, funct: 0
- shamt: how many positions to shift

SII \$t2, \$s0, 2 # reg \$t2= reg \$s0 << 2bits





# 成功方學

#### **Shift Operations**

- Shift right logical (srl)
  - Shift right and fill with 0 bits
  - Srl by i bits divides by 2<sup>i</sup> (unsigned only)
- Instruction format for srl: op:0, funct: 2
- shamt: how many positions to shift



Srl \$t2, \$s0, 2 # reg \$t2= reg \$s0 >> 2bits





# 成功方學

#### **AND Operations**

- Useful to mask bits in a word
  - Select some bits, clear others to 0

Instruction format for and: op:0, funct: 100100<sub>2</sub>





# 成功方學

#### **OR Operations**

- Useful to include bits in a word
  - Set some bits to 1, leave others unchanged

Instruction format for and: op:0, funct: 100101<sub>2</sub>





# NOT Operations



- Useful to invert bits in a word
  - Change 0 to 1, and 1 to 0
- MIPS uses NOR 3-operand instruction for NOT
  - a NOR b == NOT ( a OR b )

Pseudo instruction



### **Conditional Operations**



- Branch to a labeled instruction if a condition is true
  - Otherwise, continue sequentially
- beq rs, rt, L1
   if (rs == rt) branch to instruction labeled L1;
- bne rs, rt, L1
  if (rs != rt) branch to instruction labeled L1;
- j L1
  - unconditional jump to instruction labeled L1



#### **Compiling If Statements**

• C code:





Compiled MIPS code:

Assembler calculates addresses



### **Compiling Loop Statements**

 Convert the following C code to MIPS instruction, assume i is in \$s3, k in \$s5, base address of save is in \$s6

Save[i]

```
while (save[i] == k) i += 1;
```

Save[2]

Save[1]

\$s6 --- Save[0]

Compiled MIPS code:

```
Loop: sll $t1, $s3, 2 # $t1=i*4
add $t1, $t1, $s6 # address of save[i]
lw $t0, 0($t1) # load save[i]
bne $t0, $s5, Exit # branch if save[i]! = k
addi $s3, $s3, 1
j Loop
Exit: ...
```



#### **Basic Blocks**



**\$**56

\$t1,

\$s3,

0(\$t1)

\$s5, Exit

- A basic block is a sequence of instructions with
  - No embedded branches (except at end)
  - No branch targets (except at beginning)



A compiler identifies basic

blocks for optimization

Loop:

Fxi t:

SH

add

bne addi \$t1,

\$t1,

\$t0,

\$t0,

\$s3,

Loop

 An advanced processor can accelerate execution of basic blocks=>e.g. keep frequently data in registers



### Conditional Operations: slt

- Set result to 1 if a condition is true
  - Otherwise, set to 0
- slt \$rd, \$rs, \$rt
  - if (\$rs < \$rt) \$rd = 1; else \$rd = 0;
- Use in combination with beq, bne to create relative conditions(equal, not equal, less than....)



#### Demo (slt vs slti)

```
.data
  message: .asciiz "The number is less than the other"
.text
main:
  addi $t0, $zero, 1
  addi $t1, $zero, 200
                                        Output:
                                        The number is less than the other
  slt $s0, $t0, $t1
  bne $s0, $zero, printMessage
                                           Because 1 < 200
  li $v0, 10
  syscall
printMessage:
  li $v0, 4
                                 https://www.youtube.com/watch?v=WF8jzQY0
  la $a0, message
                                 bh0&t=3s
  syscall
```





### Conditional Operations:slti

- slti rt, rs, constant //immediate mode
  - Set rt to 1 if (rs< constant)</p>
  - Else rt =0
- Use in combination with beq, bne to create relative conditions(equal, not equal, less than....)



slti \$t0, \$s1, 10 bne \$t0, \$zero, L

Why not use a single instruction for blt (branch less than), bge (branch greater than), etc?



### Demo (slt vs slti)

```
.data
  message: .asciiz "The number is less than the other"
.text
main:
  addi $t0, $zero, 1
  slti $s0, $t0, 10
                                        Output:
                                         The number is less than the other
  bne $s0, $zero, printMessage
                                           Because 1 < 10
  li $v0, 10
  syscall
printMessage:
  li $v0, 4
                                 https://www.youtube.com/watch?v=WF8jzQY0
  la $a0, message
                                 bh0&t=3s
  syscall
```





### Why not blt and bgt

- because Hardware for <, ≤, >, ≥ are slower
   than =, ≠
  - $-<, \le, >, \ge$  use 2s-complement subtraction, but = or  $\ne$  use xor
  - Combining <,  $\leq$ , >,  $\geq$  with branch involves more work per instruction, result in slower clock
  - All instructions penalized!
- beq and bne are the common case, no need to create instructions for blt and bgt
- => a good design compromise





### Signed vs. Unsigned

- Signed integer comparison use: slt, slti
- Unsigned integer comparison use: sltu, sltiu
- Example

  - \$s1 = 0000 0000 0000 0000 0000 0000 0001

$$$t0 = 1 because -1 < +1$$

$$$t0 = 0 because +4,294,967,295 > +1$$



# orting **Procedures** 3 Computer Hardware

#### **Procedure Calling**



Register \$a0 to \$a3

#### Steps required to execute a procedure

- 1. Place parameters in registers, where the procedure can access
- 2. Transfer control to procedure Use jal instruction
- Acquire storage for procedure (save the content of registers that you are going to use)
- 4. Perform procedure's operations
- 5. Place results in registers for caller (register v0 and v1)
- 6. Restore saved register and return to use jr \$raplace of call

Analogy to Spy





#### **Procedure Calling Steps**

Required Steps





## Naming Conventions for procedure calling



- \$a0-\$a3: four arguments to pass parameters
- \$v0-\$v1: registers to return values
- \$ra: return address
- \$t0, \$t1....\$t9 for temporary values
  - Can be overwritten by callee without saving
- \$s0, \$s1,....\$s7 for saved variable
  - Must be saved/restored by callee

| Name               | Register number | Usage                                        | Preserved on call? |
|--------------------|-----------------|----------------------------------------------|--------------------|
| \$zero             | 0               | The constant value 0                         | n.a.               |
| \$v0-\$v1          | 2–3             | Values for results and expression evaluation | no                 |
| \$a0-\$a3          | 4–7             | Arguments                                    | no                 |
| \$t0-\$t7          | 8–15            | Temporaries                                  | no                 |
| \$s0 <b>-</b> \$s7 | 16–23           | Saved                                        | yes                |
| \$t8-\$t9          | 24–25           | More temporaries                             | no                 |
| \$gp               | 28              | Global pointer                               | yes                |
| \$sp               | 29              | Stack pointer                                | yes                |
| \$fp               | 30              | Frame pointer                                | yes                |
| \$ra               | 31              | Return address                               | yes                |





#### **Program Counter**

- Program Counter is used to indicate the next instruction to be executed
  - A better name is instruction address register







#### **Procedure Call Instructions**

- Procedure call: jump and link
  - jal Procedure\_Label
  - Jumps to target address
  - Address of the following instruction are stored in \$ra

```
int main()
                              1000 xxx ...
                                                             Before jal
{ ...
                              1004 jal fact
                                                             pc = 1004
  t1 = fact(8);
                              1008 ... ...
                                                             ra = XXX
  t1 = t1+1;
                              100C ... ...
int fact(int n)
                                                             After jal
                                                             pc = 2010
                              2010 fact: ...
  int i, f = 1;
                                                             ra = 1008
                              2014.....
  for (i = n; i > 1; i--)
                              2018 .....
  f = f * i;
  return f;
```





#### Procedure Call without arguments

```
int main() {
    func1();
    func2();
}
void func1() {}
void func2() {}

func2() {}

func1: addi $t0, $zero, 1 #do something  
    jr $ra

func2: addi $t0, $zero, 2 #do something  
    jr $ra
```

### jal label

- puts the address of the next instruction into register \$ra (return address)
- branches to label



# Procedure Call without arguments (preserve s0)

```
成功方學
```

```
int main() {
    func1();
    func2();
}

void func1()
{ subfunc1() }

void func2() {}

int main() {
    jal func1
    jal func2
    jal func2
    int main: li $s0,7
    jal func1
    jal func2
    jal func2
    int main: li $s0,7
    jal func1
    jal func2
    int main: li $s0,7
    jal func1
    jal func2
    jal func2
    int main: li $s0,7
    jal func1
    jal func2
    int main: li $s0,7
    jal func2
    int main: li $s0,7
    jal func1
    int main: li $s0,7
    jal func2
    int main:
```

- Both main and func1 uses \$s0?
- To avoid conflict
  - Preserve original \$s0 in the stack, and then use \$s0
  - Restore \$s0 when done



### Procedure Call without arguments (preserve s0)



```
main: li $s0,7

jal func1

jal func2

.....

func1: ....

li $s0,33

jr $ra
```

What if it uses \$s0?

```
main: li $50,7
      jal func1
      jal func2
func1: ....
       sub $sp, $sp, 4
       sw $s0, 0($sp)
       li $s0,33
       lw $s0, 0($sp)
       add $sp, $sp, 4
      jr $ra
```



### Nested Procedure Call w/o arguments



```
int main() {
    func1();
    func2();
}

void func1()
{ subfunc1() }

{ subfunc1() }

int main: li $s0, 7

    jal func1

    jal func2

    imain: li $s0, 7

    jal func1

    imain: li $s0, 7

    jal func1

    imain: li $s0, 7

    jal func1

    jal func2

    imain: li $s0, 7

    jal func1

    imain: li $s0, 7

    jal func2

    imain: li $s0, 7

    jal func1

    imain: li $s0, 7

    jal func2

    imain: li $s0, 7

    jal func1

    imain: li $s0, 7

    jal func1

    imain: li $s0, 7

    imain: li $s0, 7

    jal func2

    imain: li $s0, 7

    jal func2

    imain: li $s0, 7

    imain: li $s0, 7

    jal func2

    imain: li $s0, 7

    imain: li $s0, 7

    jal func1

    imain: li $s0, 7

    imain
```

 What if func1 does a jal? \$ra of func1 is overwritten by \$ra of subfunc1



## Final version: Nested Procedure Call w/o arguments)



```
int main() {
                                       main: li $s0,7
    func1();
    func2(); }
void func1()
{ subfunc1() }
```

func1: ....

Both main & func1 uses \$s0, and func1 calls another subfunc1

 save \$s0 & \$ra => callee behavior

```
addi $sp, $sp, -8
sw $ra 0($sp)
sw $s0 4($sp)
jal subfunc1
li $s0,33
lw $s0, 4($sp)
Iw $ra, 0($sp)
addi $sp, $sp, 8
jr $ra
```

jal func1

jal func2





#### Leaf and Nested Procedures

- Leaf procedure: one that doesn't call other procedures
  - Always a callee
- Nested (nonleaf) procedure: one that calls other
   procedures => can be both a caller and callee

```
int main() {
    func1();
}
int func1(int arg1, arg2)
{
    int f;
    f = g-h;
    return f;
}
```

func1 procedure is a callee

```
int main() {
    func2();
}
int func2()
{
    int x;
    x = func3(arg1,arg2);
    return x;
}
```

Func2 can be both caller and callee





#### Leaf Procedure Example

• C code:

```
int leaf_example (int g, h, i, j)
{ int f;
    f = (g + h) - (i + j);
    return f;
}
```

- Arguments g, ..., j in \$a0, ..., \$a3
- f in \$s0 (hence, need to save \$s0 on stack)

Three register \$s0, \$t0, \$t1 are saved used in leaf\_example because leaf\_example need to uses these registers

callee behavior



\$a0

\$a1

\$a2

\$a3

\$s0

```
int leaf_example (int g, h, i, j)
{ int f;
                                                             High address
  f = |(g + h)| - |(i + j)|
                                        $a0
   return f;
                                                                $ sp --
                                                 h
                                        $a1
                                        $a2
              $t0
   $50
                                        $a3
    Three local variables
 leaf_example:
                                        $s0
                                                             Low address
   addi $sp, $sp, -12
                                                                    a.
                                        $v0
         $t1, 8($sp)
   SW
         $t0, 4($sp)
   SW
         $s0, 0($sp)
   SW
         $t0, $a0, $a1
   add
         $t1, $a2, $a3
   add
                                                            $sp -
         $s0, $t0, $t1
   sub
         $v0, $s0, $zero
   add
                                           Contents of register $t1
         $s0, 0($sp)
   l w
                                           Contents of register $t 0
         $t0, 4($sp)
   I w
                                      $sp - Contents of register $s 0
         $t1, 8($sp)
   I w
         $sp, $sp, 12
   addi
   jr
          $ra
                                                                  C.
                                           b.
```

```
int leaf_example (int g, h, i, j) Improved Version
{ int f;
```

```
f = (g + h) - (i + j)
return f;
} $s0 $t0 $t1
```

#### Three local variables

add \$t1, \$a2, \$a3 sub \$s0, \$t0, \$t1

add \$v0, \$s0, \$zero

Iw \$s0, 0(\$sp)

-l-w---\$t0,--4(\$sp)----

addi \$sp, \$sp, 12

jr \$ra



\$s0 f

\$v0

# Caller maintains \$t0~\$t9 Callee maintains \$s0~\$s7

Therefore, no need to maintain the states of \$t0 and \$t1

=> 2 sw and 2 lw instructions are reduced



### Register State Reservation for leaf procedure



- Maintain register states by saving them before the function executes, and restoring them after the function completes.
- Caller handles \$a0-\$a3 and \$t0-\$t9 registers and callee handles \$s0-\$s7 and \$ra.
  - If the callee is a leaf procedure, no need to save \$ra

```
Save $s0-$s7 (callee behavior)

int func2(int arg1, arg2)

{
    int f;
    f = g-h;
    return f;
}

Restore $s0-$s7
```



# Register State Reservation for Non-leaf procedure

- Caller take care of \$a0-\$a3 and \$t0-\$t9 registers and callee take care of \$s0-\$s7, \$ra.
- Nonleaf can be both caller and callee.

```
Save $ra, and $s0-$s7
if necessary (callee behavior)

$a0-$a3 and $t0-$t9 if
necessary (caller behavior)
int x;

Put parameters in $a0-$a3

x =func2(...,...);

Put parameters in $a0-$a3

restore $t0-$t9

restore $a0-$a3

restore $s0-$7, $ra
restore $ra
```



```
Register State Reservation
      int fact (int n)
                            $a0
                                    n

    Caller

    $a0 ~$a3

       if (n < 1) return 1;
                                                   • $t0~$t9
      else return n * fact(n - 1);

    Callee

                                                   • Śra
                                                   $s0~$s7
         fact:
                         $sp, -8
                                       # adjust stack for 2 items
              addi
                    $sp,
                   $ra\
                         4($sp)
                                       # save return address
              SW
Reserve
                         0($sp)
                    $a0,
                                       # save argument
              SW
$ra and
                                       # test for n < 1
              slti
                    $t0,
                         $a0, 1
$a0
                    $t0,\$zero, L1
              beg
              addi
                    $v0,
                         $zero, 1
                                       # if so, result is 1
                   $sp,
                                            pop 2 items from stack
              addi
                         $sp, 8
              ir
                    $ra
                                            and return
                         $a0, -1
         L1:
              addi
                   $a0,
                                       # else decrement n
                    fact
                                       # recursive call
               al
                         0($sp)
                    $a0,
                                       # restore original n
Restore
              I w
                         4($sp)
                    $ra,
                                            and return address
              I w
$ra and
$a0
              addi
                   $sp, $sp, 8
                                       # pop 2 items from stack
                                       # multiply to get result
              mul
                    $v0, $a0, $v0
                                       # and return
                    $ra
              jr
```





| Preserved                     | Not preserved                     |  |
|-------------------------------|-----------------------------------|--|
| Saved registers: \$s0-\$s7    | Temporary registers: \$t0-\$t9    |  |
| Stack pointer register: \$sp  | Argument registers: \$a0-\$a3     |  |
| Return address register: \$ra | Return value registers: \$v0-\$v1 |  |
| Stack above the stack pointer | Stack below the stack pointer     |  |

Frame pointer: \$fp Global pointer: \$gp

Callee needs to preserve and restore these registers

Caller need to preserve and restore these registers



# 成功方學

#### MIPS Memory Layout

- Static Text: program code, start at 00400000<sub>16</sub>
- Static data: static variables in C, constant arrays and strings
  - Start at 1000 0000<sub>16</sub>
  - \$gp (global pointer) initialized to 10008000<sub>16</sub>
    - allowing ±offsets into this segment
- Dynamic data: heap,
  - E.g., malloc in C, new in Java
  - Grow up toward stack
- Stack: automatic storage
  - \$sp initialized to 7ffffffc<sub>hex</sub>





# 成功方學

#### Stack allocation



- Stack are allocation during procedure call
- Stack pointer (\$sp) may change during program execution => use stable frame point to access data (see next slides)



#### Local Data on the Stack





- local data are also preserved in a procedure
  - e.g., C automatic variables
- Therefore, \$sp value may change in procedure => local variable have different offsets
  - e.g. a is \$sp in case 1, and \$sp+4 in case 2
  - hard to use \$sp to access local data
  - Define a new pointer => \$fp





#### Frame pointer



```
Func test() {
  int a;
  .... //statements..
  int b;
  .....//statements
}
```

- Frame pointer (\$fp) points to the first word of the frame of a procedure (activation record)
- Frame pointer: a stable base register for local memory-reference





### **Summary: Register Conventions**

- Caller handle of \$a0-\$a3 and \$t0~\$t9, \$t8, \$t9
- Callee handle \$ra and \$s0~\$s7, \$gp, \$sp, \$fp are preserved on a procedure call

| Name               | Register number | Usage                                        | Preserved on call? |
|--------------------|-----------------|----------------------------------------------|--------------------|
| \$zero             | 0               | The constant value 0                         | n.a.               |
| \$v0-\$v1          | 2–3             | Values for results and expression evaluation | no                 |
| \$a0-\$a3          | 4–7             | Arguments                                    | no                 |
| \$t0-\$t7          | 8–15            | Temporaries                                  | no                 |
| \$s0 <b>-</b> \$s7 | 16–23           | Saved                                        | yes                |
| \$t8-\$t9          | 24–25           | More temporaries                             | no                 |
| \$gp               | 28              | Global pointer                               | yes                |
| \$sp               | 29              | Stack pointer                                | yes                |
| \$fp               | 30              | Frame pointer                                | yes                |
| \$ra               | 31              | Return address                               | yes                |



### Syscall



#### #Print a integer

.data
age: .word 32
.text
#print an integer to the screen
li \$v0, 1
lw \$a0, age
syscall

#### #Print a character

.data myCharacter: .byte 'a' .text li \$v0, 4 la \$a0, myCharacter syscall

.data myMessage: .asciiz "Hello world Ing Chao Lin\n"

.text li \$v0, 4 la \$a0, myMessage syscall .data .text

li \$v0, 10

syscall

**Program stops** 





#### Backup slides

