

#### Chapter 2

Instructions: Language of the Computer



# 9 Communicating with People

#### **Byte/Halfword Operations**

- MIPS byte/halfword load/store are common for string processing
- 1b \$t0, 0(\$sp) //load with sign extension
  - Load rs+offset address into rt
  - Sign extend to 32 bits in rt

• Sb \$t0, 0(\$sp)

– Store just rightmost byte \$t0=

00000000000000000000110000000

\$sp

1111111111111111111111111110000000



#### **Byte/Halfword Operations**



- 1bu \$t0, 0(\$sp) //load without sign extension
  - Load rs+offset address into rt
  - Sign bit is not extended in rt

\$sp

\$t0=?

000000000000000000000110000000

000000000000000000000010000000

No store byte unsigned instruction (Sbu)





#### Other similar instruction

- 1h rt, offset(rs) ; load half word
  - Load rs+offset address into rt
  - Sign extend to 32 bits in rt
- 1hu rt, offset(rs) ;load half word unsigned
- sh rt, offset(rs); store halfword
  - Store just rightmost halfword
- No store halfword unsigned instruction



#### 32-bit Constants



- Most constants are small (16 bit range is  $-2^{16}$ ~  $2^{16}$ -1)
- Sometimes we need 32-bit constant, but a instruction can't have 32-bit constant (no space for op code)
- => combine ui and ori instruction to achieve this
- lui rt, constant
  - Copies 16-bit constant to left 16 bits of rt
  - Clears right 16 bits of rt to 0

Question: Steps to set \$s0 to 4,000,000

4000000<sub>10</sub>=0000 0000 0011 1101 0000 1001 0000 0000<sub>2</sub>

lui \$s0, 61

0000 0000 0011 1101 0000 0000 0000 0000

ori \$s0,\$s0,2304

0000 0000 0000 0000 0000 1001 0000 0000

Finally, \$s0 =

0000 0000 0011 1101 0000 1001 0000 0000



### A to t

#### Branch Addressing (for beq, bne )

- Branch instructions specify
  - Opcode, two registers, target address
- Most branch targets are near branch
  - Forward or backward

- Addr. Inst.
- 8 (01000) beq \$t0 \$t1
- 12(01100) ...
- 16(10000) ....
- 20(10100) .....

- PC-relative addressing
  - Address is always a multiple of 4 => offset/4 is stored in the instruction
  - Target address = PC + (Address × 4)
  - PC is already incremented by 4

| ор         | rs                      | Address (=Offset/4) |                          |
|------------|-------------------------|---------------------|--------------------------|
| 6 bits     | 5 bits                  | 16 bits             |                          |
| If the abo | ove <mark>beq</mark> go | to address 2        | 20 when \$s0==\$t1, =? 2 |
| 000100     | 01000                   | 01001               | 0000 0000 0000 0010      |



#### Example



- Suppose \$s0=\$t1,
- (1) find target address of beq instruction
- (2) the next instruction to be executed

```
Addr. Inst.
4(00100) beq $s0 $t1 2
8(01000) Inst1.....
12(01100) Inst2....
16(10000) Inst3....
20(10100) Inst4....
```

- Target address= 8+ 2\*4=16
- Next instruction to be executed: inst3



# 成功方學

#### **Jump Addressing**

- Jump (j and jal) targets could be anywhere in text segment
  - Need larger address space
  - Encode full address in instruction



- (Pseudo)Direct jump addressing
  - Target address =  $PC_{31...28}$ : (address × 4)
    - 5. Pseudodirect addressing

      op Address Memory

      PC Word





• Assume  $PC=40000000_{16}$ , what is the target address of the jump instruction?

000010 00 0000000 0000010 0000001 26 bits

Address in the instruction= 0x0000201

Target Address=  $PC[31:28]+0021_{16}*4= 0x40000804$ 





#### Target Addressing Example

- Loop code from earlier example (assume PC[31:28]=0000), what is the value of (1) and (2)
  - Assume Loop at location 80000







#### **Branching Far Away**

- If branch target is too far to encode with 16-bit offset, assembler insert an unconditional jump to the branch target, and inverts the condition so that the branch decides whether to skip the jump.
- Example

j can jump farer than beq





#### Summary: Instruction format

• R-format: add, and, or ...

• I-format: beq, bneq, addi, ...

• J-format: j, jal

| Name       |        |        | Fie    | lds                  | Comments |  |                                        |
|------------|--------|--------|--------|----------------------|----------|--|----------------------------------------|
| Field size | 6 bits | 5 bits | 5 bits | 5 bits 5 bits 6 bits |          |  | All MIPS instructions are 32 bits long |
| R-format   | ор     | rs     | rt     | rd shamt funct       |          |  | Arithmetic instruction format          |
| I-format   | ор     | rs     | rt     | address/immediate    |          |  | Transfer, branch, imm. format          |
| J-format   | ор     |        | ta     | rget addres          | SS       |  | Jump instruction format                |



## 成め方字

#### Summary: Addressing Mode

 Immediate addressing: operand is a constant within the instruction (e.g. addi)

addi 
$$$s1, $s0, 1 # s1 = s0+1$$
 op rs rt Immediate

Register addressing: operand is a register (e.g. add,



 Base or displacement addressing: operand is at the memory location (e.g. lw, sw)



17



#### Summary: Addressing Mode (2)

 PC-relative addressing: branch address is the sum of PC and constant (e.g. beq)



 (Pseudo)direct addressing: jump address is 26 bit of instruction + PC (e.g. j)





# Decoding MIPS instruction

|        | op(31:26)           |            |                       |                                   |                       |                          |        |                         |  |
|--------|---------------------|------------|-----------------------|-----------------------------------|-----------------------|--------------------------|--------|-------------------------|--|
| 28–26  | 0(000)              | 1(001)     | 2(010)                | 3(011)                            | 4(100)                | 5(101)                   | 6(110) | 7(111)                  |  |
| 31–29  |                     |            |                       |                                   |                       |                          |        |                         |  |
| 0(000) | R-format            | Bltz/gez   | jump                  | jump & link                       | branch eq             | branch<br>ne             | blez   | bgtz                    |  |
| 1(001) | add<br>immediate    | addiu      | set less<br>than imm. | set less<br>than imm.<br>unsigned | andi                  | ori                      | xori   | load upper<br>immediate |  |
| 2(010) | TLB                 | F1Pt       |                       |                                   |                       |                          |        |                         |  |
| 3(011) |                     |            |                       |                                   |                       |                          |        |                         |  |
| 4(100) | load byte           | load half  | 1w1                   | load word                         | load byte<br>unsigned | load<br>half<br>unsigned | lwr    |                         |  |
| 5(101) | store byte          | store half | swl                   | store word                        |                       |                          | swr    |                         |  |
| 6(110) | load linked<br>word | 1wc1       |                       |                                   |                       |                          |        |                         |  |
| 7(111) | store cond.<br>word | swc1       |                       |                                   |                       |                          |        |                         |  |

| op(31:26)=010000 (TLB), rs(25:21) |        |        |        |        |        |        |        |        |
|-----------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| 23–21                             | 0(000) | 1(001) | 2(010) | 3(011) | 4(100) | 5(101) | 6(110) | 7(111) |
| 25–24                             |        |        |        |        |        |        |        |        |
| 0(00)                             | mfc0   |        | cfc0   |        | mtc0   |        | ctc0   |        |
| 1(01)                             |        |        |        |        |        |        |        |        |
| 2(10)                             |        |        |        |        |        |        |        |        |
| 3(11)                             |        |        |        |        |        |        |        |        |

|        | op(31:26)=000000 (R-format), funct(5:0) |        |                        |                      |         |        |        |              |  |  |
|--------|-----------------------------------------|--------|------------------------|----------------------|---------|--------|--------|--------------|--|--|
| 2-0    | 0(000)                                  | 1(001) | 2(010)                 | 3(011)               | 4(100)  | 5(101) | 6(110) | 7(111)       |  |  |
| 5–3    |                                         |        |                        |                      |         |        |        |              |  |  |
| 0(000) | shift left<br>logical                   |        | shift right<br>logical | sra                  | sllv    |        | srlv   | srav         |  |  |
| 1(001) | jump register                           | jalr   |                        |                      | syscall | break  |        |              |  |  |
| 2(010) | mfhi                                    | mthi   | mflo                   | mtlo                 |         |        |        |              |  |  |
| 3(011) | mult                                    | multu  | div                    | divu                 |         |        |        |              |  |  |
| 4(100) | add                                     | addu   | subtract               | subu                 | and     | or     | xor    | not or (nor) |  |  |
| 5(101) |                                         |        | set l.t.               | set l.t.<br>unsigned |         |        |        |              |  |  |
| 6(110) |                                         | 1      |                        |                      |         |        |        |              |  |  |



#### **Decoding Machine Code**

What's the assembly code represent?
 00af8020 (hex)



add \$s0 \$a1 \$t7



#### Assembler Pseudoinstructions



- Most assembler instructions represent machine instructions one-to-one
- However: some useful instructions may be missing
  - Can be achieved using by other instructions
- Pseudoinstructions: figments of the assembler's imagination

```
move $t0, $t1 \rightarrow add $t0, $zero, $t1 blt $t0, $t1, L \rightarrow slt $at, $t0, $t1 bne $at, $zero, L
```

- \$at (register 1) is reserved for assembler





#### More pseudoinstructions in MIPS

- blt (branch less than), bgt (branch greater than), ble (branch less than and equal to), bge (branch great than and equal to)
- neg: changes the mathematical sign of the number
- not: bitwise logical negation
- li: loads an immediate value into a register

• sge (set greater than and equal to), sgt (set great than). See references for more details



#### Exercise



- What is the range of addresses for conditional branches in MIPS (K=1024)?
- 1. Address between 0 and 64K -1
- 2. Address between 0 and 256K -1
- 3. Address up to about 32K before the branch to about 32K after
- 4. Addresses up to about 128K before the branch to about 128K after

| ор     | rs     | rt     | constant or address |
|--------|--------|--------|---------------------|
| 6 bits | 5 bits | 5 bits | 16 bits             |

Answer: 4  $2^{16}*4=2^{18}$  = about -128K ~ 128K



### 成功方學

#### Exercise -2

- What is the range of addresses for jump and jump and link in MIPS (K=1024)?
  - 1. Address between 0 and 64M -1
  - 2. Address between 0 and 256M -1
  - 3. Address up to about 32M before the branch to about 32M after
  - 4. Addresses up to about 128M before the branch to about 128M after
  - 5. Anywhere within a block of 64M addresses where the PC supplies the upper 6 bits
  - 6. Anywhere within a block of 256M addresses where the PC supplies the upper 4bits

| 000010 | 00 0000000 00000010 00000001 |
|--------|------------------------------|
| 6 bits | 26 bits                      |

Answer:  $2^{26}*4=2^{28}=256MB$ . The answer is 6



#### C Sort Example



- Illustrates use of assembly instructions for a C bubble sort function
- Swap procedure (leaf)
   void swap(int v[], int k)
   {
   int temp;
   temp = v[k];
   v[k] = v[k+1];
   v[k+1] = temp;
   remp;
   remp;

Translate Swap procedure assuming v in \$a0, k in \$a1, temp in \$t0





#### The Procedure Swap

```
void swap(int v[], int k)
                            v in $a0,
  int temp;
                            k in $a1,
  temp = v[k];
                           temp in $t0
 v[k] = v[k+1];
 v[k+1] = temp;
swap: s11 $t1, sa1, 2 # st1 = k * 4 (k is in $a1)
      add $t1, $a0, $t1 # <math>$t1 = v+(k*4)
                        # (address of v[k])
      lw $t0, 0($t1)  # $t0 (temp) = v[k]
      1w $t2, 4($t1) # $t2 = v[k+1]
      sw t2, 0(t1) # v[k] = t2 (v[k+1])
      sw $t0, 4($t1) # v[k+1] = $t0 (temp)
                        # return to calling routine
      jr $ra
```



#### The Sort Procedure in C

```
    Non-leaf (calls swap)

       void sort (int v[], int n)
          int i, j;
for1tst \longrightarrow for (i = 0; i < n; i += 1) {
for 2tst \longrightarrow for (j = i - 1;
                   j >= 0 \& v[j] > v[j + 1];
                   i -= 1) {
               swap(v,j);
```

Translate sort procedure assuming v in \$a0, n in \$a1, i in \$s0, j in \$s1





#### The Sort Procedure

| SW<br>SW<br>SW<br>SW | \$ra, 16(\$sp)                                                   | # S<br># S<br># S<br># S | save \$ save \$ save \$ save \$ save \$ | \$ra (<br>\$s3 (<br>\$s2 (<br>\$s1 (<br>\$s0 ( | on<br>on<br>on<br>on | stack<br>stack<br>stack<br>stack<br>stack                | for                          | 5   | registers |
|----------------------|------------------------------------------------------------------|--------------------------|-----------------------------------------|------------------------------------------------|----------------------|----------------------------------------------------------|------------------------------|-----|-----------|
|                      | 7                                                                | # p                      | proced                                  | dure                                           | bo                   | dy                                                       |                              |     |           |
| 1w<br>1w<br>1w<br>1w | \$s1, 4(\$sp)<br>\$s2, 8(\$sp)<br>\$s3,12(\$sp)<br>\$ra,16(\$sp) | # r<br># r<br># r        | restor<br>restor<br>restor<br>restor    | re \$5<br>re \$5<br>re \$5                     | s1<br>s2<br>s3<br>ra | from s<br>from s<br>from s<br>from s<br>from s<br>k poir | tack<br>tack<br>tack<br>tack |     |           |
| jr                   | \$ra                                                             | # r                      | eturr                                   | 1 to                                           | ca                   | lling                                                    | rout                         | ine | 2         |





#### The Procedure Body

|     |       | move | \$s2, | \$a0                     | # | save \$a0 into \$s2                      |
|-----|-------|------|-------|--------------------------|---|------------------------------------------|
|     |       | move | \$s3, | \$a1                     | # | save \$a1 into \$s3                      |
|     |       | move | \$s0, | \$zero                   | # | i = 0                                    |
| for | 1tst: | slt  | \$t0, | \$s0, \$s3               | # | $t0 = 0 \text{ if } s0 \ge s3 (i \ge n)$ |
|     |       | beq  | \$t0, | <pre>\$zero, exit1</pre> | # | go to exit1 if $s0 \ge s3$ (i $\ge n$ )  |
|     |       | addi | \$s1, | \$s0, -1                 | # | j = i - 1                                |
| for | 2tst: | slti | \$t0, | \$s1, 0                  | # | \$t0 = 1 if \$s1 < 0 (j < 0)             |
|     |       | bne  | \$t0, | <pre>\$zero, exit2</pre> | # | go to exit2 if \$s1 < 0 (j < 0)          |
|     |       | s11  | \$t1, | \$s1, 2                  | # | \$t1 = j * 4                             |
|     |       | add  | \$t2, | \$s2, \$t1               | # | t2 = v + (j * 4)                         |
|     |       | ٦w   | \$t3, | 0(\$t2)                  | # | t3 = v[j]                                |
|     |       | ٦w   | \$t4, | 4(\$t2)                  | # | t4 = v[j + 1]                            |
|     |       | slt  | \$t0, | \$t4, \$t3               | # | $t0 = 0 \text{ if } t4 \ge t3$           |
|     |       | beq  | \$t0, | <pre>\$zero, exit2</pre> | # | go to exit2 if \$t4 ≥ \$t3               |
|     |       | move | \$a0, | \$s2                     | # | 1st param of swap is v (old \$a0)        |
|     |       | move | \$a1, | \$s1                     | # | 2nd param of swap is j                   |
|     |       | jal  | swap  |                          | # | call swap procedure                      |
|     |       | addi | \$s1, | \$s1, -1                 | # | j -= 1                                   |
|     |       | j    | for2t | tst                      | # | jump to test of inner loop               |
| exi | t2:   |      |       |                          | # | i += 1                                   |
|     |       | j    | for1t | tst                      | # | jump to test of outer loop               |

Move params

Outer loop

Inner loop

Pass params & call

Inner loop

Outer loop





#### Effect of Compiler Optimization

#### Compiled with gcc for Pentium 4 under Linux



Instruction count and CPI are not good performance indicators in isolation



#### **Fallacies**

- Powerful instruction ⇒ higher performance
  - Fewer instructions required
  - But complex instructions are hard to implement
    - May slow down all instructions, including simple ones
  - Compilers are good at making fast code from simple instructions
- Use assembly code for high performance
  - But modern compilers are better at dealing with modern processors
  - More lines of code ⇒ more errors and less productivity



#### **Fallacies**



- Backward compatibility ⇒ instruction set doesn't change
  - But they do accrete more instructions





#### **Pitfalls**



 Sequential words are not at sequential addresses=>increment by 4, not by 1!

| \$s3   | Base address of A |
|--------|-------------------|
| \$s2   | h                 |
| \$s1 [ | g                 |
| \$s0   |                   |

$$g = h + A[8];$$

g in \$\$1, h in \$\$2, base address of A in \$\$3

••••

A[8]

#### Compiled MIPS code:

- Index 8 requires offset of 32
  - 4 bytes per word

X + 32

# 2.19 Concluding Remarks

#### **Concluding Remarks**

- Design principles
  - 1. Simplicity favors regularity
  - 2. Smaller is faster
  - 3. Make the common case fast
  - 4. Good design demands good compromises
- Layers of software/hardware
  - Compiler, assembler, hardware
- MIPS: typical of RISC ISAs
  - c.f. x86





#### Exercise





#### Backup slides

