# Summary

| Name                                                | Offset | Length | Description                                                                               |
|-----------------------------------------------------|--------|--------|-------------------------------------------------------------------------------------------|
| alsaqr_periph_padframe_periphs_config. A_00_CFG     | 0x0    | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_00_MUX_SEL | 0x4    | 4      | Pad signal port multiplex selection for pad a_00. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_01_CFG     | 0x8    | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_01_MUX_SEL | 0xc    | 4      | Pad signal port multiplex selection for pad a_01. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_02_CFG     | 0x10   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_02_MUX_SEL | 0x14   | 4      | Pad signal port multiplex selection for pad a_02. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_03_CFG     | 0x18   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_03_MUX_SEL | 0x1c   | 4      | Pad signal port multiplex selection for pad a_03. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_04_CFG     | 0x20   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_04_MUX_SEL | 0x24   | 4      | Pad signal port multiplex selection for pad a_04. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_05_CFG     | 0x28   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_05_MUX_SEL | 0x2c   | 4      | Pad signal port multiplex selection for pad a_05. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_06_CFG     | 0x30   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_06_MUX_SEL | 0x34   | 4      | Pad signal port multiplex selection for pad a_06. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_07_CFG     | 0x38   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_07_MUX_SEL | 0x3c   | 4      | Pad signal port multiplex selection for pad a_07. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_08_CFG     | 0x40   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_08_MUX_SEL | 0x44   | 4      | Pad signal port multiplex selection for pad a_08. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_09_CFG     | 0x48   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_09_MUX_SEL | 0x4c   | 4      | Pad signal port multiplex selection for pad a_09. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_10_CFG     | 0x50   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_10_MUX_SEL | 0x54   | 4      | Pad signal port multiplex selection for pad a_10. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_11_CFG     | 0x58   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_11_MUX_SEL | 0x5c   | 4      | Pad signal port multiplex selection for pad a_11. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_12_CFG     | 0x60   | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_12_MUX_SEL | 0x64   | 4      | Pad signal port multiplex selection for pad a_12. The programmed value defines which port |

| <b>Mena</b> _periph_padframe_periphs_config. A_13_CFG | 0):ffset | Length | Pagosigtien configuration.                                                                |
|-------------------------------------------------------|----------|--------|-------------------------------------------------------------------------------------------|
| alsaqr_periph_padframe_periphs_config. A_13_MUX_SEL   | 0x6c     | 4      | Pad signal port multiplex selection for pad a_13. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_14_CFG       | 0x70     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_14_MUX_SEL   | 0x74     | 4      | Pad signal port multiplex selection for pad a_14. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_15_CFG       | 0x78     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_15_MUX_SEL   | 0x7c     | 4      | Pad signal port multiplex selection for pad a_15. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_16_CFG       | 0x80     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_16_MUX_SEL   | 0x84     | 4      | Pad signal port multiplex selection for pad a_16. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_17_CFG       | 0x88     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_17_MUX_SEL   | 0x8c     | 4      | Pad signal port multiplex selection for pad a_17. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_18_CFG       | 0x90     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_18_MUX_SEL   | 0x94     | 4      | Pad signal port multiplex selection for pad a_18. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_19_CFG       | 0x98     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_19_MUX_SEL   | 0x9c     | 4      | Pad signal port multiplex selection for pad a_19. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_20_CFG       | 0xa0     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_20_MUX_SEL   | 0xa4     | 4      | Pad signal port multiplex selection for pad a_20. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_21_CFG       | 0xa8     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_21_MUX_SEL   | 0xac     | 4      | Pad signal port multiplex selection for pad a_21. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_22_CFG       | 0xb0     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_22_MUX_SEL   | 0xb4     | 4      | Pad signal port multiplex selection for pad a_22. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_23_CFG       | 0xb8     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_23_MUX_SEL   | 0xbc     | 4      | Pad signal port multiplex selection for pad a_23. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_24_CFG       | 0xc0     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_24_MUX_SEL   | 0xc4     | 4      | Pad signal port multiplex selection for pad a_24. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_25_CFG       | 0xc8     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_25_MUX_SEL   | 0xcc     | 4      | Pad signal port multiplex selection for pad a_25. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_26_CFG       | 0xd0     | 4      | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_26_MUX_SEL   | 0xd4     | 4      | Pad signal port multiplex selection for pad a_26. The programmed value defines which port |

| Name alsaqr_periph_padframe_periphs_config. A_27_CFG | Offset<br>0xd8 | Length<br>4 | Description Pad signal configuration.                                                     |
|------------------------------------------------------|----------------|-------------|-------------------------------------------------------------------------------------------|
| alsaqr_periph_padframe_periphs_config. A_27_MUX_SEL  | 0xdc           | 4           | Pad signal port multiplex selection for pad a_27. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_28_CFG      | 0xe0           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_28_MUX_SEL  | 0xe4           | 4           | Pad signal port multiplex selection for pad a_28. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. A_29_CFG      | 0xe8           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. A_29_MUX_SEL  | 0xec           | 4           | Pad signal port multiplex selection for pad a_29. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_00_CFG      | 0xf0           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_00_MUX_SEL  | 0xf4           | 4           | Pad signal port multiplex selection for pad b_00. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_01_CFG      | 0xf8           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_01_MUX_SEL  | 0xfc           | 4           | Pad signal port multiplex selection for pad b_01. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_02_CFG      | 0x100          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_02_MUX_SEL  | 0x104          | 4           | Pad signal port multiplex selection for pad b_02. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_03_CFG      | 0x108          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_03_MUX_SEL  | 0x10c          | 4           | Pad signal port multiplex selection for pad b_03. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_04_CFG      | 0x110          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_04_MUX_SEL  | 0x114          | 4           | Pad signal port multiplex selection for pad b_04. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_05_CFG      | 0x118          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_05_MUX_SEL  | 0x11c          | 4           | Pad signal port multiplex selection for pad b_05. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_06_CFG      | 0x120          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_06_MUX_SEL  | 0x124          | 4           | Pad signal port multiplex selection for pad b_06. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_07_CFG      | 0x128          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_07_MUX_SEL  | 0x12c          | 4           | Pad signal port multiplex selection for pad b_07. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_08_CFG      | 0x130          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_08_MUX_SEL  | 0x134          | 4           | Pad signal port multiplex selection for pad b_08. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_09_CFG      | 0x138          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_09_MUX_SEL  | 0x13c          | 4           | Pad signal port multiplex selection for pad b_09. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_10_CFG      | 0x140          | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_10_MUX_SEL  |                |             | Pad signal port multiplex selection for pad b_10. The                                     |

| Name                                                | 0x144<br>Offset | 4<br>Length | programmed value defines which port<br>Description                                        |
|-----------------------------------------------------|-----------------|-------------|-------------------------------------------------------------------------------------------|
| alsaqr_periph_padframe_periphs_config. B_11_CFG     | 0x148           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_11_MUX_SEL | 0x14c           | 4           | Pad signal port multiplex selection for pad b_11. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_12_CFG     | 0x150           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_12_MUX_SEL | 0x154           | 4           | Pad signal port multiplex selection for pad b_12. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_13_CFG     | 0x158           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_13_MUX_SEL | 0x15c           | 4           | Pad signal port multiplex selection for pad b_13. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_14_CFG     | 0x160           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_14_MUX_SEL | 0x164           | 4           | Pad signal port multiplex selection for pad b_14. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_15_CFG     | 0x168           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_15_MUX_SEL | 0x16c           | 4           | Pad signal port multiplex selection for pad b_15. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_16_CFG     | 0x170           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_16_MUX_SEL | 0x174           | 4           | Pad signal port multiplex selection for pad b_16. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_17_CFG     | 0x178           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_17_MUX_SEL | 0x17c           | 4           | Pad signal port multiplex selection for pad b_17. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_18_CFG     | 0x180           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_18_MUX_SEL | 0x184           | 4           | Pad signal port multiplex selection for pad b_18. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_19_CFG     | 0x188           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_19_MUX_SEL | 0x18c           | 4           | Pad signal port multiplex selection for pad b_19. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_20_CFG     | 0x190           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_20_MUX_SEL | 0x194           | 4           | Pad signal port multiplex selection for pad b_20. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_21_CFG     | 0x198           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_21_MUX_SEL | 0x19c           | 4           | Pad signal port multiplex selection for pad b_21. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_22_CFG     | 0x1a0           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_22_MUX_SEL | 0x1a4           | 4           | Pad signal port multiplex selection for pad b_22. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_23_CFG     | 0x1a8           | 4           | Pad signal configuration.                                                                 |
| alsaqr_periph_padframe_periphs_config. B_23_MUX_SEL | 0x1ac           | 4           | Pad signal port multiplex selection for pad b_23. The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. B_24_CFG     | 0x1b0           | 4           | Pad signal configuration.                                                                 |

| alsaqr_periph_padframe_periphs_config. B_24_MUX_SEL Name | 0x1b4<br>Offset | 4<br>Length | Pad signal port multiplex selection for pad b_24. The pescription programmed value defines which port |
|----------------------------------------------------------|-----------------|-------------|-------------------------------------------------------------------------------------------------------|
| alsaqr_periph_padframe_periphs_config. B_25_CFG          | 0x1b8           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_25_MUX_SEL      | 0x1bc           | 4           | Pad signal port multiplex selection for pad b_25. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_26_CFG          | 0x1c0           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_26_MUX_SEL      | 0x1c4           | 4           | Pad signal port multiplex selection for pad b_26. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_27_CFG          | 0x1c8           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_27_MUX_SEL      | 0x1cc           | 4           | Pad signal port multiplex selection for pad b_27. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_28_CFG          | 0x1d0           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_28_MUX_SEL      | 0x1d4           | 4           | Pad signal port multiplex selection for pad b_28. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_29_CFG          | 0x1d8           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_29_MUX_SEL      | 0x1dc           | 4           | Pad signal port multiplex selection for pad b_29. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_30_CFG          | 0x1e0           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_30_MUX_SEL      | 0x1e4           | 4           | Pad signal port multiplex selection for pad b_30. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_31_CFG          | 0x1e8           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_31_MUX_SEL      | 0x1ec           | 4           | Pad signal port multiplex selection for pad b_31. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_32_CFG          | 0x1f0           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_32_MUX_SEL      | 0x1f4           | 4           | Pad signal port multiplex selection for pad b_32. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_33_CFG          | 0x1f8           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_33_MUX_SEL      | 0x1fc           | 4           | Pad signal port multiplex selection for pad b_33. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_34_CFG          | 0x200           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_34_MUX_SEL      | 0x204           | 4           | Pad signal port multiplex selection for pad b_34. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_35_CFG          | 0x208           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_35_MUX_SEL      | 0x20c           | 4           | Pad signal port multiplex selection for pad b_35. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_36_CFG          | 0x210           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_36_MUX_SEL      | 0x214           | 4           | Pad signal port multiplex selection for pad b_36. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_37_CFG          | 0x218           | 4           | Pad signal configuration.                                                                             |
| alsaqr_periph_padframe_periphs_config. B_37_MUX_SEL      | 0x21c           | 4           | Pad signal port multiplex selection for pad b_37. The programmed value defines which port             |
| alsaqr_periph_padframe_periphs_config. B_38_CFG          | 0x220           | 4           | Pad signal configuration.                                                                             |
|                                                          |                 |             |                                                                                                       |

| <b>blang</b> _periph_padframe_periphs_config. B_38_MUX_SEL | Offset | Length | Pad signal port multiplex selection for pad b_38. The programmed value defines which port         |
|------------------------------------------------------------|--------|--------|---------------------------------------------------------------------------------------------------|
| alsaqr_periph_padframe_periphs_config. B_39_CFG            | 0x228  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_39_MUX_SEL        | 0x22c  | 4      | Pad signal port multiplex selection for pad b_39. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. B_40_CFG            | 0x230  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_40_MUX_SEL        | 0x234  | 4      | Pad signal port multiplex selection for pad b_40. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. B_41_CFG            | 0x238  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_41_MUX_SEL        | 0x23c  | 4      | Pad signal port multiplex selection for pad b_41. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. B_42_CFG            | 0x240  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_42_MUX_SEL        | 0x244  | 4      | Pad signal port multiplex selection for pad b_42. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. B_43_CFG            | 0x248  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_43_MUX_SEL        | 0x24c  | 4      | Pad signal port multiplex selection for pad b_43. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. B_44_CFG            | 0x250  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_44_MUX_SEL        | 0x254  | 4      | Pad signal port multiplex selection for pad b_44. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. B_45_CFG            | 0x258  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_45_MUX_SEL        | 0x25c  | 4      | Pad signal port multiplex selection for pad b_45. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. B_46_CFG            | 0x260  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_46_MUX_SEL        | 0x264  | 4      | Pad signal port multiplex selection for pad b_46. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. B_47_CFG            | 0x268  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. B_47_MUX_SEL        | 0x26c  | 4      | Pad signal port multiplex selection for pad b_47. The programmed value defines which port         |
| alsaqr_periph_padframe_periphs_config. ot_spi_00_CFG       | 0x270  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. ot_spi_00_MUX_SEL   | 0x274  | 4      | Pad signal port multiplex selection for pad ot_spi_00.<br>The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. ot_spi_01_CFG       | 0x278  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. ot_spi_01_MUX_SEL   | 0x27c  | 4      | Pad signal port multiplex selection for pad ot_spi_01.<br>The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. ot_spi_02_CFG       | 0x280  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. ot_SPI_02_MUX_SEL   | 0x284  | 4      | Pad signal port multiplex selection for pad ot_spi_02.<br>The programmed value defines which port |
| alsaqr_periph_padframe_periphs_config. ot_spi_03_CFG       | 0x288  | 4      | Pad signal configuration.                                                                         |
| alsaqr_periph_padframe_periphs_config. ot_SPI_03_MUX_SEL   | 0x28c  | 4      | Pad signal port multiplex selection for pad ot_spi_03. The programmed value defines which port    |

# A\_00\_CFG

Pad signal configuration.

- Offset: 0x0
- Reset default: 0x18
- Reset mask: 0x7f

### **Fields**

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_00\_MUX\_SEL

Pad signal port multiplex selection for pad a\_00. The programmed value defines which port is connected to the pad.

- Offset: 0x4
- Reset default: 0x0
- Reset mask: 0x3

#### Fields

```
{"reg": [{"name": "A_00_MUX_SEL", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits": 30}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | A_00_MUX_SEL |

## A\_00\_MUX\_SEL . A\_00\_MUX\_SEL

| Value | Name                   | Description                                                 |
|-------|------------------------|-------------------------------------------------------------|
| 0x0   | register               | Connects the Pad to the internal configuration register.    |
| 0x1   | port_can0_can_tx       | Connect port can_tx from port group can0 to this pad.       |
| 0x2   | port_gpio_b_gpio0      | Connect port gpio0 from port group gpio_b to this pad.      |
| 0x3   | port_uart_core_uart_tx | Connect port uart_tx from port group uart_core to this pad. |

# **A\_01\_CFG**

• Offset: 0x8

Reset default: 0x18Reset mask: 0x7f

#### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_01\_MUX\_SEL

Pad signal port multiplex selection for pad a\_01. The programmed value defines which port is connected to the pad.

Offset: 0xc

Reset default: 0x0

• Reset mask: 0x3

# Fields

```
{"reg": [{"name": "A_01_MUX_SEL", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits": 30}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | A_01_MUX_SEL |

### A\_01\_MUX\_SEL . A\_01\_MUX\_SEL

| Value | Name                   | Description                                                 |
|-------|------------------------|-------------------------------------------------------------|
| 0x0   | register               | Connects the Pad to the internal configuration register.    |
| 0x1   | port_can0_can_rx       | Connect port can_rx from port group can0 to this pad.       |
| 0x2   | port_gpio_b_gpio1      | Connect port gpio1 from port group gpio_b to this pad.      |
| 0x3   | port_uart_core_uart_rx | Connect port uart_rx from port group uart_core to this pad. |

# A\_02\_CFG

Pad signal configuration.

• Offset: 0x10

- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_02\_MUX\_SEL

Pad signal port multiplex selection for pad a\_02. The programmed value defines which port is connected to the pad.

- Offset: 0x14
- Reset default: 0x0
- Reset mask: 0x7

#### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_02_MUX_SEL |

### A\_02\_MUX\_SEL . A\_02\_MUX\_SEL

| Value | Name                     | Description                                                   |
|-------|--------------------------|---------------------------------------------------------------|
| 0x0   | register                 | Connects the Pad to the internal configuration register.      |
| 0x1   | port_can1_can_tx         | Connect port can_tx from port group can1 to this pad.         |
| 0x2   | port_gpio_b_gpio2        | Connect port gpio2 from port group gpio_b to this pad.        |
| 0x3   | port_qspi_linux_qspi_sck | Connect port qspi_sck from port group qspi_linux to this pad. |
| 0x4   | port_sdio0_sdio_data0    | Connect port sdio_data0 from port group sdio0 to this pad.    |

Other values are reserved.

# A\_03\_CFG

Pad signal configuration.

- Offset: 0x18
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

◆
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_03\_MUX\_SEL

Pad signal port multiplex selection for pad a\_03. The programmed value defines which port is connected to the pad.

- Offset: 0x1c
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_03_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_03_MUX_SEL |

## A\_03\_MUX\_SEL . A\_03\_MUX\_SEL

| Value | Name                     | Description                                                   |
|-------|--------------------------|---------------------------------------------------------------|
| 0x0   | register                 | Connects the Pad to the internal configuration register.      |
| 0x1   | port_can1_can_rx         | Connect port can_rx from port group can1 to this pad.         |
| 0x2   | port_gpio_b_gpio3        | Connect port gpio3 from port group gpio_b to this pad.        |
| 0x3   | port_qspi_linux_qspi_csn | Connect port qspi_csn from port group qspi_linux to this pad. |
| 0x4   | port_sdio0_sdio_data1    | Connect port sdio_data1 from port group sdio0 to this pad.    |

Other values are reserved.

# A\_04\_CFG

- Offset: 0x20
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_04\_MUX\_SEL

Pad signal port multiplex selection for pad a\_04. The programmed value defines which port is connected to the pad.

- Offset: 0x24
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_04_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_04_MUX_SEL |

## A\_04\_MUX\_SEL . A\_04\_MUX\_SEL

| Value | Name                     | Description                                                   |
|-------|--------------------------|---------------------------------------------------------------|
| 0x0   | register                 | Connects the Pad to the internal configuration register.      |
| 0x1   | port_fll_soc_clk_soc     | Connect port clk_soc from port group fll_soc to this pad.     |
| 0x2   | port_gpio_b_gpio4        | Connect port gpio4 from port group gpio_b to this pad.        |
| 0x3   | port_qspi_linux_qspi_sd0 | Connect port qspi_sd0 from port group qspi_linux to this pad. |
| 0x4   | port_sdio0_sdio_data2    | Connect port sdio_data2 from port group sdio0 to this pad.    |

Other values are reserved.

# A\_05\_CFG

- Offset: 0x28
- Reset default: 0x18
- Reset mask: 0x7f

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_05\_MUX\_SEL

Pad signal port multiplex selection for pad a\_05. The programmed value defines which port is connected to the pad.

- Offset: 0x2c
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_05_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_05_MUX_SEL |

## A\_05\_MUX\_SEL . A\_05\_MUX\_SEL

| Value | Name                     | Description                                                   |
|-------|--------------------------|---------------------------------------------------------------|
| 0x0   | register                 | Connects the Pad to the internal configuration register.      |
| 0x1   | port_gpio_b_gpio5        | Connect port gpio5 from port group gpio_b to this pad.        |
| 0x2   | port_qspi_linux_qspi_sd1 | Connect port qspi_sd1 from port group qspi_linux to this pad. |
| 0x3   | port_sdio0_sdio_data3    | Connect port sdio_data3 from port group sdio0 to this pad.    |
| 0x4   | port_usart1_uart_tx      | Connect port uart_tx from port group usart1 to this pad.      |

Other values are reserved.

# A\_06\_CFG

- Offset: 0x30
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_06\_MUX\_SEL

Pad signal port multiplex selection for pad a\_06. The programmed value defines which port is connected to the pad.

- Offset: 0x34
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_06_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_06_MUX_SEL |

## A\_06\_MUX\_SEL . A\_06\_MUX\_SEL

| Value | Name                     | Description                                                   |
|-------|--------------------------|---------------------------------------------------------------|
| 0x0   | register                 | Connects the Pad to the internal configuration register.      |
| 0x1   | port_gpio_b_gpio6        | Connect port gpio6 from port group gpio_b to this pad.        |
| 0x2   | port_qspi_linux_qspi_sd2 | Connect port qspi_sd2 from port group qspi_linux to this pad. |
| 0x3   | port_sdio0_sdio_clk      | Connect port sdio_clk from port group sdio0 to this pad.      |
| 0x4   | port_usart1_uart_rx      | Connect port uart_rx from port group usart1 to this pad.      |

Other values are reserved.

# A\_07\_CFG

- Offset: 0x38
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_07\_MUX\_SEL

Pad signal port multiplex selection for pad a\_07. The programmed value defines which port is connected to the pad.

- Offset: 0x3c
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_07_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_07_MUX_SEL |

## A\_07\_MUX\_SEL . A\_07\_MUX\_SEL

| Value | Name                     | Description                                                   |
|-------|--------------------------|---------------------------------------------------------------|
| 0x0   | register                 | Connects the Pad to the internal configuration register.      |
| 0x1   | port_gpio_b_gpio7        | Connect port gpio7 from port group gpio_b to this pad.        |
| 0x2   | port_qspi_linux_qspi_sd3 | Connect port qspi_sd3 from port group qspi_linux to this pad. |
| 0x3   | port_sdio0_sdio_cmd      | Connect port sdio_cmd from port group sdio0 to this pad.      |
| 0x4   | port_usart1_uart_rts     | Connect port uart_rts from port group usart1 to this pad.     |

Other values are reserved.

# A\_08\_CFG

- Offset: 0x40
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_08\_MUX\_SEL

Pad signal port multiplex selection for pad a\_08. The programmed value defines which port is connected to the pad.

- Offset: 0x44
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_08_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_08_MUX_SEL |

## A\_08\_MUX\_SEL . A\_08\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_gpio_b_gpio8    | Connect port gpio8 from port group gpio_b to this pad.    |
| 0x2   | port_i2c0_i2c_scl    | Connect port i2c_scl from port group i2c0 to this pad.    |
| 0x3   | port_pwm0_pwm0       | Connect port pwm0 from port group pwm0 to this pad.       |
| 0x4   | port_usart1_uart_cts | Connect port uart_cts from port group usart1 to this pad. |

Other values are reserved.

# A\_09\_CFG

- Offset: 0x48
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_09\_MUX\_SEL

Pad signal port multiplex selection for pad a\_09. The programmed value defines which port is connected to the pad.

- Offset: 0x4c
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_09_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_09_MUX_SEL |

## A\_09\_MUX\_SEL . A\_09\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_gpio_b_gpio9     | Connect port gpio9 from port group gpio_b to this pad.     |
| 0x2   | port_i2c0_i2c_sda     | Connect port i2c_sda from port group i2c0 to this pad.     |
| 0x3   | port_pwm0_pwm1        | Connect port pwm1 from port group pwm0 to this pad.        |
| 0x4   | port_sdio1_sdio_data0 | Connect port sdio_data0 from port group sdio1 to this pad. |

Other values are reserved.

# A\_10\_CFG

- Offset: 0x50
- Reset default: 0x18
- Reset mask: 0x7f

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_10\_MUX\_SEL

Pad signal port multiplex selection for pad a\_10. The programmed value defines which port is connected to the pad.

- Offset: 0x54
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_10_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_10_MUX_SEL |

## A\_10\_MUX\_SEL . A\_10\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_gpio_b_gpio10    | Connect port gpio10 from port group gpio_b to this pad.    |
| 0x2   | port_pwm0_pwm0        | Connect port pwm0 from port group pwm0 to this pad.        |
| 0x3   | port_pwm0_pwm2        | Connect port pwm2 from port group pwm0 to this pad.        |
| 0x4   | port_sdio1_sdio_data1 | Connect port sdio_data1 from port group sdio1 to this pad. |

Other values are reserved.

# **A\_11\_CFG**

- Offset: 0x58
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_11\_MUX\_SEL

Pad signal port multiplex selection for pad a\_11. The programmed value defines which port is connected to the pad.

- Offset: 0x5c
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_11_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_11_MUX_SEL |

# A\_11\_MUX\_SEL . A\_11\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_gpio_b_gpio11    | Connect port gpio11 from port group gpio_b to this pad.    |
| 0x2   | port_pwm0_pwm1        | Connect port pwm1 from port group pwm0 to this pad.        |
| 0x3   | port_pwm0_pwm3        | Connect port pwm3 from port group pwm0 to this pad.        |
| 0x4   | port_sdio1_sdio_data2 | Connect port sdio_data2 from port group sdio1 to this pad. |

Other values are reserved.

# **A\_12\_CFG**

- Offset: 0x60
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

◆
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_12\_MUX\_SEL

Pad signal port multiplex selection for pad a\_12. The programmed value defines which port is connected to the pad.

- Offset: 0x64
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_12_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_12_MUX_SEL |

## A\_12\_MUX\_SEL . A\_12\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_gpio_b_gpio12    | Connect port gpio12 from port group gpio_b to this pad.    |
| 0x2   | port_i2c0_i2c_scl     | Connect port i2c_scl from port group i2c0 to this pad.     |
| 0x3   | port_pwm0_pwm2        | Connect port pwm2 from port group pwm0 to this pad.        |
| 0x4   | port_sdio1_sdio_data3 | Connect port sdio_data3 from port group sdio1 to this pad. |

Other values are reserved.

# **A\_13\_CFG**

- Offset: 0x68
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

| • |
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_13\_MUX\_SEL

Pad signal port multiplex selection for pad a\_13. The programmed value defines which port is connected to the pad.

- Offset: 0x6c
- Reset default: 0x0
- Reset mask: 0x7

### **Fields**

```
{"reg": [{"name": "A_13_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_13_MUX_SEL |

## A\_13\_MUX\_SEL . A\_13\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio13  | Connect port gpio13 from port group gpio_b to this pad.  |
| 0x2   | port_i2c0_i2c_sda   | Connect port i2c_sda from port group i2c0 to this pad.   |
| 0x3   | port_pwm0_pwm3      | Connect port pwm3 from port group pwm0 to this pad.      |
| 0x4   | port_sdio1_sdio_clk | Connect port sdio_clk from port group sdio1 to this pad. |

Other values are reserved.

# A\_14\_CFG

- Offset: 0x70
- Reset default: 0x18
- Reset mask: 0x7f

#### **Fields**

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_14\_MUX\_SEL

Pad signal port multiplex selection for pad a\_14. The programmed value defines which port is connected to the pad.

- Offset: 0x74
- Reset default: 0x0
- Reset mask: 0x7

# Fields

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_14_MUX_SEL |

### A\_14\_MUX\_SEL . A\_14\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio14  | Connect port gpio14 from port group gpio_b to this pad.  |
| 0x2   | port_sdio1_sdio_cmd | Connect port sdio_cmd from port group sdio1 to this pad. |
| 0x3   | port_spi0_spi_sck   | Connect port spi_sck from port group spi0 to this pad.   |
| 0x4   | port_uart2_uart_tx  | Connect port uart_tx from port group uart2 to this pad.  |

Other values are reserved.

# **A\_15\_CFG**

- Offset: 0x78
- Reset default: 0x18
- Reset mask: 0x7f

#### **Fields**

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_15\_MUX\_SEL

Pad signal port multiplex selection for pad a\_15. The programmed value defines which port is connected to the pad.

- Offset: 0x7c
- Reset default: 0x0
- Reset mask: 0x7

# Fields

```
{"reg": [{"name": "A_15_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_15_MUX_SEL |

# A\_15\_MUX\_SEL . A\_15\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rst   | Connect port eth_rst from port group eth to this pad.    |
| 0x2   | port_gpio_b_gpio15 | Connect port gpio15 from port group gpio_b to this pad.  |
| 0x3   | port_spi0_spi_cs0  | Connect port spi_cs0 from port group spi0 to this pad.   |
| 0x4   | port_uart2_uart_rx | Connect port uart_rx from port group uart2 to this pad.  |

Other values are reserved.

# **A\_16\_CFG**

- Offset: 0x80
- Reset default: 0x18
- Reset mask: 0x7f

#### **Fields**

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_16\_MUX\_SEL

Pad signal port multiplex selection for pad a\_16. The programmed value defines which port is connected to the pad.

- Offset: 0x84
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_16_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_16_MUX_SEL |

### A\_16\_MUX\_SEL . A\_16\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rxck  | Connect port eth_rxck from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio16 | Connect port gpio16 from port group gpio_b to this pad.  |
| 0x3   | port_i2c5_i2c_scl  | Connect port i2c_scl from port group i2c5 to this pad.   |
| 0x4   | port_spi0_spi_miso | Connect port spi_miso from port group spi0 to this pad.  |

Other values are reserved.

### **A\_17\_CFG**

Pad signal configuration.

- Offset: 0x88
- Reset default: 0x18
- Reset mask: 0x7f

### **Fields**

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_17\_MUX\_SEL

Pad signal port multiplex selection for pad a\_17. The programmed value defines which port is connected to the pad.

- Offset: 0x8c
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "A_17_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_17_MUX_SEL |

# A\_17\_MUX\_SEL . A\_17\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rxctl | Connect port eth_rxctl from port group eth to this pad.  |
| 0x2   | port_gpio_b_gpio17 | Connect port gpio17 from port group gpio_b to this pad.  |
| 0x3   | port_i2c5_i2c_sda  | Connect port i2c_sda from port group i2c5 to this pad.   |
| 0x4   | port_spi0_spi_mosi | Connect port spi_mosi from port group spi0 to this pad.  |

# **A\_18\_CFG**

Pad signal configuration.

- Offset: 0x90
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_18\_MUX\_SEL

Pad signal port multiplex selection for pad a\_18. The programmed value defines which port is connected to the pad.

- Offset: 0x94
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_18_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_18_MUX_SEL |

# A\_18\_MUX\_SEL . A\_18\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_cam0_cam_pclk | Connect port cam_pclk from port group cam0 to this pad.  |
| 0x2   | port_eth_eth_rxd0  | Connect port eth_rxd0 from port group eth to this pad.   |
| 0x3   | port_gpio_b_gpio18 | Connect port gpio18 from port group gpio_b to this pad.  |
| 0x4   | port_spi2_spi_sck  | Connect port spi_sck from port group spi2 to this pad.   |

# **A\_19\_CFG**

Pad signal configuration.

- Offset: 0x98
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_19\_MUX\_SEL

Pad signal port multiplex selection for pad a\_19. The programmed value defines which port is connected to the pad.

- Offset: 0x9c
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_19_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_19_MUX_SEL |

## A\_19\_MUX\_SEL . A\_19\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_cam0_cam_vsync | Connect port cam_vsync from port group cam0 to this pad. |
| 0x2   | port_eth_eth_rxd1   | Connect port eth_rxd1 from port group eth to this pad.   |
| 0x3   | port_gpio_b_gpio19  | Connect port gpio19 from port group gpio_b to this pad.  |
| 0x4   | port_spi2_spi_cs0   | Connect port spi_cs0 from port group spi2 to this pad.   |

# **A\_20\_CFG**

Pad signal configuration.

- Offset: 0xa0
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

4
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_20\_MUX\_SEL

Pad signal port multiplex selection for pad a\_20. The programmed value defines which port is connected to the pad.

- Offset: 0xa4
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_20_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_20_MUX_SEL |

# A\_20\_MUX\_SEL . A\_20\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_cam0_cam_hsync | Connect port cam_hsync from port group cam0 to this pad. |
| 0x2   | port_eth_eth_rxd2   | Connect port eth_rxd2 from port group eth to this pad.   |
| 0x3   | port_gpio_b_gpio20  | Connect port gpio20 from port group gpio_b to this pad.  |
| 0x4   | port_spi2_spi_miso  | Connect port spi_miso from port group spi2 to this pad.  |

# **A\_21\_CFG**

Pad signal configuration.

- Offset: 0xa8
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_21\_MUX\_SEL

Pad signal port multiplex selection for pad a\_21. The programmed value defines which port is connected to the pad.

- Offset: 0xac
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_21_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_21_MUX_SEL |

## A\_21\_MUX\_SEL . A\_21\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam0_cam_data0_i | Connect port cam_data0_i from port group cam0 to this pad. |
| 0x2   | port_eth_eth_rxd3     | Connect port eth_rxd3 from port group eth to this pad.     |
| 0x3   | port_gpio_b_gpio21    | Connect port gpio21 from port group gpio_b to this pad.    |
| 0x4   | port_spi2_spi_mosi    | Connect port spi_mosi from port group spi2 to this pad.    |

# **A\_22\_CFG**

Pad signal configuration.

- Offset: 0xb0
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_22\_MUX\_SEL

Pad signal port multiplex selection for pad a\_22. The programmed value defines which port is connected to the pad.

- Offset: 0xb4
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_22_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_22_MUX_SEL |

# A\_22\_MUX\_SEL . A\_22\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam0_cam_data1_i | Connect port cam_data1_i from port group cam0 to this pad. |
| 0x2   | port_eth_eth_txck     | Connect port eth_txck from port group eth to this pad.     |
| 0x3   | port_gpio_b_gpio22    | Connect port gpio22 from port group gpio_b to this pad.    |
| 0x4   | port_spi3_spi_sck     | Connect port spi_sck from port group spi3 to this pad.     |

# **A\_23\_CFG**

Pad signal configuration.

- Offset: 0xb8
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_23\_MUX\_SEL

Pad signal port multiplex selection for pad a\_23. The programmed value defines which port is connected to the pad.

- Offset: 0xbc
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_23_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_23_MUX_SEL |

# A\_23\_MUX\_SEL . A\_23\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam0_cam_data2_i | Connect port cam_data2_i from port group cam0 to this pad. |
| 0x2   | port_eth_eth_txctl    | Connect port eth_txctl from port group eth to this pad.    |
| 0x3   | port_gpio_b_gpio23    | Connect port gpio23 from port group gpio_b to this pad.    |
| 0x4   | port_spi3_spi_cs0     | Connect port spi_cs0 from port group spi3 to this pad.     |

# **A\_24\_CFG**

Pad signal configuration.

- Offset: 0xc0
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_24\_MUX\_SEL

Pad signal port multiplex selection for pad a\_24. The programmed value defines which port is connected to the pad.

- Offset: 0xc4
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_24_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_24_MUX_SEL |

# A\_24\_MUX\_SEL . A\_24\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam0_cam_data3_i | Connect port cam_data3_i from port group cam0 to this pad. |
| 0x2   | port_eth_eth_txd0     | Connect port eth_txd0 from port group eth to this pad.     |
| 0x3   | port_gpio_b_gpio24    | Connect port gpio24 from port group gpio_b to this pad.    |
| 0x4   | port_spi3_spi_miso    | Connect port spi_miso from port group spi3 to this pad.    |

# **A\_25\_CFG**

Pad signal configuration.

- Offset: 0xc8
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

4
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_25\_MUX\_SEL

Pad signal port multiplex selection for pad a\_25. The programmed value defines which port is connected to the pad.

- Offset: 0xcc
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_25_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_25_MUX_SEL |

# A\_25\_MUX\_SEL . A\_25\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam0_cam_data4_i | Connect port cam_data4_i from port group cam0 to this pad. |
| 0x2   | port_eth_eth_txd1     | Connect port eth_txd1 from port group eth to this pad.     |
| 0x3   | port_gpio_b_gpio25    | Connect port gpio25 from port group gpio_b to this pad.    |
| 0x4   | port_spi3_spi_mosi    | Connect port spi_mosi from port group spi3 to this pad.    |

# **A\_26\_CFG**

Pad signal configuration.

- Offset: 0xd0
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

4
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_26\_MUX\_SEL

Pad signal port multiplex selection for pad a\_26. The programmed value defines which port is connected to the pad.

- Offset: 0xd4
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_26_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_26_MUX_SEL |

# A\_26\_MUX\_SEL . A\_26\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam0_cam_data5_i | Connect port cam_data5_i from port group cam0 to this pad. |
| 0x2   | port_eth_eth_txd2     | Connect port eth_txd2 from port group eth to this pad.     |
| 0x3   | port_gpio_b_gpio26    | Connect port gpio26 from port group gpio_b to this pad.    |
| 0x4   | port_uart0_uart_tx    | Connect port uart_tx from port group uart0 to this pad.    |

# **A\_27\_CFG**

Pad signal configuration.

- Offset: 0xd8
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_27\_MUX\_SEL

Pad signal port multiplex selection for pad a\_27. The programmed value defines which port is connected to the pad.

- Offset: 0xdc
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_27_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_27_MUX_SEL |

## A\_27\_MUX\_SEL . A\_27\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam0_cam_data6_i | Connect port cam_data6_i from port group cam0 to this pad. |
| 0x2   | port_eth_eth_txd3     | Connect port eth_txd3 from port group eth to this pad.     |
| 0x3   | port_gpio_b_gpio27    | Connect port gpio27 from port group gpio_b to this pad.    |
| 0x4   | port_uart0_uart_rx    | Connect port uart_rx from port group uart0 to this pad.    |

# **A\_28\_CFG**

Pad signal configuration.

- Offset: 0xe0
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_28\_MUX\_SEL

Pad signal port multiplex selection for pad a\_28. The programmed value defines which port is connected to the pad.

- Offset: 0xe4
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_28_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_28_MUX_SEL |

## A\_28\_MUX\_SEL . A\_28\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam0_cam_data7_i | Connect port cam_data7_i from port group cam0 to this pad. |
| 0x2   | port_eth_eth_mdio     | Connect port eth_mdio from port group eth to this pad.     |
| 0x3   | port_gpio_b_gpio28    | Connect port gpio28 from port group gpio_b to this pad.    |
| 0x4   | port_i2c1_i2c_scl     | Connect port i2c_scl from port group i2c1 to this pad.     |

# A\_29\_CFG

Pad signal configuration.

- Offset: 0xe8
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# A\_29\_MUX\_SEL

Pad signal port multiplex selection for pad a\_29. The programmed value defines which port is connected to the pad.

- Offset: 0xec
- Reset default: 0x0
- Reset mask: 0x7

## Fields

```
{"reg": [{"name": "A_29_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | A_29_MUX_SEL |

# A\_29\_MUX\_SEL . A\_29\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_eth_eth_mdc     | Connect port eth_mdc from port group eth to this pad.     |
| 0x2   | port_fll_soc_clk_soc | Connect port clk_soc from port group fll_soc to this pad. |
| 0x3   | port_gpio_b_gpio29   | Connect port gpio29 from port group gpio_b to this pad.   |
|       |                      |                                                           |

# B\_00\_CFG

Pad signal configuration.

• Offset: 0xf0

Reset default: 0x18Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_00\_MUX\_SEL

 $Pad\ signal\ port\ multiplex\ selection\ for\ pad\ b\_00.\ The\ programmed\ value\ defines\ which\ port\ is\ connected\ to\ the\ pad.$ 

- Offset: 0xf4Reset default: 0x0
- Reset mask: 0x7

# Fields

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_00_MUX_SEL |

### B\_00\_MUX\_SEL . B\_00\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_gpio_b_gpio0     | Connect port gpio0 from port group gpio_b to this pad.     |
| 0x2   | port_sdio1_sdio_data0 | Connect port sdio_data0 from port group sdio1 to this pad. |
| 0x3   | port_uart0_uart_tx    | Connect port uart_tx from port group uart0 to this pad.    |

Value Namesart0\_uart\_tx Description t uart\_tx from port group usart0 to this pad.

Other values are reserved.

# **B\_01\_CFG**

Pad signal configuration.

- Offset: 0xf8
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_01\_MUX\_SEL

Pad signal port multiplex selection for pad b\_01. The programmed value defines which port is connected to the pad.

- Offset: 0xfc
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "B_01_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_01_MUX_SEL |

### B\_01\_MUX\_SEL . B\_01\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_gpio_b_gpio1     | Connect port gpio1 from port group gpio_b to this pad.     |
| 0x2   | port_sdio1_sdio_data1 | Connect port sdio_data1 from port group sdio1 to this pad. |
|       |                       |                                                            |

| 0x3          | port_uart0_uart_rx  | Connect port uart_rx from port group uart0 to this pad.  |
|--------------|---------------------|----------------------------------------------------------|
| <b>Value</b> | <b>Name</b>         | Description                                              |
| 0x4          | port_usart0_uart_rx | Connect port uart_rx from port group usart0 to this pad. |

### B\_02\_CFG

Pad signal configuration.

- Offset: 0x100
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_02\_MUX\_SEL

Pad signal port multiplex selection for pad b\_02. The programmed value defines which port is connected to the pad.

- Offset: 0x104Reset default: 0x0Reset mask: 0x7
- Fields

```
{"reg": [{"name": "B_02_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_02_MUX_SEL |

# B\_02\_MUX\_SEL . B\_02\_MUX\_SEL

| Value | Name              | Description                                              |
|-------|-------------------|----------------------------------------------------------|
| 0x0   | register          | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio2 | Connect port gpio2 from port group gpio_b to this pad.   |
| 0x2   | port_i2c1_i2c_scl | Connect port i2c_scl from port group i2c1 to this pad.   |
|       |                   |                                                          |

| Vafue | Name dio1_sdio_data2 | Connect port sdio_data2 from port group sdio1 to this pad. |
|-------|----------------------|------------------------------------------------------------|
| 0x4   | port_usart0_uart_rts | Connect port uart_rts from port group usart0 to this pad.  |

# B\_03\_CFG

Pad signal configuration.

- Offset: 0x108
- Reset default: 0x18
- Reset mask: 0x7f

### Fields



| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_03\_MUX\_SEL

Pad signal port multiplex selection for pad b\_03. The programmed value defines which port is connected to the pad.

- Offset: 0x10cReset default: 0x0Reset mask: 0x7
- Fields

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_03_MUX_SEL |

### B\_03\_MUX\_SEL . B\_03\_MUX\_SEL

| Value | Name              | Description                                              |
|-------|-------------------|----------------------------------------------------------|
| 0x0   | register          | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio3 | Connect port gpio3 from port group gpio_b to this pad.   |
| 0x2   | port_i2c1_i2c_sda | Connect port i2c_sda from port group i2c1 to this pad.   |

| <b>Value</b><br>0x3 | Name<br>port_sdio1_sdio_data3 | <b>Description</b> rt sdio_data3 from port group sdio1 to this pad. |
|---------------------|-------------------------------|---------------------------------------------------------------------|
| 0x4                 | port_usart0_uart_cts          | Connect port uart_cts from port group usart0 to this pad.           |

# B\_04\_CFG

Pad signal configuration.

- Offset: 0x110
- Reset default: 0x18
- Reset mask: 0x7f

### Fields



| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_04\_MUX\_SEL

 $Pad\ signal\ port\ multiplex\ selection\ for\ pad\ b\_04.\ The\ programmed\ value\ defines\ which\ port\ is\ connected\ to\ the\ pad.$ 

- Offset: 0x114Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "B_04_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_04_MUX_SEL |

### B\_04\_MUX\_SEL . B\_04\_MUX\_SEL

| Value | Name              | Description                                              |
|-------|-------------------|----------------------------------------------------------|
| 0x0   | register          | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio4 | Connect port gpio4 from port group gpio_b to this pad.   |
|       |                   |                                                          |

| 0x2<br><b>Value</b> | port_sdio1_sdio_clk<br>Name | Connect port sdio_clk from port group sdio1 to this percentage. |
|---------------------|-----------------------------|-----------------------------------------------------------------|
| 0x3                 | port_spi4_spi_sck           | Connect port spi_sck from port group spi4 to this pad.          |
| 0x4                 | port_spi5_spi_sck           | Connect port spi_sck from port group spi5 to this pad.          |

### B\_05\_CFG

Pad signal configuration.

- Offset: 0x118
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_05\_MUX\_SEL

Pad signal port multiplex selection for pad b\_05. The programmed value defines which port is connected to the pad.

- Offset: 0x11c
- Reset default: 0x0
- Reset mask: 0x7

### **Fields**

```
{"reg": [{"name": "B_05_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_05_MUX_SEL |

### B\_05\_MUX\_SEL . B\_05\_MUX\_SEL

| Value | Name              | Description                                              |
|-------|-------------------|----------------------------------------------------------|
| 0x0   | register          | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio5 | Connect port gpio5 from port group gpio_b to this pad.   |

| <b>Value</b><br>0x2 | Name<br>port_sdio1_sdio_cmd | <b>Description</b> rt sdio_cmd from port group sdio1 to this pad. |
|---------------------|-----------------------------|-------------------------------------------------------------------|
| 0x3                 | port_spi4_spi_cs0           | Connect port spi_cs0 from port group spi4 to this pad.            |
| 0x4                 | port_spi5_spi_cs0           | Connect port spi_cs0 from port group spi5 to this pad.            |

# B\_06\_CFG

Pad signal configuration.

Offset: 0x120
Reset default: 0x18
Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

4
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_06\_MUX\_SEL

 $Pad\ signal\ port\ multiplex\ selection\ for\ pad\ b\_06.\ The\ programmed\ value\ defines\ which\ port\ is\ connected\ to\ the\ pad.$ 

Offset: 0x124Reset default: 0x0Reset mask: 0x7

### Fields

```
{"reg": [{"name": "B_06_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_06_MUX_SEL |

### B\_06\_MUX\_SEL . B\_06\_MUX\_SEL

| Value | Name     | Description                                              |
|-------|----------|----------------------------------------------------------|
| 0x0   | register | Connects the Pad to the internal configuration register. |
|       |          |                                                          |

| 0x1<br><b>Value</b> | port_gpio_b_gpio6<br>Name | Connect port gpio6 from port group gpio_b to this pad.<br>Description |
|---------------------|---------------------------|-----------------------------------------------------------------------|
| 0x2                 | port_spi0_spi_sck         | Connect port spi_sck from port group spi0 to this pad.                |
| 0x3                 | port_spi4_spi_miso        | Connect port spi_miso from port group spi4 to this pad.               |
| 0x4                 | port_spi5_spi_miso        | Connect port spi_miso from port group spi5 to this pad.               |

# B\_07\_CFG

Pad signal configuration.

- Offset: 0x128
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_07\_MUX\_SEL

Pad signal port multiplex selection for pad b\_07. The programmed value defines which port is connected to the pad.

- Offset: 0x12c
- Reset default: 0x0
- Reset mask: 0x7

### Fields

```
{"reg": [{"name": "B_07_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_07_MUX_SEL |

### B\_07\_MUX\_SEL . B\_07\_MUX\_SEL

| Value | Name | Description |
|-------|------|-------------|
|       |      |             |

| 0x0<br><b>Value</b> | register<br><b>Name</b> | Connects the Pad to the internal configuration register. <b>Description</b> |
|---------------------|-------------------------|-----------------------------------------------------------------------------|
| 0x1                 | port_gpio_b_gpio7       | Connect port gpio7 from port group gpio_b to this pad.                      |
| 0x2                 | port_spi0_spi_cs0       | Connect port spi_cs0 from port group spi0 to this pad.                      |
| 0x3                 | port_spi4_spi_mosi      | Connect port spi_mosi from port group spi4 to this pad.                     |
| 0x4                 | port_spi5_spi_mosi      | Connect port spi_mosi from port group spi5 to this pad.                     |

### B\_08\_CFG

Pad signal configuration.

- Offset: 0x130
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_08\_MUX\_SEL

Pad signal port multiplex selection for pad b\_08. The programmed value defines which port is connected to the pad.

- Offset: 0x134Reset default: 0x0
- Reset mask: 0x7

### Fields

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_08_MUX_SEL |

### B\_08\_MUX\_SEL . B\_08\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio8  | Connect port gpio8 from port group gpio_b to this pad.   |
| 0x2   | port_i2c2_i2c_scl  | Connect port i2c_scl from port group i2c2 to this pad.   |
| 0x3   | port_i2c3_i2c_scl  | Connect port i2c_scl from port group i2c3 to this pad.   |
| 0x4   | port_spi0_spi_miso | Connect port spi_miso from port group spi0 to this pad.  |

# **B\_09\_CFG**

Pad signal configuration.

- Offset: 0x138
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

### B\_09\_MUX\_SEL

 $Pad\ signal\ port\ multiplex\ selection\ for\ pad\ b\_09.\ The\ programmed\ value\ defines\ which\ port\ is\ connected\ to\ the\ pad.$ 

- Offset: 0x13c
- Reset default: 0x0
- Reset mask: 0x7

```
{"reg": [{"name": "B_09_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_09_MUX_SEL |

#### B\_09\_MUX\_SEL . B\_09\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio9  | Connect port gpio9 from port group gpio_b to this pad.   |
| 0x2   | port_i2c2_i2c_sda  | Connect port i2c_sda from port group i2c2 to this pad.   |
| 0x3   | port_i2c3_i2c_sda  | Connect port i2c_sda from port group i2c3 to this pad.   |
| 0x4   | port_spi0_spi_mosi | Connect port spi_mosi from port group spi0 to this pad.  |

Other values are reserved.

# B\_10\_CFG

Pad signal configuration.

- Offset: 0x140
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_10\_MUX\_SEL

 $Pad\ signal\ port\ multiplex\ selection\ for\ pad\ b\_10.\ The\ programmed\ value\ defines\ which\ port\ is\ connected\ to\ the\ pad.$ 

- Offset: 0x144
- Reset default: 0x0
- Reset mask: 0x7

| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_10_MUX_SEL |

### B\_10\_MUX\_SEL . B\_10\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio10  | Connect port gpio10 from port group gpio_b to this pad.  |
| 0x2   | port_spi6_spi_sck   | Connect port spi_sck from port group spi6 to this pad.   |
| 0x3   | port_spi7_spi_sck   | Connect port spi_sck from port group spi7 to this pad.   |
| 0x4   | port_usart0_uart_tx | Connect port uart_tx from port group usart0 to this pad. |

Other values are reserved.

# **B\_11\_CFG**

Pad signal configuration.

- Offset: 0x148
- Reset default: 0x18
- Reset mask: 0x7f

#### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_11\_MUX\_SEL

 $Pad\ signal\ port\ multiplex\ selection\ for\ pad\ b\_11.\ The\ programmed\ value\ defines\ which\ port\ is\ connected\ to\ the\ pad.$ 

- Offset: 0x14c
- Reset default: 0x0
- Reset mask: 0x7

| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_11_MUX_SEL |

# Bits Type Reset Name B\_11\_MUX\_SEL . B\_11\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio11  | Connect port gpio11 from port group gpio_b to this pad.  |
| 0x2   | port_spi6_spi_cs0   | Connect port spi_cs0 from port group spi6 to this pad.   |
| 0x3   | port_spi7_spi_miso  | Connect port spi_miso from port group spi7 to this pad.  |
| 0x4   | port_usart0_uart_rx | Connect port uart_rx from port group usart0 to this pad. |

Other values are reserved.

# **B\_12\_CFG**

Pad signal configuration.

- Offset: 0x150
- Reset default: 0x18
- Reset mask: 0x7f

#### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_12\_MUX\_SEL

Pad signal port multiplex selection for pad b\_12. The programmed value defines which port is connected to the pad.

- Offset: 0x154
- Reset default: 0x0
- Reset mask: 0x7

```
{"reg": [{"name": "B_12_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
|      |      |       |      |  |

| 31:3<br><b>Bits</b> | Туре | Reset | Reserved<br><b>Name</b> |
|---------------------|------|-------|-------------------------|
| 2:0                 | rw   | 0x0   | B_12_MUX_SEL            |

### B\_12\_MUX\_SEL . B\_12\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_gpio_b_gpio12   | Connect port gpio12 from port group gpio_b to this pad.   |
| 0x2   | port_spi6_spi_miso   | Connect port spi_miso from port group spi6 to this pad.   |
| 0x3   | port_spi7_spi_mosi   | Connect port spi_mosi from port group spi7 to this pad.   |
| 0x4   | port_usart0_uart_rts | Connect port uart_rts from port group usart0 to this pad. |

Other values are reserved.

### **B\_13\_CFG**

Pad signal configuration.

Offset: 0x158Reset default: 0x18Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_13\_MUX\_SEL

Pad signal port multiplex selection for pad b\_13. The programmed value defines which port is connected to the pad.

- Offset: 0x15cReset default: 0x0Reset mask: 0x7
- Fields

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_13_MUX_SEL |

### B\_13\_MUX\_SEL . B\_13\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_gpio_b_gpio13   | Connect port gpio13 from port group gpio_b to this pad.   |
| 0x2   | port_spi6_spi_mosi   | Connect port spi_mosi from port group spi6 to this pad.   |
| 0x3   | port_spi7_spi_cs0    | Connect port spi_cs0 from port group spi7 to this pad.    |
| 0x4   | port_usart0_uart_cts | Connect port uart_cts from port group usart0 to this pad. |

Other values are reserved.

# **B\_14\_CFG**

Pad signal configuration.

Offset: 0x160

• Reset default: 0x18

• Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

• [*]
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_14\_MUX\_SEL

Pad signal port multiplex selection for pad b\_14. The programmed value defines which port is connected to the pad.

- Offset: 0x164
- Reset default: 0x0
- Reset mask: 0x7



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_14_MUX_SEL |

#### B\_14\_MUX\_SEL.B\_14\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio14  | Connect port gpio14 from port group gpio_b to this pad.  |
| 0x2   | port_spi4_spi_sck   | Connect port spi_sck from port group spi4 to this pad.   |
| 0x3   | port_spi7_spi_cs1   | Connect port spi_cs1 from port group spi7 to this pad.   |
| 0x4   | port_usart2_uart_tx | Connect port uart_tx from port group usart2 to this pad. |

Other values are reserved.

# **B\_15\_CFG**

Pad signal configuration.

Offset: 0x168

• Reset default: 0x18

• Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_15\_MUX\_SEL

Pad signal port multiplex selection for pad b\_15. The programmed value defines which port is connected to the pad.

- Offset: 0x16c
- Reset default: 0x0
- Reset mask: 0x7



| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_15_MUX_SEL |

### B\_15\_MUX\_SEL . B\_15\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio15  | Connect port gpio15 from port group gpio_b to this pad.  |
| 0x2   | port_i2c4_i2c_scl   | Connect port i2c_scl from port group i2c4 to this pad.   |
| 0x3   | port_spi4_spi_cs0   | Connect port spi_cs0 from port group spi4 to this pad.   |
| 0x4   | port_usart2_uart_rx | Connect port uart_rx from port group usart2 to this pad. |

Other values are reserved.

# **B\_16\_CFG**

Pad signal configuration.

- Offset: 0x170
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_16\_MUX\_SEL

Pad signal port multiplex selection for pad b\_16. The programmed value defines which port is connected to the pad.

- Offset: 0x174
- Reset default: 0x0

Reset mask: 0x7

#### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_16_MUX_SEL |

### B\_16\_MUX\_SEL . B\_16\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_gpio_b_gpio16   | Connect port gpio16 from port group gpio_b to this pad.   |
| 0x2   | port_i2c4_i2c_sda    | Connect port i2c_sda from port group i2c4 to this pad.    |
| 0x3   | port_spi4_spi_miso   | Connect port spi_miso from port group spi4 to this pad.   |
| 0x4   | port_usart2_uart_rts | Connect port uart_rts from port group usart2 to this pad. |

Other values are reserved.

# **B\_17\_CFG**

Pad signal configuration.

- Offset: 0x178
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_17\_MUX\_SEL

- Offset: 0x17c
- Reset default: 0x0
- Reset mask: 0x7

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_17_MUX_SEL |

### B\_17\_MUX\_SEL . B\_17\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_gpio_b_gpio17   | Connect port gpio17 from port group gpio_b to this pad.   |
| 0x2   | port_spi4_spi_mosi   | Connect port spi_mosi from port group spi4 to this pad.   |
| 0x3   | port_uart1_uart_tx   | Connect port uart_tx from port group uart1 to this pad.   |
| 0x4   | port_usart2_uart_cts | Connect port uart_cts from port group usart2 to this pad. |

Other values are reserved.

# B\_18\_CFG

Pad signal configuration.

- Offset: 0x180
- Reset default: 0x18
- Reset mask: 0x7f

#### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_18\_MUX\_SEL

- Offset: 0x184
- Reset default: 0x0
- Reset mask: 0x7

```
{"reg": [{"name": "B_18_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_18_MUX_SEL |

### B\_18\_MUX\_SEL . B\_18\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio18  | Connect port gpio18 from port group gpio_b to this pad.  |
| 0x2   | port_spi2_spi_sck   | Connect port spi_sck from port group spi2 to this pad.   |
| 0x3   | port_uart1_uart_rx  | Connect port uart_rx from port group uart1 to this pad.  |
| 0x4   | port_usart3_uart_tx | Connect port uart_tx from port group usart3 to this pad. |

Other values are reserved.

# **B\_19\_CFG**

Pad signal configuration.

- Offset: 0x188
- Reset default: 0x18
- Reset mask: 0x7f

### Fields

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_19\_MUX\_SEL

Pad signal port multiplex selection for pad b\_19. The programmed value defines which port is connected to the pad.

- Offset: 0x18cReset default: 0x0Reset mask: 0x7
- Fields

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_19_MUX_SEL |

### B\_19\_MUX\_SEL . B\_19\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_gpio_b_gpio19  | Connect port gpio19 from port group gpio_b to this pad.  |
| 0x2   | port_spi2_spi_cs0   | Connect port spi_cs0 from port group spi2 to this pad.   |
| 0x3   | port_usart1_uart_tx | Connect port uart_tx from port group usart1 to this pad. |
| 0x4   | port_usart3_uart_rx | Connect port uart_rx from port group usart3 to this pad. |

Other values are reserved.

# B\_20\_CFG

Pad signal configuration.

Offset: 0x190Reset default: 0x18Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_20\_MUX\_SEL

Pad signal port multiplex selection for pad b\_20. The programmed value defines which port is connected to the pad.

- Offset: 0x194
- Reset default: 0x0
- Reset mask: 0x7

### **Fields**



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_20_MUX_SEL |

### B\_20\_MUX\_SEL . B\_20\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_gpio_b_gpio20   | Connect port gpio20 from port group gpio_b to this pad.   |
| 0x2   | port_spi2_spi_miso   | Connect port spi_miso from port group spi2 to this pad.   |
| 0x3   | port_usart1_uart_rx  | Connect port uart_rx from port group usart1 to this pad.  |
| 0x4   | port_usart3_uart_rts | Connect port uart_rts from port group usart3 to this pad. |

Other values are reserved.

# B\_21\_CFG

Pad signal configuration.

- Offset: 0x198
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                             |
|------|------|-------|----------|-----------------------------------------|
| 31:7 |      |       |          | Reserved                                |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                   |
| 5    | rw   | 0x0   | slw      |                                         |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low       |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low        |
| 2:1  | rw   | 0x0   | drv      | Driving strength                        |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX |

Bits Type Reset Name driver Description

### B\_21\_MUX\_SEL

Pad signal port multiplex selection for pad b\_21. The programmed value defines which port is connected to the pad.

- Offset: 0x19c
- Reset default: 0x0
- Reset mask: 0x7

#### **Fields**

```
{"reg": [{"name": "B_21_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_21_MUX_SEL |

### B\_21\_MUX\_SEL . B\_21\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_gpio_b_gpio21   | Connect port gpio21 from port group gpio_b to this pad.   |
| 0x2   | port_spi2_spi_mosi   | Connect port spi_mosi from port group spi2 to this pad.   |
| 0x3   | port_usart1_uart_rts | Connect port uart_rts from port group usart1 to this pad. |
| 0x4   | port_usart3_uart_cts | Connect port uart_cts from port group usart3 to this pad. |

Other values are reserved.

### B\_22\_CFG

Pad signal configuration.

- Offset: 0x1a0
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name | Description                       |
|------|------|-------|------|-----------------------------------|
| 31:7 |      |       |      | Reserved                          |
| 6    | rw   | 0x0   | smt  | Schmit trigger enable             |
| 5    | rw   | 0x0   | slw  |                                   |
| 4    | rw   | 0x1   | puen | Pull-Up enable signal, active low |
| 3    | rw   | 0x1   | oen  | Output enable signal, active low  |
| 2:1  | rw   | 0x0   | drv  | Driving strength                  |

| Bits | Type | Reset<br>0x0 | Name<br>chip2pad | <b>Description</b> that connects to the pads TX driver |
|------|------|--------------|------------------|--------------------------------------------------------|
|      |      |              |                  | differ                                                 |

# B\_22\_MUX\_SEL

Pad signal port multiplex selection for pad b\_22. The programmed value defines which port is connected to the pad.

Offset: 0x1a4Reset default: 0x0Reset mask: 0x7

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_22_MUX_SEL |

### B\_22\_MUX\_SEL . B\_22\_MUX\_SEL

| Value | Name                 | Description                                               |
|-------|----------------------|-----------------------------------------------------------|
| 0x0   | register             | Connects the Pad to the internal configuration register.  |
| 0x1   | port_gpio_b_gpio22   | Connect port gpio22 from port group gpio_b to this pad.   |
| 0x2   | port_spi3_spi_sck    | Connect port spi_sck from port group spi3 to this pad.    |
| 0x3   | port_spi8_spi_sck    | Connect port spi_sck from port group spi8 to this pad.    |
| 0x4   | port_usart1_uart_cts | Connect port uart_cts from port group usart1 to this pad. |

Other values are reserved.

# **B\_23\_CFG**

Pad signal configuration.

- Offset: 0x1a8
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name | Description                       |
|------|------|-------|------|-----------------------------------|
| 31:7 |      |       |      | Reserved                          |
| 6    | rw   | 0x0   | smt  | Schmit trigger enable             |
| 5    | rw   | 0x0   | slw  |                                   |
| 4    | rw   | 0x1   | puen | Pull-Up enable signal, active low |
| 3    | rw   | 0x1   | oen  | Output enable signal, active low  |
|      |      |       |      |                                   |

| 2:1         | Type | 0x0   | drv         | Driving strength                               |
|-------------|------|-------|-------------|------------------------------------------------|
| <b>Bits</b> |      | Reset | <b>Name</b> | Description                                    |
| 0           | rw   | 0x0   | chip2pad    | The signal that connects to the pads TX driver |

# B\_23\_MUX\_SEL

Pad signal port multiplex selection for pad b\_23. The programmed value defines which port is connected to the pad.

- Offset: 0x1ac
- Reset default: 0x0
- Reset mask: 0x7

#### **Fields**

```
{"reg": [{"name": "B_23_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_23_MUX_SEL |

### B\_23\_MUX\_SEL . B\_23\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rst   | Connect port eth_rst from port group eth to this pad.    |
| 0x2   | port_gpio_b_gpio23 | Connect port gpio23 from port group gpio_b to this pad.  |
| 0x3   | port_spi3_spi_cs0  | Connect port spi_cs0 from port group spi3 to this pad.   |
| 0x4   | port_spi8_spi_cs0  | Connect port spi_cs0 from port group spi8 to this pad.   |

Other values are reserved.

### B\_24\_CFG

Pad signal configuration.

- Offset: 0x1b0
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name | Description                       |
|------|------|-------|------|-----------------------------------|
| 31:7 |      |       |      | Reserved                          |
| 6    | rw   | 0x0   | smt  | Schmit trigger enable             |
| 5    | rw   | 0x0   | slw  |                                   |
| 4    | rw   | 0x1   | puen | Pull-Up enable signal, active low |
| 3    | rw   | 0x1   | oen  | Output enable signal, active low  |

| Bit\$ | Туфе | Reset | Name     | <b>Description</b> gth                         |
|-------|------|-------|----------|------------------------------------------------|
| 0     | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_24\_MUX\_SEL

 $Pad\ signal\ port\ multiplex\ selection\ for\ pad\ b\_24.\ The\ programmed\ value\ defines\ which\ port\ is\ connected\ to\ the\ pad.$ 

- Offset: 0x1b4
- Reset default: 0x0
- Reset mask: 0x7

### Fields

```
{"reg": [{"name": "B_24_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_24_MUX_SEL |

### B\_24\_MUX\_SEL . B\_24\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rxck  | Connect port eth_rxck from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio24 | Connect port gpio24 from port group gpio_b to this pad.  |
| 0x3   | port_spi3_spi_miso | Connect port spi_miso from port group spi3 to this pad.  |
| 0x4   | port_spi8_spi_miso | Connect port spi_miso from port group spi8 to this pad.  |

Other values are reserved.

### **B\_25\_CFG**

Pad signal configuration.

- Offset: 0x1b8
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name | Description                       |
|------|------|-------|------|-----------------------------------|
| 31:7 |      |       |      | Reserved                          |
| 6    | rw   | 0x0   | smt  | Schmit trigger enable             |
| 5    | rw   | 0x0   | slw  |                                   |
| 4    | rw   | 0x1   | puen | Pull-Up enable signal, active low |

| Bits<br>3 | Type | Reset<br>0x1 | Name<br>oen | <b>Description</b> Output enable signal, active low |
|-----------|------|--------------|-------------|-----------------------------------------------------|
| 2:1       | rw   | 0x0          | drv         | Driving strength                                    |
| 0         | rw   | 0x0          | chip2pad    | The signal that connects to the pads TX driver      |

# B\_25\_MUX\_SEL

Pad signal port multiplex selection for pad b\_25. The programmed value defines which port is connected to the pad.

Offset: 0x1bcReset default: 0x0Reset mask: 0x7

### Fields

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_25_MUX_SEL |

### B\_25\_MUX\_SEL . B\_25\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rxctl | Connect port eth_rxctl from port group eth to this pad.  |
| 0x2   | port_gpio_b_gpio25 | Connect port gpio25 from port group gpio_b to this pad.  |
| 0x3   | port_spi3_spi_mosi | Connect port spi_mosi from port group spi3 to this pad.  |
| 0x4   | port_spi8_spi_mosi | Connect port spi_mosi from port group spi8 to this pad.  |

Other values are reserved.

# B\_26\_CFG

Pad signal configuration.

- Offset: 0x1c0
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name | Description           |
|------|------|-------|------|-----------------------|
| 31:7 |      |       |      | Reserved              |
| 6    | rw   | 0x0   | smt  | Schmit trigger enable |
|      |      |       |      |                       |

| 5<br>Bits | _rw<br><b>Type</b> | 0x0<br><b>Reset</b> | slw<br><b>Name</b> | Description                                    |
|-----------|--------------------|---------------------|--------------------|------------------------------------------------|
| 4         | rw                 | 0x1                 | puen               | Pull-Up enable signal, active low              |
| 3         | rw                 | 0x1                 | oen                | Output enable signal, active low               |
| 2:1       | rw                 | 0x0                 | drv                | Driving strength                               |
| 0         | rw                 | 0x0                 | chip2pad           | The signal that connects to the pads TX driver |

# B\_26\_MUX\_SEL

Pad signal port multiplex selection for pad b\_26. The programmed value defines which port is connected to the pad.

- Offset: 0x1c4
- Reset default: 0x0
- Reset mask: 0x7

### Fields

```
{"reg": [{"name": "B_26_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_26_MUX_SEL |

### B\_26\_MUX\_SEL . B\_26\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rxd0  | Connect port eth_rxd0 from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio26 | Connect port gpio26 from port group gpio_b to this pad.  |
| 0x3   | port_spi1_spi_sck  | Connect port spi_sck from port group spi1 to this pad.   |
| 0x4   | port_spi9_spi_sck  | Connect port spi_sck from port group spi9 to this pad.   |

Other values are reserved.

# **B\_27\_CFG**

Pad signal configuration.

- Offset: 0x1c8
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},

4
```

| Bits | Туре | Reset | Name | Description           |
|------|------|-------|------|-----------------------|
| 31:7 |      |       |      | Reserved              |
| 6    | rw   | 0x0   | smt  | Schmit trigger enable |

| Biss | Тууре | Reset | Name     | Description                                    |
|------|-------|-------|----------|------------------------------------------------|
| 4    | rw    | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw    | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw    | 0x0   | drv      | Driving strength                               |
| 0    | rw    | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_27\_MUX\_SEL

Pad signal port multiplex selection for pad b\_27. The programmed value defines which port is connected to the pad.

- Offset: 0x1ccReset default: 0x0Reset mask: 0x7
- **Fields**

```
{"reg": [{"name": "B_27_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_27_MUX_SEL |

### B\_27\_MUX\_SEL . B\_27\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rxd1  | Connect port eth_rxd1 from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio27 | Connect port gpio27 from port group gpio_b to this pad.  |
| 0x3   | port_spi1_spi_cs0  | Connect port spi_cs0 from port group spi1 to this pad.   |
| 0x4   | port_spi9_spi_cs0  | Connect port spi_cs0 from port group spi9 to this pad.   |

Other values are reserved.

### **B\_28\_CFG**

Pad signal configuration.

- Offset: 0x1d0
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name | Description |
|------|------|-------|------|-------------|
| 31:7 |      |       |      | Reserved    |
|      |      |       |      |             |

| 6<br>Bits | rw<br>T <b>ype</b> | 0x0<br>Reset | smt<br><b>Name</b> | Schmit trigger enable<br>Description           |
|-----------|--------------------|--------------|--------------------|------------------------------------------------|
| 5         | rw                 | 0x0          | slw                |                                                |
| 4         | rw                 | 0x1          | puen               | Pull-Up enable signal, active low              |
| 3         | rw                 | 0x1          | oen                | Output enable signal, active low               |
| 2:1       | rw                 | 0x0          | drv                | Driving strength                               |
| 0         | rw                 | 0x0          | chip2pad           | The signal that connects to the pads TX driver |

# B\_28\_MUX\_SEL

Pad signal port multiplex selection for pad b\_28. The programmed value defines which port is connected to the pad.

- Offset: 0x1d4
- Reset default: 0x0
- Reset mask: 0x7

### Fields

```
{"reg": [{"name": "B_28_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_28_MUX_SEL |

### B\_28\_MUX\_SEL . B\_28\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rxd2  | Connect port eth_rxd2 from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio28 | Connect port gpio28 from port group gpio_b to this pad.  |
| 0x3   | port_spi1_spi_miso | Connect port spi_miso from port group spi1 to this pad.  |
| 0x4   | port_spi9_spi_miso | Connect port spi_miso from port group spi9 to this pad.  |

Other values are reserved.

# **B\_29\_CFG**

Pad signal configuration.

- Offset: 0x1d8
- Reset default: 0x18
- Reset mask: 0x7f

| Bitis7 | Туре | Reset | Name     | Beseripaton                                    |
|--------|------|-------|----------|------------------------------------------------|
| 6      | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5      | rw   | 0x0   | slw      |                                                |
| 4      | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3      | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1    | rw   | 0x0   | drv      | Driving strength                               |
| 0      | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_29\_MUX\_SEL

Pad signal port multiplex selection for pad b\_29. The programmed value defines which port is connected to the pad.

- Offset: 0x1dc
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "B_29_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_29_MUX_SEL |

### B\_29\_MUX\_SEL . B\_29\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_rxd3  | Connect port eth_rxd3 from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio29 | Connect port gpio29 from port group gpio_b to this pad.  |
| 0x3   | port_spi1_spi_mosi | Connect port spi_mosi from port group spi1 to this pad.  |
| 0x4   | port_spi9_spi_mosi | Connect port spi_mosi from port group spi9 to this pad.  |

Other values are reserved.

# **B\_30\_CFG**

Pad signal configuration.

- Offset: 0x1e0
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_30\_MUX\_SEL

Pad signal port multiplex selection for pad b\_30. The programmed value defines which port is connected to the pad.

- Offset: 0x1e4
- Reset default: 0x0
- Reset mask: 0x7

#### Fields

```
{"reg": [{"name": "B_30_MUX_SEL", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": {"lanes": 1, "fontsize": 10, '
```

| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_30_MUX_SEL |

### B\_30\_MUX\_SEL . B\_30\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_can1_can_tx   | Connect port can_tx from port group can1 to this pad.    |
| 0x2   | port_eth_eth_txck  | Connect port eth_txck from port group eth to this pad.   |
| 0x3   | port_gpio_b_gpio30 | Connect port gpio30 from port group gpio_b to this pad.  |
| 0x4   | port_spi10_spi_sck | Connect port spi_sck from port group spi10 to this pad.  |

Other values are reserved.

# **B\_31\_CFG**

Pad signal configuration.

- Offset: 0x1e8
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits": | : 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|---------------------------------------|-------------------------------------------------------------------------------------------------|
| 1                                     | <b>•</b>                                                                                        |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_31\_MUX\_SEL

Pad signal port multiplex selection for pad b\_31. The programmed value defines which port is connected to the pad.

- Offset: 0x1ec
- Reset default: 0x0
- Reset mask: 0x7

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_31_MUX_SEL |

### B\_31\_MUX\_SEL . B\_31\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_can1_can_rx   | Connect port can_rx from port group can1 to this pad.    |
| 0x2   | port_eth_eth_txctl | Connect port eth_txctl from port group eth to this pad.  |
| 0x3   | port_gpio_b_gpio31 | Connect port gpio31 from port group gpio_b to this pad.  |
| 0x4   | port_spi10_spi_cs0 | Connect port spi_cs0 from port group spi10 to this pad.  |

Other values are reserved.

# **B\_32\_CFG**

Pad signal configuration.

- Offset: 0x1f0
- Reset default: 0x18
- Reset mask: 0x7f

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_32\_MUX\_SEL

Pad signal port multiplex selection for pad b\_32. The programmed value defines which port is connected to the pad.

- Offset: 0x1f4
- Reset default: 0x0
- Reset mask: 0x7

### Fields



| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_32_MUX_SEL |

#### B\_32\_MUX\_SEL . B\_32\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_txd0   | Connect port eth_txd0 from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio32  | Connect port gpio32 from port group gpio_b to this pad.  |
| 0x3   | port_pwm1_pwm0      | Connect port pwm0 from port group pwm1 to this pad.      |
| 0x4   | port_spi10_spi_miso | Connect port spi_miso from port group spi10 to this pad. |

Other values are reserved.

### **B\_33\_CFG**

Pad signal configuration.

- Offset: 0x1f8
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_33\_MUX\_SEL

Pad signal port multiplex selection for pad b\_33. The programmed value defines which port is connected to the pad.

- Offset: 0x1fc
- Reset default: 0x0
- Reset mask: 0x7

### Fields



| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:3 |      |       | Reserved     |
| 2:0  | rw   | 0x0   | B_33_MUX_SEL |

### B\_33\_MUX\_SEL . B\_33\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_txd1   | Connect port eth_txd1 from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio33  | Connect port gpio33 from port group gpio_b to this pad.  |
| 0x3   | port_pwm1_pwm1      | Connect port pwm1 from port group pwm1 to this pad.      |
| 0x4   | port_spi10_spi_mosi | Connect port spi_mosi from port group spi10 to this pad. |

Other values are reserved.

### **B\_34\_CFG**

Pad signal configuration.

- Offset: 0x200
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_34\_MUX\_SEL

Pad signal port multiplex selection for pad b\_34. The programmed value defines which port is connected to the pad.

- Offset: 0x204
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_34_MUX_SEL |

#### B\_34\_MUX\_SEL . B\_34\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_txd2  | Connect port eth_txd2 from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio34 | Connect port gpio34 from port group gpio_b to this pad.  |
| 0x3   | port_pwm1_pwm2     | Connect port pwm2 from port group pwm1 to this pad.      |

# **B\_35\_CFG**

Pad signal configuration.

- Offset: 0x208
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits": | : 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|---------------------------------------|-------------------------------------------------------------------------------------------------|
| 1                                     | <b>•</b>                                                                                        |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_35\_MUX\_SEL

Pad signal port multiplex selection for pad b\_35. The programmed value defines which port is connected to the pad.

- Offset: 0x20c
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_35_MUX_SEL |

## B\_35\_MUX\_SEL . B\_35\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_eth_eth_txd3  | Connect port eth_txd3 from port group eth to this pad.   |
| 0x2   | port_gpio_b_gpio35 | Connect port gpio35 from port group gpio_b to this pad.  |
| 0x3   | port_pwm1_pwm3     | Connect port pwm3 from port group pwm1 to this pad.      |

# **B\_36\_CFG**

Pad signal configuration.

- Offset: 0x210
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bit | : 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|------------------------------------|-------------------------------------------------------------------------------------------------|
| 4                                  | Þ                                                                                               |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_36\_MUX\_SEL

Pad signal port multiplex selection for pad b\_36. The programmed value defines which port is connected to the pad.

- Offset: 0x214
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_36_MUX_SEL |

## B\_36\_MUX\_SEL . B\_36\_MUX\_SEL

| Value | Name               | Description                                              |
|-------|--------------------|----------------------------------------------------------|
| 0x0   | register           | Connects the Pad to the internal configuration register. |
| 0x1   | port_cam1_cam_pclk | Connect port cam_pclk from port group cam1 to this pad.  |
| 0x2   | port_eth_eth_mdio  | Connect port eth_mdio from port group eth to this pad.   |
| 0x3   | port_gpio_b_gpio36 | Connect port gpio36 from port group gpio_b to this pad.  |

# **B\_37\_CFG**

Pad signal configuration.

- Offset: 0x218
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits | ": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|-------------------------------------|--------------------------------------------------------------------------------------------------|
| 1                                   | <br>                                                                                             |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_37\_MUX\_SEL

Pad signal port multiplex selection for pad b\_37. The programmed value defines which port is connected to the pad.

- Offset: 0x21c
- Reset default: 0x0
- Reset mask: 0x3

### **Fields**



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_37_MUX_SEL |

## B\_37\_MUX\_SEL . B\_37\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_cam1_cam_vsync | Connect port cam_vsync from port group cam1 to this pad. |
| 0x2   | port_eth_eth_mdc    | Connect port eth_mdc from port group eth to this pad.    |
| 0x3   | port_gpio_b_gpio37  | Connect port gpio37 from port group gpio_b to this pad.  |

# **B\_38\_CFG**

Pad signal configuration.

- Offset: 0x220
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits": | : 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|---------------------------------------|-------------------------------------------------------------------------------------------------|
| 1                                     | <b>•</b>                                                                                        |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

## B\_38\_MUX\_SEL

Pad signal port multiplex selection for pad b\_38. The programmed value defines which port is connected to the pad.

- Offset: 0x224
- Reset default: 0x0
- Reset mask: 0x3

### **Fields**



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_38_MUX_SEL |

## B\_38\_MUX\_SEL . B\_38\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_cam1_cam_hsync | Connect port cam_hsync from port group cam1 to this pad. |
| 0x2   | port_gpio_b_gpio38  | Connect port gpio38 from port group gpio_b to this pad.  |
| 0x3   | port_spi10_spi_sck  | Connect port spi_sck from port group spi10 to this pad.  |

# **B\_39\_CFG**

Pad signal configuration.

- Offset: 0x228
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bit | ": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|------------------------------------|--------------------------------------------------------------------------------------------------|
| [4]                                |                                                                                                  |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_39\_MUX\_SEL

Pad signal port multiplex selection for pad b\_39. The programmed value defines which port is connected to the pad.

- Offset: 0x22c
- Reset default: 0x0
- Reset mask: 0x3

### **Fields**



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_39_MUX_SEL |

## B\_39\_MUX\_SEL . B\_39\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam1_cam_data0_i | Connect port cam_data0_i from port group cam1 to this pad. |
| 0x2   | port_gpio_b_gpio39    | Connect port gpio39 from port group gpio_b to this pad.    |
| 0x3   | port_spi10_spi_cs0    | Connect port spi_cs0 from port group spi10 to this pad.    |

# B\_40\_CFG

Pad signal configuration.

- Offset: 0x230
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits": | : 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|---------------------------------------|-------------------------------------------------------------------------------------------------|
| 1                                     | <b>•</b>                                                                                        |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_40\_MUX\_SEL

Pad signal port multiplex selection for pad b\_40. The programmed value defines which port is connected to the pad.

- Offset: 0x234
- Reset default: 0x0
- Reset mask: 0x3

### **Fields**



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_40_MUX_SEL |

## B\_40\_MUX\_SEL . B\_40\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam1_cam_data1_i | Connect port cam_data1_i from port group cam1 to this pad. |
| 0x2   | port_gpio_b_gpio40    | Connect port gpio40 from port group gpio_b to this pad.    |
| 0x3   | port_spi10_spi_miso   | Connect port spi_miso from port group spi10 to this pad.   |

# **B\_41\_CFG**

Pad signal configuration.

- Offset: 0x238
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bit | ": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|------------------------------------|--------------------------------------------------------------------------------------------------|
| 4                                  |                                                                                                  |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

## B\_41\_MUX\_SEL

Pad signal port multiplex selection for pad b\_41. The programmed value defines which port is connected to the pad.

- Offset: 0x23c
- Reset default: 0x0
- Reset mask: 0x3

### **Fields**



| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_41_MUX_SEL |

## B\_41\_MUX\_SEL . B\_41\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam1_cam_data2_i | Connect port cam_data2_i from port group cam1 to this pad. |
| 0x2   | port_gpio_b_gpio41    | Connect port gpio41 from port group gpio_b to this pad.    |
| 0x3   | port_spi10_spi_mosi   | Connect port spi_mosi from port group spi10 to this pad.   |

# **B\_42\_CFG**

Pad signal configuration.

- Offset: 0x240
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits | ": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|-------------------------------------|--------------------------------------------------------------------------------------------------|
| 1                                   | <br>                                                                                             |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

## B\_42\_MUX\_SEL

Pad signal port multiplex selection for pad b\_42. The programmed value defines which port is connected to the pad.

- Offset: 0x244
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Type | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_42_MUX_SEL |

## B\_42\_MUX\_SEL . B\_42\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam1_cam_data3_i | Connect port cam_data3_i from port group cam1 to this pad. |
| 0x2   | port_can0_can_tx      | Connect port can_tx from port group can0 to this pad.      |
| 0x3   | port_gpio_b_gpio42    | Connect port gpio42 from port group gpio_b to this pad.    |

# **B\_43\_CFG**

Pad signal configuration.

- Offset: 0x248
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits": | : 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|---------------------------------------|-------------------------------------------------------------------------------------------------|
| 1                                     | <b>•</b>                                                                                        |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

## B\_43\_MUX\_SEL

Pad signal port multiplex selection for pad b\_43. The programmed value defines which port is connected to the pad.

- Offset: 0x24c
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_43_MUX_SEL |

## B\_43\_MUX\_SEL . B\_43\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam1_cam_data4_i | Connect port cam_data4_i from port group cam1 to this pad. |
| 0x2   | port_can0_can_rx      | Connect port can_rx from port group can0 to this pad.      |
| 0x3   | port_gpio_b_gpio43    | Connect port gpio43 from port group gpio_b to this pad.    |

# B\_44\_CFG

Pad signal configuration.

- Offset: 0x250
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits | ": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|-------------------------------------|--------------------------------------------------------------------------------------------------|
| 1                                   | <br>                                                                                             |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

## B\_44\_MUX\_SEL

Pad signal port multiplex selection for pad b\_44. The programmed value defines which port is connected to the pad.

- Offset: 0x254
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_44_MUX_SEL |

## B\_44\_MUX\_SEL . B\_44\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam1_cam_data5_i | Connect port cam_data5_i from port group cam1 to this pad. |
| 0x2   | port_gpio_b_gpio44    | Connect port gpio44 from port group gpio_b to this pad.    |
| 0x3   | port_pwm1_pwm0        | Connect port pwm0 from port group pwm1 to this pad.        |

# **B\_45\_CFG**

Pad signal configuration.

- Offset: 0x258
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits": | : 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|---------------------------------------|-------------------------------------------------------------------------------------------------|
| 1                                     | <b>•</b>                                                                                        |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_45\_MUX\_SEL

Pad signal port multiplex selection for pad b\_45. The programmed value defines which port is connected to the pad.

- Offset: 0x25c
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_45_MUX_SEL |

## B\_45\_MUX\_SEL . B\_45\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam1_cam_data6_i | Connect port cam_data6_i from port group cam1 to this pad. |
| 0x2   | port_gpio_b_gpio45    | Connect port gpio45 from port group gpio_b to this pad.    |
| 0x3   | port_pwm1_pwm1        | Connect port pwm1 from port group pwm1 to this pad.        |

# **B\_46\_CFG**

Pad signal configuration.

- Offset: 0x260
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits | ": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|-------------------------------------|--------------------------------------------------------------------------------------------------|
| 1                                   | <br>                                                                                             |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_46\_MUX\_SEL

Pad signal port multiplex selection for pad b\_46. The programmed value defines which port is connected to the pad.

- Offset: 0x264
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_46_MUX_SEL |

## B\_46\_MUX\_SEL . B\_46\_MUX\_SEL

| Value | Name                  | Description                                                |
|-------|-----------------------|------------------------------------------------------------|
| 0x0   | register              | Connects the Pad to the internal configuration register.   |
| 0x1   | port_cam1_cam_data7_i | Connect port cam_data7_i from port group cam1 to this pad. |
| 0x2   | port_gpio_b_gpio46    | Connect port gpio46 from port group gpio_b to this pad.    |
| 0x3   | port_pwm1_pwm2        | Connect port pwm2 from port group pwm1 to this pad.        |

# **B\_47\_CFG**

Pad signal configuration.

- Offset: 0x268
- Reset default: 0x18
- Reset mask: 0x7f

| {"reg": [{"name": "chip2pad", "bits": | : 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90}, |
|---------------------------------------|-------------------------------------------------------------------------------------------------|
| 1                                     | <b>•</b>                                                                                        |

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# B\_47\_MUX\_SEL

Pad signal port multiplex selection for pad b\_47. The programmed value defines which port is connected to the pad.

- Offset: 0x26c
- Reset default: 0x0
- Reset mask: 0x3

### Fields



| Bits | Туре | Reset | Name         |
|------|------|-------|--------------|
| 31:2 |      |       | Reserved     |
| 1:0  | rw   | 0x0   | B_47_MUX_SEL |

## B\_47\_MUX\_SEL . B\_47\_MUX\_SEL

| Value | Name                   | Description                                                 |
|-------|------------------------|-------------------------------------------------------------|
| 0x0   | register               | Connects the Pad to the internal configuration register.    |
| 0x1   | port_fll_cva6_clk_cva6 | Connect port clk_cva6 from port group fll_cva6 to this pad. |
| 0x2   | port_gpio_b_gpio47     | Connect port gpio47 from port group gpio_b to this pad.     |
| 0x3   | port_pwm1_pwm3         | Connect port pwm3 from port group pwm1 to this pad.         |

# OT\_SPI\_00\_CFG

Pad signal configuration.

- Offset: 0x270
- Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name     | Description                                    |
|------|------|-------|----------|------------------------------------------------|
| 31:7 |      |       |          | Reserved                                       |
| 6    | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5    | rw   | 0x0   | slw      |                                                |
| 4    | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3    | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1  | rw   | 0x0   | drv      | Driving strength                               |
| 0    | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

## OT\_SPI\_00\_MUX\_SEL

Pad signal port multiplex selection for pad ot\_spi\_00. The programmed value defines which port is connected to the pad.

- Offset: 0x274
- Reset default: 0x0
- Reset mask: 0x1

#### Fields



| Bits | Туре | Reset | Name              |
|------|------|-------|-------------------|
| 31:1 |      |       | Reserved          |
| 0    | rw   | 0x0   | OT_SPI_00_MUX_SEL |

### OT\_SPI\_00\_MUX\_SEL . OT\_SPI\_00\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_spi_ot_spi_sck | Connect port spi_sck from port group spi_ot to this pad. |

## OT\_SPI\_01\_CFG

Pad signal configuration.

- Offset: 0x278
- Reset default: 0x18
- Reset mask: 0x7f



| 31:7<br><b>Bits</b> | Туре | Reset | Name     | Reserved<br>Description                        |
|---------------------|------|-------|----------|------------------------------------------------|
| 6                   | rw   | 0x0   | smt      | Schmit trigger enable                          |
| 5                   | rw   | 0x0   | slw      |                                                |
| 4                   | rw   | 0x1   | puen     | Pull-Up enable signal, active low              |
| 3                   | rw   | 0x1   | oen      | Output enable signal, active low               |
| 2:1                 | rw   | 0x0   | drv      | Driving strength                               |
| 0                   | rw   | 0x0   | chip2pad | The signal that connects to the pads TX driver |

# OT\_SPI\_01\_MUX\_SEL

Pad signal port multiplex selection for pad ot\_spi\_01. The programmed value defines which port is connected to the pad.

- Offset: 0x27c
  Reset default: 0x0
  Reset mask: 0x1
- Fields

```
{"reg": [{"name": "OT_SPI_01_MUX_SEL", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {"lanes": 1, "fontsize":
```

| Bits | Туре | Reset | Name              |
|------|------|-------|-------------------|
| 31:1 |      |       | Reserved          |
| 0    | rw   | 0x0   | OT_SPI_01_MUX_SEL |

### OT\_SPI\_01\_MUX\_SEL . OT\_SPI\_01\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_spi_ot_spi_csn | Connect port spi_csn from port group spi_ot to this pad. |

## OT\_SPI\_02\_CFG

Pad signal configuration.

- Offset: 0x280Reset default: 0x18
- Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name | Description           |
|------|------|-------|------|-----------------------|
| 31:7 |      |       |      | Reserved              |
| 6    | rw   | 0x0   | smt  | Schmit trigger enable |
| 5    | rw   | 0x0   | slw  |                       |
|      |      |       |      |                       |

| 4<br>Bits | Type | 0x1<br>Reset | puen<br><b>Name</b> | Pull-Up enable signal, active low<br>Description |
|-----------|------|--------------|---------------------|--------------------------------------------------|
| 3         | rw   | 0x1          | oen                 | Output enable signal, active low                 |
| 2:1       | rw   | 0x0          | drv                 | Driving strength                                 |
| 0         | rw   | 0x0          | chip2pad            | The signal that connects to the pads TX driver   |

# OT\_SPI\_02\_MUX\_SEL

Pad signal port multiplex selection for pad ot\_spi\_02. The programmed value defines which port is connected to the pad.

Offset: 0x284Reset default: 0x0Reset mask: 0x1

#### Fields



| Bits | Туре | Reset | Name              |
|------|------|-------|-------------------|
| 31:1 |      |       | Reserved          |
| 0    | rw   | 0x0   | OT_SPI_02_MUX_SEL |

### OT\_SPI\_02\_MUX\_SEL . OT\_SPI\_02\_MUX\_SEL

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_spi_ot_spi_sd0 | Connect port spi_sd0 from port group spi_ot to this pad. |

## OT\_SPI\_03\_CFG

Pad signal configuration.

Offset: 0x288Reset default: 0x18Reset mask: 0x7f

```
{"reg": [{"name": "chip2pad", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "drv", "bits": 2, "attr": ["rw"], "rotate": -90},
```

| Bits | Туре | Reset | Name | Description                       |
|------|------|-------|------|-----------------------------------|
| 31:7 |      |       |      | Reserved                          |
| 6    | rw   | 0x0   | smt  | Schmit trigger enable             |
| 5    | rw   | 0x0   | slw  |                                   |
| 4    | rw   | 0x1   | puen | Pull-Up enable signal, active low |
| 3    | rw   | 0x1   | oen  | Output enable signal, active low  |
| 2:1  | rw   | 0x0   | drv  | Driving strength                  |
|      |      |       |      |                                   |

| 0 rw 0x0 chip2pad    | The signal that connects to the pads TX |
|----------------------|-----------------------------------------|
| Bits Type Reset Name | Description                             |

# OT\_SPI\_03\_MUX\_SEL

Pad signal port multiplex selection for pad ot\_spi\_03. The programmed value defines which port is connected to the pad.

- Offset: 0x28c
- Reset default: 0x0
- Reset mask: 0x1

### Fields



| Bits | Туре | Reset | Name              |
|------|------|-------|-------------------|
| 31:1 |      |       | Reserved          |
| 0    | rw   | 0x0   | OT_SPI_03_MUX_SEL |

## $OT\_SPI\_03\_MUX\_SEL \;.\; OT\_SPI\_03\_MUX\_SEL$

| Value | Name                | Description                                              |
|-------|---------------------|----------------------------------------------------------|
| 0x0   | register            | Connects the Pad to the internal configuration register. |
| 0x1   | port_spi_ot_spi_sd1 | Connect port spi_sd1 from port group spi_ot to this pad. |