

### Introduction:

A UART (Universal Asynchronous Receiver/Transmitter) is the microchip with programming that controls a computer's interface to its attached serial devices. Specifically, it provides the computer with the RS-232C Data Terminal Equipment (DTE) interface so that it can "talk" to and exchange data with modems and other serial devices. it Converts the bytes received from the computer along parallel circuits into a single serial bit stream for outbound transmission. And then Adds a parity bit (if it's been selected) on outbound transmissions and checks the parity of incoming bytes (if selected) and discards the parity bit. In order to receive your data correctly, the transmitter and receiver must agree on the baud rate. The baud rate is the rate at which the data is transmitted. For example, 9600 baud mean 9600 bits per second.



The transmitter consists of 4 sub modules:

- Parity generation
- Frame generator
- Baud rate generator
- PISO register

## Architecture of the transmitter



# Parity generator

| signal      | type                                      |
|-------------|-------------------------------------------|
| data_in     | Input: 8 or 7 bits                        |
| Parity_type | Input :2-bits input specifies parity type |
| reset       | Input :Master reset for all modules       |
| Parity out  | 1-bit output                              |

After the data is received the module checks the parity type in which we have 4 cases:

No parity:

In this case the parity outputted equal '1'

• Odd parity:

If the number of ones in data is odd then parity ='0' other otherwise '1'

Even parity:

If the number of ones in data is even then parity ='0' other otherwise '1'

Parallel parity:

it can be considered somewhat like no parity case but in this case the parity Is odd and connected PISO register



# Baud rate generator:

| signal    | type                               |
|-----------|------------------------------------|
| clock     | Input:50MHz frequency              |
| baud rate | 2-bits input specify baud rate     |
| reset     | Master reset for all modules       |
| Baud_out  | 1-bit output in the form of pulses |

we can control frequency of input clock through it, we have four choices for our project each choice make baud rate works as a clock with specific frequency for example, if user selects "00" baud rate will change its state from 0 to 1 or the opposite every 1063 cycles of input clock and so on for other cases integer 'I' changes when user enter his select and has a value relative to user select we have a counter which increments by 1 when counter changes its value we check a statement using always block if this statement is valid the baud rate will change output if not the output will be the same the statement is (count % i) so at 'I' or its multiples the output will change



# Frame generator:

| signal      | type                                                                   |
|-------------|------------------------------------------------------------------------|
| Parity_out  | Input: 1-bit the output of parity module                               |
| baud rate   | Input:2-bits input specifies baud rate                                 |
| reset       | Input: Master reset for all modules                                    |
| stop bits   | Input: low when using 1 stop bit, high when using two stop bits        |
| data_length | Input : 1-bit low when using 7 data bits, high when using 8            |
| Data_in     | Input: 8 or 7 bits                                                     |
| Parity_type | Input :2-bits input specifies parity type                              |
| Frame_out   | Output : 12-bit contain the data_in , stop bits, start bits and parity |

It receives the input data ,getting its size form data length, and concatenates the start bit at first . then check the if there is no parity or not . finally, it adds the stop bits based on the input then sends the output to the PISO register

```
VSIM 55> run -all
        0 //the expected output : xxxxxxxxxxx
        2 //the expected output : 11111111111
        4 //the expected output : 11101100110
        6 //the expected output : 11111111111
        8 //the expected output : 11101100110
        10 //the expected output : 11111111111
       12 //the expected output : 11011010110
        14 //the expected output : 11111111111
        16 //the expected output : 11011010110
        18 //the expected output : 11111111111
        20 //the expected output : 11101100110
        22 //the expected output : 11111111111
        24 //the expected output : 11101100110
        26 //the expected output : 11111111111
        28 //the expected output : 11011010110
        30 //the expected output : 11111111111
        32 //the expected output : 10011010110
```

# PISO register:

| signal      | type                                                                        |
|-------------|-----------------------------------------------------------------------------|
| Frame_out   | Input: 12-bit contain the data_in , stop bits, start bits and parity        |
| Baud_out    | Input: 1-bit in the form of pulses                                          |
| Data_in     | Input: 8 or 7 bits                                                          |
| reset       | Input: Master reset for all modules                                         |
| stop bits   | Input: low when using 1 stop bit, high when using two stop bits             |
| data_length | Input: 1-bit low when using 7 data bits, high when using 8                  |
| send        | Input: 1-bit high when sending data otherwise low                           |
| Parity_type | Input :2-bits input specifies parity type                                   |
| Data_out    | Output : output data sent to the receiver                                   |
| P_parity    | Output : 1-bit parallel odd parity output, low when using the frame parity. |
| Tx_active   | Output:1-bit high when transmitting otherwise low                           |
| Tx_done     | Output: 1-bit high when transmitting is done                                |

receive all the outputs from previous circuits and then outputs it Serial. By shifting all the input



# Top module:

| signal      | type                                                                        |
|-------------|-----------------------------------------------------------------------------|
| clock       | Input: 50MHz frequency                                                      |
| baud rate   | Input:2-bits input specifies baud rate                                      |
| Data_in     | Input: 8 or 7 bits                                                          |
| reset       | Input: Master reset for all modules                                         |
| stop bits   | Input: low when using 1 stop bit, high when using two stop bits             |
| data_length | Input : 1-bit low when using 7 data bits, high when using 8                 |
| send        | Input: 1-bit high when sending data otherwise low                           |
| Parity_type | Input :2-bits input specifies parity type                                   |
| Data_out    | Output : output data sent to the reciever                                   |
| P_parity    | Output : 1-bit parallel odd parity output, low when using the frame parity. |
| Tx_active   | Output:1-bit high when transmitting otherwise low                           |
| Tx_done     | Output: 1-bit high when transmitting is done                                |

# IC pin diagram:



# Wave simulation output:



| V   |           |          |             |   | J      |     |         |
|-----|-----------|----------|-------------|---|--------|-----|---------|
|     | t data_in | data_out | p_parity_ou | t | tx_act | ive | tx_done |
| ŧ   | 0         | 1 xx     | 1           | 0 | 0      | 0   |         |
| ŧ   | 5         | 0 6a     | 1           | 0 | 0      | 0   |         |
| ŧ   | 60        | 0 6a     | 0           | 0 | 1      | 0   |         |
| run |           |          |             |   |        |     |         |
| run |           |          |             |   |        |     |         |
| ŧ   | 220       | 0 6a     | 1           | 0 | 1      | 0   |         |
| run |           |          |             |   |        |     |         |
| run |           |          |             |   |        |     |         |
| run |           |          |             |   |        |     |         |
| ŧ   | 540       | 0 6a     | 0           | 0 | 1      | 0   |         |
| run |           |          |             |   |        |     |         |
| run |           |          |             |   |        |     |         |
| •   | 700       | 0 6a     | 1           | 0 | 1      | 0   |         |
| run |           |          |             |   |        |     |         |
|     | 860       | 0 6a     | 0           | 0 | 1      | 0   |         |
| un  |           |          |             |   |        |     |         |
| run |           |          |             |   |        |     |         |
| ŧ   | 1020      | 0 6a     | 1           | 0 | 1      | 0   |         |
| run |           |          |             |   |        |     |         |
| ŧ . | 1180      | 0 6a     | 0           | 0 | 1      | 0   |         |
| un  |           |          |             |   |        |     |         |
| run |           |          |             |   |        |     |         |
| ŧ   | 1340      | 0 6a     | 1           | 0 | 1      | 0   |         |
| un  |           |          |             |   |        |     |         |