

# **ATS2823B Datasheet**

Version: 1.4

2016-08-08

### **Declaration**

#### Disclaimer

Information given in this document is provided just as a reference or example for the purpose of using Actions' products, and cannot be treated as a part of any quotation or contract for sale.

Actions products may contain design defects or errors known as anomalies or errata which may cause the products' functions to deviate from published specifications. Designers must not rely on the instructions of Actions' products marked "Reserved" or "undefined". Actions reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

ACTIONS DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL EXPRESS OR IMPLIED WARRANTIES OF MERCHANTABILITY, ACCURACY, SECURITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT OF INTELLECTUAL PROPERTY AND THE LIKE TO THE INFORMATON OF THIS DOCUMENT AND ACTIONS PRODUCTS.

IN NO EVENT SHALL ACTIONS BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES WHATSOEVER, INCLUDING, WITHOUT LIMITATION FOR LOST OF DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND ARISING FROM USING THE INFORMATON OF THIS DOCUMENT AND ACTIONS PRODUCTS. REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF ACTIONS OR OTHERS; STRICT LIABILITY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER ACTIONS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES OR NOT.

Actions' products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of Actions and further testing and/or modification will be fully at the risk of the customer.

#### Ways of obtaining information

Copies of this document and/or other Actions product literature, as well as the Terms and Conditions of Sale Agreement, may be obtained by visiting Actions' website at: <a href="http://www.actions-semi.com">http://www.actions-semi.com</a> or from an authorized Actions representative.

#### **Trademarks**

The word "Actions" and the logo are the trademarks of Actions Semiconductor Co., Ltd, and Actions (Zhuhai) Technology Co., Limited is authorized to use them. Word "炬芯" is the trademark of Actions

(Zhuhai) Technology Co., Limited. Names and brands of other companies and their products that may from time to time descriptively appear in this document are the trademarks of their respective holders, no affiliation, authorization, or endorsement by such persons are claimed or implied except as may be expressly stated therein.

### **Rights Reserved**

The provision of this document shall not be deemed to grant buyers any right in and to patent, copyright, trademark, trade secret, know how, and any other intellectual property of Actions or others.

#### Miscellaneous

Information contained or described herein relates only to the Actions products and as of the release date of this publication, abrogates and supersedes all previously published data and specifications relating to such products provided by Actions or by any other person purporting to distribute such information.

Actions reserves the rights to make changes to information described herein at any time without notice. Please contact your Actions sales representatives to obtain the latest information before placing your product order.

#### **Additional Support**

Additional product and company information can be obtained by visiting the Actions website at: http://www.actions-semi.com



## **Contents**

| Cc | ontents          |                                          | ·····i |
|----|------------------|------------------------------------------|--------|
| Re | evision Hi       | story                                    | v      |
| 1  |                  | luction                                  |        |
| _  |                  | Overview                                 |        |
|    |                  |                                          |        |
|    |                  | Application Diagram ·····                |        |
|    | 1.3              | Oetail Features ······                   | 4      |
|    | 1.4 P            | Pin Assignment and Descriptions ·······  | 4      |
|    | 1.4.1            | Pin Assignment                           | 4      |
|    | 1.4.2            | Pin Description                          | 5      |
| 2  | Blueto           | ooth                                     | 8      |
| 3  | Proces           | ssor Core                                | 8      |
| 4  | DSP C            | ore                                      | 8      |
| 5  | Memo             | ory Controller                           | 9      |
| 6  | DMA (            | Controller ·····                         | 9      |
|    | 6.1 F            | eatures                                  | 9      |
|    | 6.2 N            | Memory and Peripheral Access Description | 10     |
|    | 6.2.1            | Access Peripheral FIFO                   |        |
|    | 6.2.2            | DMA channel priority                     | 10     |
|    | 6.3              | DMA Register List                        | 10     |
|    | 6.4              | DMA Register Description                 |        |
|    | 6.4.1            | DMAPriority                              |        |
|    | 6.4.2            | DMAIP                                    |        |
|    | 6.4.3            | DMAIE                                    |        |
|    | 6.4.4            | DMA0CTL                                  |        |
|    | 6.4.5            | DMA0SADDR0 ·····                         |        |
|    | 6.4.6            | DMA0SADDR1 ·····                         |        |
|    | 6.4.7            | DMA0DADDR0 ·····                         |        |
|    | 6.4.8            | DMA0DADDR1                               |        |
|    | 6.4.9            | DMA0FrameLen                             |        |
|    | 6.4.10           |                                          |        |
|    | 6.4.11           |                                          |        |
|    | 6.4.12           |                                          |        |
|    | 6.4.13           |                                          |        |
|    | 6.4.14           |                                          |        |
|    | 6.4.15<br>6.4.16 |                                          |        |
|    |                  |                                          |        |
|    | 6.4.17<br>6.4.18 |                                          |        |
|    | 6.4.18           |                                          |        |
|    | 6.4.20           |                                          |        |
|    | 6.4.21           |                                          |        |
|    | 6.4.22           |                                          |        |
|    | J22              |                                          | 13     |



|   | 6.4.23           | DMA3SADDR0 ·····             | 20 |
|---|------------------|------------------------------|----|
|   | 6.4.24           | DMA3SADDR1 ·····             | 20 |
|   | 6.4.25           | DMA3DADDR0                   | 20 |
|   | 6.4.26           | DMA3DADDR1 ·····             | 20 |
|   | 6.4.27           | DMA3FrameLen ·····           | 20 |
|   | 6.4.28           | DMA4CTL ·····                | 21 |
|   | 6.4.29           | DMA4SADDR0 ·····             |    |
|   | 6.4.30           | DMA4SADDR1 ·····             |    |
|   | 6.4.31           | DMA4DADDR0 ·····             |    |
|   | 6.4.32           | DMA4DADDR1 ·····             |    |
|   | 6.4.33           | DMA4FrameLen ·····           |    |
|   | 6.4.34           | DMA5CTL ·····                |    |
|   | 6.4.35           | DMA5DADDR ······             |    |
|   | 6.4.36           | DMA5FrameLen ·····           |    |
|   | 6.4.37           | DMA5CO NT                    | 23 |
| 7 | PMU ···          |                              | 24 |
|   | 7.1 Fe           | eatures                      | 24 |
|   | 7.2 M            | odule Description ·····      | 24 |
|   | 7.2.1            | DC-DC Converter ·····        |    |
|   | 7.2.2            | Linear Regulators ·····      |    |
|   | 7.2.3            | Li-Ion Cell Charger          |    |
|   | 7.2.4            | Reference Voltage ·····      |    |
|   | 7.2.5            | A/D Converters               |    |
|   |                  | egister List ·····           |    |
|   | 7.4 Re           | egister Description          |    |
|   | 7.4.1            | VOUT_CTL                     |    |
|   | 7.4.2            | VD15_DCDC_CTL                |    |
|   | 7.4.3            | CHG_CTL                      |    |
|   | 7.4.4            | CHG_DET                      |    |
|   | 7.4.5            | PMUADC_CTL·····              |    |
|   | 7.4.6            | BATADC_DATA                  |    |
|   | 7.4.7            | TEMPADC_DATA ·····           |    |
|   | 7.4.8            | DC5VADC_DATA ·····           |    |
|   | 7.4.9            | SENS ADC_DATA ·····          |    |
|   | 7.4.10           | LRADC2_DATA ·····            |    |
|   | 7.4.11           | LRADC3_DATA ·····            |    |
|   | 7.4.12           | BDG_CTL                      |    |
|   | 7.4.13           | LDO_CTL                      |    |
|   | 7.4.14           | SYSTEM_SET                   |    |
|   | 7.4.15           | POWER_CTL TIMER CTL          |    |
|   | 7.4.16           | <del>_</del>                 |    |
|   | 7.4.17           | WKEN_CTL                     |    |
|   | 7.4.18           | <del>_</del>                 |    |
|   | 7.4.19           | ONOFF_KEY                    |    |
|   | 7.4.20<br>7.4.21 | SPD CTL······                |    |
|   |                  | _                            |    |
| 8 | -                | Control                      |    |
|   |                  | MU                           |    |
|   | 8.1.1            | Features                     |    |
|   | 8.1.2            | Register List (Digital part) |    |
|   | 8.1.3            | Register Description         |    |
|   | 8.2 Cf           | MU Analog ·····              | 38 |



|    | 8.2.1   | Features                                   |    |
|----|---------|--------------------------------------------|----|
|    | 8.2.2   | Register List·····                         |    |
|    | 8.2.3   | Register Description ·····                 | 38 |
|    | 8.3 R   | TC                                         | 40 |
|    | 8.3.1   | Features ·····                             |    |
|    | 8.3.2   | Register List·····                         |    |
|    | 8.3.3   | Register Description                       |    |
|    |         | -                                          |    |
|    |         | xceptions and Interrupts Controller (INTC) |    |
|    | 8.4.1   | Features                                   |    |
|    | 8.4.2   | Register List Register Description         |    |
|    | 8.4.3   | Register Description                       | 45 |
| 9  | Transfe | er and Communication ·····                 | 49 |
|    |         |                                            |    |
|    |         | ART                                        |    |
|    | 9.1.1   | Features                                   |    |
|    | 9.1.2   | Register List                              |    |
|    | 9.1.3   | Register Description                       | 49 |
|    | 9.2 S   | P                                          | 53 |
|    | 9.2.1   | Features                                   | 53 |
|    |         |                                            |    |
| 10 | GPIO a  | nd I/O Multiplexer ·····                   | 54 |
|    | 10.1 F  | eatures·····                               | 54 |
|    |         |                                            |    |
|    |         | peration Manual ·····                      |    |
|    | 10.2.1  | GPIO Output·····                           |    |
|    | 10.2.2  | GPIO Input·····                            |    |
|    | 10.2.3  | SIO Output·····                            |    |
|    | 10.2.4  | GPIO Output/Input Loop Test                |    |
|    | 10.2.5  | PWM Configure                              | 56 |
|    | 10.3 R  | egister List·····                          | 56 |
|    | 10.4 G  | PIO Register Description                   | 57 |
|    | 10.4.1  | GPIOAOUTEN                                 |    |
|    | 10.4.1  | GPIOAINEN                                  |    |
|    | 10.4.3  | GPIOADAT                                   |    |
|    | 10.4.4  | GPIOAPUEN                                  |    |
|    | 10.4.5  | GPIOAPDEN ······                           |    |
|    | 10.4.6  | GPIOBOUTEN                                 |    |
|    | 10.4.7  | GPIOBINEN ·····                            |    |
|    | 10.4.8  | GPIOBDAT                                   |    |
|    | 10.4.9  | GPIOBPUEN ·····                            | 59 |
|    | 10.4.1  |                                            |    |
|    | 10.4.1  | 1 SIO OUTEN ·····                          | 59 |
|    | 10.4.1  | 2 SIO_INEN ·····                           | 59 |
|    | 10.4.1  | 3 SIO_DAT                                  | 60 |
|    | 10.4.1  | 4 SIO_PUEN                                 | 60 |
|    | 10.4.1  | 5 SIO_PDEN ·····                           | 60 |
|    | 10.5 P  | WM Register Description                    |    |
|    | 10.5.1  | PWM3 CTL·····                              |    |
|    | 10.5.1  | PWM0 CTL·····                              |    |
|    | 10.5.2  | PWM1 CTL·····                              |    |
|    | 10.5.4  | PWM2 CTL·····                              |    |
|    |         | _                                          |    |
|    |         | 1FP Register Description                   |    |
|    | 10.6.1  | MFP_CTL0 ·····                             |    |
|    | 10.6.2  | MFP_CTL2·····                              | 63 |
|    |         |                                            |    |



| 10.6.3    | .3 MFP_CTL3·····                           | 64 |
|-----------|--------------------------------------------|----|
| 10.7      | Analog/Digital Select Register Description | 65 |
| 10.7.     | .1 AD_SELECT                               | 65 |
| 10.7.2    | .2 AD_SELECT1                              | 65 |
| 10.8      | Pad Drive Register Description             | 65 |
| 10.8.3    | .1 PADPUPD ·····                           | 65 |
| 10.8.2    | .2 PAD_SMIT                                | 66 |
| 10.8.3    | .3 PADDRV1                                 | 67 |
| 10.8.4    | .4 PADDRV2                                 | 67 |
| 10.8.     | .5 PADDRV3                                 | 68 |
| 10.8.0    | .6 PADDRV4·····                            | 68 |
| 11 Packa  | age and Drawings                           | 71 |
| 12 Electr | rical Characteristics ······               | 72 |
| 12.1      | Absolute Maximum Ratings                   | 72 |
| 12.2      | Recommended PWR Supply                     | 72 |
| 12.3      | DC Characteristics                         | 72 |
| 12.4      | Battery Charger                            | 73 |
| 12.5      | PWR Consumption                            | 73 |
| 12.6      | Bluetooth Characteristics                  | 73 |
| 12.6.     | .1 Transmitter                             | 73 |
| 12.6.2    | .2 Receiver ·····                          | 74 |
| 12.7      | Audio ADC                                  | 75 |
| 12.8      | Stereo DAC                                 | 76 |
| Acronvms  | and Abbreviations ·····                    | 77 |



# **Revision History**

| Date       | Revision                               | Description                                        |
|------------|----------------------------------------|----------------------------------------------------|
| 2015-07-02 | 1.0                                    | First Release                                      |
| 2015-09-09 | 15-09-09 1.1 Correct spelling mistakes |                                                    |
| 2015-10-16 | 1.2                                    | Update Bluetooth edition and pin description list; |
| 2013-10-10 | 1.2                                    | Add battery charger parameter list                 |
| 2016-05-23 | 1.3                                    | Update pinlist                                     |
| 2016-08-08 | 1.4                                    | Update register descriptions                       |



## 1 Introduction

#### **Features**

- 104MHz MIPS32 Processor and 180MHz CEVA DSP
- Internal ROM and SPI Flash memory
- Internal RAM for data and program
- Built-in high performance stereo 24 bit input DAC & ADC
- Supports Digital microphones, single-ended Analog microphones and full difference microphone
- Built-in stereo PA for headphone
- Bluetooth V4.2 compatible with Bluetooth V4.1/ V4.1 LE/V4.0/V3.0/ V2.1 + EDR systems
- Bluetooth fast AGC control to improve receiving dynamic range
- Supports AFH to dynamically detect channel quality to improve Bluetooth transmission quality
- Support SD/MMC/eMMC card interface
- Serial Interfaces: UART, SPI
- Infrared Remote controller supported
- Integrated PMU supports multiple low energy states
- Integrated Linear battery charger up to 600mA charging current
- QFN-40 (5mm\*5mm, Pitch 0.4mm)

## Actions® ATS2823B<sup>TM</sup> QFN40

**Bluetooth Audio Solution** 

Low Power Solution for Portable & Wireless Audio Applications
Headphone and Earphone

MIPS + DSP Dual-core Single-chip
Bluetooth V4.2

Revision V1.2

## **Applications**

- Stereo headsets and headphones
- Other Bluetooth audio applications

More Information please visit:

http://www.actions-semi.com



#### 1.1 Overview

Actions' ATS2823B is a highly integrated single-chip Bluetooth Audio solution. Targeting at Bluetooth headsets and earphones market, ATS2823B satisfies the market requirements with high performance, low cost and low power consumptions.

ATS2823B adopts MIPS + DSP dual core architecture. Large capacity RAM is embedded to meet different Bluetooth applications. ATS2823B supports decoding Bluetooth A2DP audio and loading sound effects simultaneously, supports Bluetooth handfree calls with dual MIC AEC and noise reduction.

ATS2823B integrates Bluetooth controller support V4.2 and compliant with V4.1/V4.1 LE/V4.0/V3.1/V2.1 Bluetooth specification, and supports dual mode (BR/EDR + Low Energy Controllers). The links in BR/EDR and LE can be active simultaneously.

ATS2823B take special methods at power optimization, especially for various applications scenarios, including sniff, Bluetooth idle, Bluetooth playing and call modes. Embedded PMU supports power optimization and provide long battery life. The competitive advantages of ATS2823B are high music and call qualities with low power and BOM, which lays the foundation for our goal at high-end market. Above all, ATS2823B provides a true "ALL-IN-ONE" solution, making it the ideal choice for highly integrated and optimized Bluetooth audio products.



## 1.2 Application Diagram



Figure 1-1 ATS2823B Application Diagram



#### 1.3 Detail Features

### **System**

- 104MHz MIPS32 processor Core
- 180MHz CEVA DSP core
- Internal RAM for data and program storage
- Internal 8M bit SPI Flash
- Support 26MHz OSC with on-chip PLL
- Operating voltage: I/O 3.1V, Core 1.2V
- Fully configurable PEQ, up to 14 segments
- Actions' super voice technology for voice connections
- Support for echo cancellation and noise reduction
- Support for wind noise reduction
- Support for packet loss concealment
- Support for multiple sound effect, such as TEQ, MDRC, bass enhancement, virtual surround effects
- Support for voice prompt

#### **Audio**

- Built-in stereo 24 bit input sigma-delta DAC, SNR > 98dB, THD <- 87dB</li>
- DAC supports sample rate 8k/12k/11.025k/ 16k/22.05k/24k/32k/44.1/48kHz
- Built-in stereo 20mW PA for headphone. PA output supports traditional mode and direct drive mode (for earphone)
- Built-in stereo 24 bit input sigma-delta ADCs, SNR>90dB, THD<-82dB.</li>
- ADC supports sample rate 8k/12k/11.025k/ 16k/22.05k/24k/32k/44.1k/48kHz
- Supports stereo single-ended input analog or mono full difference input microphone
- Supports Digital microphones and Analog microphones

## **Physical Interfaces**

- Support SD/MMC/eMMC card interface
- A variety of serial controllers supporting SPI, UART

## Package

QFN-40 (5mm\*5mm, Pitch 0.4mm)

#### Bluetooth

- Support Bluetooth V4.2
- Compatible with Bluetooth V4.1/V4.1 LE/V4.0/V3.0/V2.1 + EDR systems
- Compatible with AVRCP Profile V1.6
- Compatible with A2DP Profile V1.3
- Compatible with HFP Profile V1.7
- Compatible with HSP Profile V1.2
- Supports all packet types in basic rate and enhanced data rate
- Supports SCO/Esco link
- Supports Secure Simple Pairing
- Supports Low Power Mode (Sniff / Sniff Sub-rating / Hold / Park)
- Bluetooth Dual Mode support: Simultaneous LE and BR / EDR
- Supports multiple Low Energy states
- Fast AGC control to improve receiving dynamic range
- Supports AFH to dynamically detect channel quality to improve transmission quality
- Integrated Class1, Class2, and Class 3 PA
- Supports Power / Enhanced Power Control
- Integrated 32K oscillator for power management

## **Power Management**

- Supports Li-Ion battery and 5V power supply
- Energy saving with dynamic power management
- Integrated Linear battery charger
- Integrated DC-DC buck converters, which can be switch to LDO mode
- Linear regulators output VCC, AVCC, BTVCC
- Standby Leakage Current: <1μA (Whole System)
- Low Power Consumption: Typical Sniff
   Current: 800μA @ Vbat = 3.8V; ACL: < 19mA</li>
   @ Vbat = 3.8V; SCO: < 21mA@Vbat=3.8V</li>



### 1.4 Pin Assignment and Descriptions

### 1.4.1 Pin Assignment





## 1.4.2 Pin Description

Table 1-1 ATS2823B Pin Description

| Pin<br>No. | Pin<br>Name       | Default<br>Function   | Function Mux                                                                                     | IO<br>Type | PAD Drive<br>Level                             | GPIO<br>Initial<br>state | Description                                  |
|------------|-------------------|-----------------------|--------------------------------------------------------------------------------------------------|------------|------------------------------------------------|--------------------------|----------------------------------------------|
| 1          | GPIOB9            | DEJ_TDI               | DEJ_TDI/LCD_SEG30/PW<br>M2/TK3                                                                   | DIO        | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12<br>/14/16mA) | Н                        | Bit9 of<br>General<br>purpose I/O<br>port B  |
| 2          | GPIOA21           | SD_DAT<br>1           | SD_DAT1/EM_D9/LCD_D<br>9/LCD_SEG11/UART_RX1<br>/PWM0/TEMPADC/TK0/<br>MEJ_TRST                    | DIO        | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12<br>/14/16mA) | Z                        | Bit21 of<br>General<br>purpose I/O<br>port A |
| 3          | GPIOA23           | SD_DAT<br>3           | SD_DAT3/EM_D11/LCD_<br>D11/LCD_SEG13/PWM2/<br>UART_TX1/SD_DAT0/LRA<br>DC3/TK7/MEJ_TDO            | DIO        | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12<br>/14/16mA) | Z                        | Bit23 of<br>General<br>purpose I/O<br>port A |
| 4          | GPIOA22           | SD_DAT<br>2           | SD_DAT2/EM_D10/LCD_<br>D10/LCD_SEG12/SIRQ0/I<br>R_RX/PWM1/UART_TX1/<br>LRADC2/SHIELD/MEJ_TC<br>K | DIO        | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12<br>/14/16mA) | Z                        | Bit22 of<br>General<br>purpose I/O<br>port A |
| 5          | GPIOA16           | POWER_<br>ON_TRA<br>P | POWER_ON_TRAP/SD_C<br>MD/UART_RX1/LCD_SEG<br>14/MEJ_TMS                                          | DIO        | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12<br>/14/16mA) | Z                        | Bit16 of<br>General<br>purpose I/O<br>port A |
| 6          | GPIOA31           | SPI_MO<br>SI          | SPI_MOSI/SPI_MISO/LCD<br>_SEG20                                                                  | DIO        | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12<br>/14/16mA) | Z                        | Bit31 of<br>General<br>purpose I/O<br>port A |
| 7          | GPIOB11           | SPI_IO2               | SPI_IO2/TWI_SCL/PWM3<br>/SIRQ0/IR_RX/SD_CLK0/<br>MEJ_TDI                                         | DIO        | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12<br>/14/16mA) | Z                        | Bit11 of<br>General<br>purpose I/O<br>port B |
| 8          | BT_VD3            |                       |                                                                                                  | PWR        |                                                |                          | 3.3v voltage                                 |
| 9          | BT_RFIO           |                       |                                                                                                  | RF         |                                                |                          | Bluetooth<br>antenna IO                      |
| 10         | BT_SSB<br>M       |                       |                                                                                                  | PWR        |                                                |                          | 1.2v voltage                                 |
| 11         | BT_SYN            |                       |                                                                                                  | PWR        |                                                |                          | 1.2v voltage                                 |
| 12         | BT_VD1<br>5_LDO   |                       |                                                                                                  | PWR        |                                                |                          | 1.5v voltage                                 |
| 13         | BT_VD3<br>3X_XTAL |                       |                                                                                                  | PWR        |                                                |                          | 3.3v voltage                                 |
| 14         | BTVCC             |                       |                                                                                                  | PWR        |                                                |                          | VCC                                          |
| 15         | HOSCO             |                       |                                                                                                  | AO         |                                                |                          | 26MHz clock<br>output                        |
| 16         | HOSCI             |                       |                                                                                                  | Al         |                                                |                          | 26MHz clock<br>input                         |



| 17 | RTCVDD |        |                                    | PWR           |                                   |   | RTC power                 |
|----|--------|--------|------------------------------------|---------------|-----------------------------------|---|---------------------------|
| 18 | ONOFF  |        |                                    | PWR           |                                   |   | ON/OFF                    |
| 10 | ONOFF  |        |                                    | FVVIX         |                                   |   | reset signal              |
| 19 | VDD    |        |                                    | PWR           |                                   |   | Digital Core              |
|    |        |        |                                    |               |                                   |   | power                     |
| 20 | VD15   |        |                                    | PWR           |                                   |   | 1.5v voltage              |
| 21 | LXVDD  |        |                                    | PWR           |                                   |   | LXVDD                     |
|    |        |        |                                    |               |                                   |   | Battery                   |
| 22 | BAT    |        |                                    | PWR           |                                   |   | Voltage                   |
|    |        |        |                                    |               |                                   |   | input.                    |
| 23 | SYSPWR |        |                                    | PWR           |                                   |   | System                    |
| 24 | DCEV   |        |                                    | DIA/D         |                                   |   | power input               |
| 24 | DC5V   |        |                                    | PWR           |                                   |   | 5.0V Voltage<br>Power for |
| 26 | SVCC   |        |                                    | PWR           |                                   |   |                           |
|    |        |        |                                    |               |                                   |   | standby<br>PMOS Drive     |
| 27 | DRIVE  |        |                                    | AIO           |                                   |   | pin                       |
|    |        |        |                                    |               |                                   |   | AUDIO                     |
| 28 | VRDA   |        |                                    | PWR           |                                   |   | power                     |
|    |        |        |                                    |               |                                   |   | Reference                 |
| 29 | VREFI  |        |                                    | PWR           |                                   |   | Voltage                   |
|    |        |        |                                    |               |                                   |   | input                     |
|    |        |        |                                    |               |                                   |   | Power                     |
| 30 | AVCC   |        |                                    | PWR           |                                   |   | supply of                 |
|    |        |        |                                    |               |                                   |   | Analog                    |
|    |        |        |                                    | AI/DI         |                                   |   | Right                     |
| 31 | AUX0R  | AUX0R  | AUX0R/SpecialIO3                   | 0             | SIO:5mA                           | Z | channal of                |
|    |        |        |                                    |               |                                   |   | AUX0 input                |
|    |        |        |                                    | AI/DI         |                                   |   | Left channal              |
| 32 | AUX0L  | AUX0L  | AUX0L/SpecialIO2                   | o o           | SIO:5mA                           | Z | of AUX0                   |
|    |        |        |                                    |               |                                   |   | input                     |
|    |        |        | MICINID /MICINII NI/DMICD          | AI/AI         |                                   |   | Right<br>channal of       |
| 33 | MICINR | MICINR | MICINR/MICINLN/DMICD AT/SpecialIO1 | /DI/D         | SIO:5mA                           | Z | Microphone                |
|    |        |        | AT/Specialion                      | 10            |                                   |   | input                     |
|    |        |        |                                    | _             |                                   |   | Left channal              |
|    |        |        | MICINL/MICINLP/DMICCL              | AI/AI         | 31 <b>2.5</b>                     | _ | of                        |
| 34 | MICINL | MICINL | K/SpecialIO0                       | /DO/          | SIO:5mA                           | Z | Microphone                |
|    |        |        |                                    | DIO           |                                   |   | input                     |
|    |        |        |                                    | AIO/          | 1,2,3,4,5,6,7,8(                  |   |                           |
| 35 | VRO    | VRO    | VRO/SpecialIO7/AOUTLN              | DIO/          | 2/4/6/8/10/12                     | Z | Direct drive              |
|    |        |        |                                    | DIO           | /14/16mA)                         |   |                           |
|    |        |        |                                    | AO/D          | 1,2,3,4,5,6,7,8(                  |   | Left channal              |
| 36 | AOUTL  | AOUTL  | AOUTL/AOUTLP/SpecialI              | 10/DI         | 2/4/6/8/10/12                     | Z | of AUDIO                  |
|    |        |        | 06                                 | 0             | /14/16mA)                         | _ | Analog                    |
|    |        |        |                                    |               | . , - ,                           |   | output                    |
|    |        |        |                                    | 40/D          | 1 2 2 4 5 6 7 9/                  |   | Right<br>channal of       |
| 37 | AOUTR  | AOUTR  | AOUTR/AOUTRP                       | AO/D<br>IO/DI | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12 | Z | AUDIO                     |
| 5/ | AUUTK  | AUUIK  | /SpecialIO8                        | 0             | /14/16mA)                         |   | Analog                    |
|    |        |        |                                    |               | /14/10IIIA)                       |   | output                    |
|    |        |        | VRO_S/SpecialIO9/AOUT              | AI/D          | 1,2,3,4,5,6,7,8(                  | _ | Direct Drive              |
| 38 | VRO_S  | VRO_S  | RN                                 | O/DI          | 2/4/6/8/10/12                     | Z | circuit                   |
|    |        |        | 1                                  |               | _, ., 5, 5, 10, 10, 12            |   | J 55116                   |





|    |        |         |                                | 0   | /14/16mA)                                      |   | reference<br>voltage                        |
|----|--------|---------|--------------------------------|-----|------------------------------------------------|---|---------------------------------------------|
| 39 | VCC    |         |                                | PWR |                                                |   | Digital<br>power pin                        |
| 40 | GPIOB8 | DEJ_TCK | DEJ_TCK/LCD_SEG29/PW<br>M1/TK2 | DIO | 1,2,3,4,5,6,7,8(<br>2/4/6/8/10/12<br>/14/16mA) | Н | Bit8 of<br>General<br>purpose I/O<br>port B |
| 41 | EPAD   |         |                                | GND |                                                |   | Exposed pad as ground                       |

Note: H: high level; L:low level; Z: high resistance



## 2 Bluetooth

- Support Bluetooth V4.2
- Compatible with Bluetooth V4.1/V4.1 LE/V3.0/V2.1 +EDR systems
- Supports all packet types in basic rate and enhanced data rate
- Supports SCO/Esco link
- Supports Secure Simple Pairing
- Supports Low Power Mode (Sniff / Sniff Sub-rating / Hold / Park)
- Bluetooth Dual Mode support: Simultaneous LE and BR / EDR
- Supports multiple Low Energy states
- Fast AGC control to improve receiving dynamic range
- Supports AFH to dynamically detect channel quality to improve transmission quality
- Integrated Class1, Class2, and Class 3 PA
- Supports Power / Enhanced Power Control
- Integrated 32K oscillator for power management

#### **Performance**

- Bluetooth transmitting power: -20dBm~10dBm
- Bluetooth receiving sensitivity: -93dBm

### 3 Processor Core

- 104MHz MIPS32 processor Core
- 32-bit Address and Data Paths
- MIPS32-Compatible Instruction Set
- MIPS32 Enhanced Architecture (Release 2) Features
- MIPS16e<sup>™</sup> Code Compression
- Enhanced JTAG (EJTAG) Controller

## 4 DSP Core

### Audio Configuration Features set

- High code compactness
- All instructions can be conditional:
  - Conditional execution
  - Reduces cycle count and code size on control and overhead code
- Computational units:
  - One 32-bit x 32-bit Multiply-and-Accumulate (MAC) using 72-bit product
  - One 32-bit x 16-bit MAC using 72-bit product
  - One 32-bit x 32-bit MAC unit with a utomatic scaling
  - One 32-bit x 16-bit MAC unit with a utomatic scaling
  - > One 36-bit arithmetic unit
  - > One 36-bit logical unit
  - > One 36-bit bit-manipulation unit, including a full barrel shifter and an exponent unit
  - Four 36-bit accumulators
  - Fully programmable product post-shifter for product scaling
- 32-bit Scalar (SC) unit for integer operations



Unaligned memory access for load and store operations

# 5 Memory Controller

- Full synchronous design with operation clock rate up to 104MHz.
- It is accessible for all the RAM blocks through DMA0/1/2/3/4/5
- It is accessible for all the RAM blocks through DSP's data bus and program bus.
- It is accessible for all the RAM and ROM block through MIPS' data bus and program bus.
- The hardware code replace mechanism can fix up to 4 instructions at the same time.
- The page miss control mechanism can support 22 different pages at the same time.

## **6 DMA Controller**

#### 6.1 Features

- DMA transmission is independent with the CPU and DSP.
- Support memory-to-memory, memory-to-peripheral, and peripheral-to-memory transmission.
- 6-channel DMA
  - > 5-channel ordinary DMA, including DMA0, DMA1, DMA2, DMA3, and DMA4, supports for transmission in burst 8 mode.
  - > 1-channel special DMA (DMA5), supports for transmission in single mode.
  - Only one of the six DMA channels can transfer data at the same time.
- DMA0/DMA1/DMA2/DMA3/DMA4 transmission can be triggered on the occurrence of selected events as following:
  - ➢ SPI TX DRQ
  - SPI RX DRQ
  - UART TX DRQ
  - UART RX DRQ
  - ➢ ADC DRQ
  - ➢ SD/MMC DRQ
  - DAC DRQ
- DMA5 transmission can only be triggered by UART RX DRQ.
- Each channel can send two interrupts to the CPU on completion of certain operational events as following:
  - DMA5HFIP
  - DMA4HFIP
  - DMA3HFIP
  - DMA2HFIP
  - DMA1HFIP
  - DMA0HFIP
  - DMA5TCIP
  - DMA4TCIPDMA3TCIP
  - DMA2TCIP
  - DMA1TCIP
  - DMA0TCIP
- Transmission width includes 8-bit, 16-bit, 24-bit, 32-bit, and 64-bit, which is determined by DMA transmission type as following:



8-bit: SPI, UART, ADC and DAC

16-bit: ADC and DAC24-bit: ADC and DAC

> 32-bit: memory, SPI and SD/MMC

➤ 64-bit: memory

### 6.2 Memory and Peripheral Access Description

### 6.2.1 Access Peripheral FIFO

The peripherals that can be accessed by DMA are shown as following:

Table 6-1 Accessible Peripherals FIFO for DMA

| FIFO Type    | FIFO Width |
|--------------|------------|
| SPI TX FIFO  | 32         |
| SPI RX FIFO  | 32         |
| UART TX FIFO | 8          |
| UART RX FIFO | 8          |
| SD/MMC FIFO  | 32         |
| DAC TX FIFO0 | 24         |
| DAC TX FIFO1 | 24         |
| ADC FIFO     | 24         |

### 6.2.2 DMA channel priority

The DMA can access the memory block, once the DMA obtains a highest priority and the DMA channel occupies the DMA bus according to the following internal priority table of DMA channels. The possible combinations of priority of each DMA channel are listed below:

Table 6-2 Priority of Each DMA Channel

| Priority Channel Combinations | Priority0<br>(highest) | Priority1 | Priorit2 | Priority3 | Priority4 | Priority5<br>(lowest) |
|-------------------------------|------------------------|-----------|----------|-----------|-----------|-----------------------|
| 0                             | DMA5                   | DMA0      | DMA1     | DMA2      | DMA3      | DMA4                  |
| 1                             | DMA0                   | DMA5      | DMA1     | DMA2      | DMA3      | DMA4                  |
| 2                             | DMA0                   | DMA1      | DMA5     | DMA2      | DMA3      | DMA4                  |
| 3                             | DMA0                   | DMA1      | DMA2     | DMA5      | DMA3      | DMA4                  |
| 4                             | DMA0                   | DMA1      | DMA2     | DMA3      | DMA5      | DMA4                  |
| 5                             | DMA0                   | DMA1      | DMA2     | DMA4      | DMA4      | DMA5                  |

## **6.3** DMA Register List

Table 6-3 DMA Control Group Base Address

| Name          | Physical Base Address | KSEG1 Base Address |
|---------------|-----------------------|--------------------|
| DMAController | 0xC00C0000            | 0xC00C0000         |

Table 6-4 DMA Controller Register List

| Offset     | Register Name | Description                    |
|------------|---------------|--------------------------------|
| 0x00000000 | DMAPriority   | DMA priority register          |
| 0x00000004 | DMAIP         | DMA interrupt pending register |
| 0x00000008 | DMAIE         | DMA interrupt enable register  |
| 0x00000010 | DMA0CTL       | DMA0 control register          |
| 0x00000014 | DMA0SADDR0    | DMA0 source address register 0 |
| 0x00000018 | DMA0SADDR1    | DMA0 source address register 1 |



| 0x0000001C | DMA0DADDR0   | DMA0 destination address register 0 |
|------------|--------------|-------------------------------------|
| 0x00000020 | DMA0DADDR1   | DMA0 destination address register 1 |
| 0x00000024 | DMA0FrameLen | DMA0 frame length register          |
| 0x00000028 | DMA1CTL      | DMA1 control register               |
| 0x0000002C | DMA1SADDR0   | DMA1 source address register 0      |
| 0x00000030 | DMA1SADDR1   | DMA1 source address register 1      |
| 0x00000034 | DMA1DADDR0   | DMA1 destination address register 0 |
| 0x00000038 | DMA1DADDR1   | DMA1 destination address register 1 |
| 0x0000003C | DMA1FrameLen | DMA1 frame length register          |
| 0x00000040 | DMA2CTL      | DMA2 control register               |
| 0x00000044 | DMA2SADDR0   | DMA2 source address register 0      |
| 0x00000048 | DMA2SADDR1   | DMA2 source address register 1      |
| 0x0000004C | DMA2DADDR0   | DMA2 destination address register 0 |
| 0x00000050 | DMA2DADDR1   | DMA2 destination address register 1 |
| 0x00000054 | DMA2FrameLen | DMA2 frame length register          |
| 0x00000058 | DMA3CTL      | DMA3 control register               |
| 0x0000005C | DMA3SADDR0   | DMA3 source address register 0      |
| 0x00000060 | DMA3SADDR1   | DMA3 source address register 1      |
| 0x00000064 | DMA3DADDR0   | DMA3 destination address register 0 |
| 0x00000068 | DMA3DADDR1   | DMA3 destination address register 1 |
| 0x0000006C | DMA3FrameLen | DMA3 frame length register          |
| 0x00000070 | DMA4CTL      | DMA4 control register               |
| 0x00000074 | DMA4SADDR0   | DMA4 source address register 0      |
| 0x00000078 | DMA4SADDR1   | DMA4 source address register 1      |
| 0x0000007C | DMA4DADDR0   | DMA4 destination address register 0 |
| 0x00000080 | DMA4DADDR1   | DMA4 destination address register 1 |
| 0x00000084 | DMA4FrameLen | DMA4 frame length register          |
| 0x00000088 | DMA5CTL      | DMA5 control register               |
| 0x0000008C | DMA5DADDR    | DMA5 destination address register   |
| 0x00000090 | DMA5FrameLen | DMA5 frame length register          |
| 0x00000094 | DMA5CONT     | DMA5 counter register               |

## 6.4 DMA Register Description

## **6.4.1 DMAPriority**

### DMAPriority (DMA Priority Register, offset = 0x00000000)

| Bits | Name                                                                                                                                                                                       | Description                          | Access | Reset |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------|-------|
| 31:3 | -                                                                                                                                                                                          | Reserved                             | =      | -     |
|      |                                                                                                                                                                                            | DMA Priority table :                 |        |       |
|      |                                                                                                                                                                                            | 5'd0:DMA5>DMA0>DMA1>DMA2>DMA3>DMA4   |        | 0x0   |
|      | PRIORITYTAB 5'd1:DMA0>DMA5>DMA1>DMA2>DMA3>DMA4 5'd2:DMA0>DMA1>DMA5>DMA2>DMA3>DMA4 5'd3:DMA0>DMA1>DMA2>DMA5>DMA3>DMA4 5'd4:DMA0>DMA1>DMA2>DMA3>DMA5>DMA4 5'd5:DMA0>DMA1>DMA2>DMA3>DMA4>DMA5 | 5'd1:DMA0>DMA5>DMA1>DMA2>DMA3>DMA4   |        |       |
| 2:0  |                                                                                                                                                                                            | 5'd2:DMA0>DMA1>DMA5>DMA2>DMA3>DMA4   | DVA    |       |
| 2:0  |                                                                                                                                                                                            | 5'd3:DMA0>DMA1>DMA2>DMA5>DMA3>DMA4   | RW     |       |
|      |                                                                                                                                                                                            | 5'd4:DMA0>DMA1>DMA2>DMA3>DMA5>DMA4   |        |       |
|      |                                                                                                                                                                                            | 5'd5:DMA0>DMA1>DMA2>DMA3>DMA4>DMA5   |        |       |
|      |                                                                                                                                                                                            | Others:DMA5>DMA0>DMA1>DMA2>DMA3>DMA4 |        |       |

### **6.4.2 DMAIP**

DMAIP (DMA Interrupt Pending Register, offset = 0x00000004)



| Bits  | Name     | Description                                                                     | Access | Reset |
|-------|----------|---------------------------------------------------------------------------------|--------|-------|
| 31:14 | -        | Reserved                                                                        | -      | -     |
| 13    | DMA5HFIP | DMA5 Half Transmission IRQ Pending                                              | RW     | 0x0   |
|       |          | This bit can be written '1' to clear. (1)                                       |        |       |
| 12    | DMA4HFIP | DMA4 Half Transmission IRQ Pending<br>This bit can be written '1' to clear. (1) | RW     | 0x0   |
| 11    | DMA3HFIP | DMA3 Half Transmission IRQ Pending This bit can be written '1' to clear. (1)    | RW     | 0x0   |
| 10    | DMA2HFIP | DMA2 Half Transmission IRQ Pending This bit can be written '1' to clear. (1)    | RW     | 0x0   |
| 9     | DMA1HFIP | DMA1 Half Transmission IRQ Pending This bit can be written '1' to clear. (1)    | RW     | 0x0   |
| 8     | DMA0HFIP | DMA0 Half Transmission IRQ Pending This bit can be written '1' to clear. (1)    | RW     | 0x0   |
| 7:6   | -        | Reserved                                                                        | -      | -     |
| 5     | DMA5TCIP | DMA5 Transmission Complete IRQ Pending This bit can be written '1' to clear.    | RW     | 0x0   |
| 4     | DMA4TCIP | DMA4 Transmission Complete IRQ Pending This bit can be written '1' to clear.    | RW     | 0x0   |
| 3     | DMA3TCIP | DMA3 Transmission Complete IRQ Pending This bit can be written '1' to clear.    | RW     | 0x0   |
| 2     | DMA2TCIP | DMA2 Transmission Complete IRQ Pending This bit can be written '1' to clear.    | RW     | 0x0   |
| 1     | DMA1TCIP | DMA1 Transmission Complete IRQ Pending This bit can be written '1' to clear.    | RW     | 0x0   |
| 0     | DMA0TCIP | DMA0 Transmission Complete IRQ Pending This bit can be written '1' to clear.    | RW     | 0x0   |

### **6.4.3 DMAIE**

### DMAIE (DMA Interrupt Enable Register, offset = 0x00000008)

| Bits  | Name     | Description                                      | Access | Reset |
|-------|----------|--------------------------------------------------|--------|-------|
| 31:14 | -        | Reserved                                         | -      | -     |
|       |          | DMA5 Half Transmission Complete IRQ enable:      |        |       |
| 13    | DMA5HFIE | 0: Disable Half Transmission Complete interrupt; | RW     | 0x0   |
|       |          | 1: Enable Half Transmission Complete interrupt.  |        |       |
|       |          | DMA4 Half Transmission Complete IRQ enable:      |        |       |
| 12    | DMA4HFIE | 0: Disable Half Transmission Complete interrupt; | RW     | 0x0   |
|       |          | 1: Enable Half Transmission Complete interrupt.  |        |       |
|       |          | DMA3 Half Transmission Complete IRQ enable:      |        |       |
| 11    | DMA3HFIE | 0: Disable Half Transmission Complete interrupt; | RW     | 0x0   |
|       |          | 1: Enable Half Transmission Complete interrupt.  |        |       |
|       |          | DMA2 Half Transmission Complete IRQ enable:      |        |       |
| 10    | DMA2HFIE | 0: Disable Half Transmission Complete interrupt; | RW     | 0x0   |
|       |          | 1: Enable Half Transmission Complete interrupt.  |        |       |
|       |          | DMA1 Half Transmission Complete IRQ enable:      |        |       |
| 9     | DMA1HFIE | 0: Disable Half Transmission Complete interrupt; | RW     | 0x0   |
|       |          | 1: Enable Half Transmission Complete interrupt.  |        |       |
|       |          | DMA0 Half Transmission Complete IRQ enable:      |        |       |
| 8     | DMA0HFIE | 0: Disable Half Transmission Complete interrupt; | RW     | 0x0   |
|       |          | 1: Enable Half Transmission Complete interrupt.  |        |       |
| 6:7   | -        | Reserved                                         | -      | -     |
| 5     | DMA5TCIE | DMA5 Transmission Complete IRQ Enable:           | RW     | 0x0   |



|   |          | 0: disable DMA5 Transmission Complete interrupt |    |     |
|---|----------|-------------------------------------------------|----|-----|
|   |          | 1: enable DMA5 Transmission Complete interrupt  |    |     |
|   |          | DMA4 Transmission Complete IRQ Enable:          |    |     |
| 4 | DMA4TCIE | 0: disable DMA4 Transmission Complete interrupt | RW | 0x0 |
|   |          | 1: enable DMA4 Transmission Complete interrupt  |    |     |
|   |          | DMA3 Transmission Complete IRQ Enable:          |    |     |
| 3 | DMA3TCIE | 0: disable DMA3 Transmission Complete interrupt | RW | 0x0 |
|   |          | 1: enable DMA3 Transmission Complete interrupt  |    |     |
|   |          | DMA2 Transmission Complete IRQ Enable:          |    |     |
| 2 | DMA2TCIE | 0: disable DMA2 Transmission Complete interrupt | RW | 0x0 |
|   |          | 1: enable DMA2 Transmission Complete interrupt  |    |     |
|   |          | DMA1 Transmission Complete IRQ Enable:          |    |     |
| 1 | DMA1TCIE | 0: disable DMA1 Transmission Complete interrupt | RW | 0x0 |
|   |          | 1: enable DMA1 Transmission Complete interrupt  |    |     |
|   |          | DMA0 Transmission Complete IRQ Enable:          |    |     |
| 0 | DMA0TCIE | 0: disable DMA0 Transmission Complete interrupt | RW | 0x0 |
|   |          | 1: enable DMA0 Transmission Complete interrupt  |    |     |

### **6.4.4 DMA0CTL**

### DMA0CTL (DMA0 control Register, offset = 0x00000010)

| Bits  | Name      | Description                                                                                                                                                                                                            | Access | Reset |
|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:17 | -         | Reserved                                                                                                                                                                                                               | -      | =     |
| 16    | AUDIOTYPE | The method of audio data stored of DMA-ADC, DMA-DAC transmission:  0: interleaved stored in the memory  1: separated stored in the memory                                                                              | RW     | 0x0   |
| 15:14 | DATAWIDTH | The data width to write to DAC or read from ADC FIFO:  00: 8bit  01: 16bit  10: 24bit  11: reserved  The data width to write to SPI TX FIFO or read from SPI RX FIFO:  00: 8bit  01: reserved  10: reserved  11: 32bit | RW     | 0x0   |
| 13:12 | -         | Reserved                                                                                                                                                                                                               | -      | -     |
| 11:8  | DSTTYPE   | Destination type: 4'b0000: memory 4'b0011: UARTO TX FIFO 4'b0110: SD/MMC FIFO 4'b1001: UART1 TX FIFO 4'b1011: DAC TX FIFO0 4'b1100: DAC TX FIFO1 Others: Reserved                                                      | RW     | 0x0   |
| 7:4   | SRCTYPE   | Source type: 4'b0000: memory 4'b0011: UARTO RX FIFO 4'b0110: SD/MMC FIFO 4'b1001: UART1 RX FIFO 4'b1011: ADC FIFO                                                                                                      | RW     | 0x0   |



|     |           | Others: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                 |    |     |
|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|
| 3:2 | -         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                         | -  | -   |
| 1   | reload    | Reload the DMA controller registers and start DMA transmission after current DMA transmission is complete:  0: disable reload mode  1: enable reload mode                                                                                                                                                                                                                                                                        | RW | 0x0 |
| 0   | DMA0START | DMA0 start bit: A low-to-high conversion of this bit will lead to load source address, destination address, destination step size, source step size, transfer type, burst length, DRQ type, and data width to the DMA controller. This bit will be automatically cleared by the DMA0 controller if the DMA0 transmission is complete or DMA0 transmission error occurs.  This bit can be written '0' to abort DMA0 transmission. | RW | 0x0 |

#### 6.4.5 DMA0SADDR0

#### DMA0SADDR0 (DMA0 Source Address Register 0, offset = 0x00000014)

| Bits  | Name       | Description                                                                                                                                              | Access | Reset |
|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                 | -      | -     |
| 17:0  | DMA0SADDR0 | The source address 0 of DMA0 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.6 DMA0SADDR1**

#### DMA0SADDR1 (DMA0 Source Address Register 1, offset = 0x00000018)

| Bits  | Name          | Description                                                                                 | Access | Reset |
|-------|---------------|---------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -             | Reserved                                                                                    | -      | -     |
| 17:0  | DMA0SADDR1    | The source address 1 of DMA0 transmission. The bit[0] is no effect if data width is 16-bit. | RW     | 0x0   |
| 17.0  | DIVIAUSADDICI | The bit[1:0] is no effect if data width is 24-bit or 32-bit.                                | I VV   | OXO   |

#### 6.4.7 DMA0DADDR0

#### DMA0DADDR0 (DMA0 Destination Address Register 0, offset = 0x0000001C)

| Bits  | Name       | Description                                                                                                                                                   | Access | Reset |
|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                      | -      | =     |
| 17:0  | DMA0DADDR0 | The destination address 0 of DMA0 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.8 DMA0DADDR1**

#### DMA0DADDR1 (DMA0 Destination Address Register 1, offset = 0x00000020)

| Bits  | Name | Description                                                                                                                                                   | Access | Reset |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -    | Reserved                                                                                                                                                      | =      | -     |
| 17:0  |      | The destination address 1 of DMA0 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.



### 6.4.9 DMA0FrameLen

### DMA0FrameLen (DMA0 Frame Length Register 1, offset = 0x00000024)

| Bits  | Name         | Description                                             | Access | Reset |
|-------|--------------|---------------------------------------------------------|--------|-------|
| 31:18 | -            | Reserved                                                | =      | -     |
|       |              | The frame length of DMA0 transmission.                  |        |       |
|       |              | If DSTTYPE is DAC TX FIFO, the value of DMA0FrameLen is |        |       |
|       |              | equal to the times that DMA writes FIFO.                |        |       |
| 17:0  | DMA0FrameLen | If SRCTYPE is ADC FIFO, the value of DMA0FrameLen is    | RW     | 0x0   |
|       |              | equal to the times that DMA reads FIFO.                 |        |       |
|       |              | If other DSTTYPE or SRCTYPE, the value of DMA0FrameLen  |        |       |
|       |              | is equal to the number of bytes transferred by DMA.     |        |       |

### 6.4.10 DMA1CTL

### DMA1CTL (DMA1 control Register, offset = 0x00000028)

| Bits  | Name      | Description                                             | Access | Reset                       |
|-------|-----------|---------------------------------------------------------|--------|-----------------------------|
| 31:17 | -         | Reserved                                                | -      | -                           |
|       |           | The method of audio data stored of DMA-ADC/ DMA-DAC     |        |                             |
| 1.0   | AUDIOTYPE | transmission:                                           | RW     | -<br>0x0<br>0x0             |
| 16    | AUDIOTYPE | 0: interleaved stored in the memory                     | KVV    |                             |
|       |           | 1: separated stored in the memory                       |        |                             |
|       |           | The data width to write DAC FIFO or read from ADC FIFO: |        |                             |
|       |           | 00: 8bit                                                |        |                             |
|       |           | 01: 16bit                                               |        |                             |
|       |           | 10: 24 bit                                              |        |                             |
|       |           | 11: reserved                                            |        |                             |
| 15:14 | DATAWIDTH | The data width to write SPI TX FIFO or read from SPI RX | RW     | 0x0                         |
|       |           | FIFO:                                                   |        | 0x0<br>-                    |
|       |           | 00: 8bit                                                |        |                             |
|       |           | 01: reserved                                            |        | -<br>0x0<br>0x0<br>-<br>0x0 |
|       |           | 10: reserved                                            |        |                             |
|       |           | 11: 32bit                                               |        |                             |
| 13:12 | -         | Reserved                                                | -      | -                           |
|       |           | Destination type:                                       |        |                             |
|       |           | 4'b0000: memory                                         |        |                             |
|       |           | 4'b0010: reserved                                       |        |                             |
|       |           | 4'b0011: UARTO TX FIFO                                  |        |                             |
| 11:8  | DSTTYPE   | 4'b0110: SD/MMC FIFO                                    | RW     | 0x0                         |
|       |           | 4'b1001: UART1 TX FIFO                                  |        |                             |
|       |           | 4'b1011: DAC TX FIFO0                                   |        |                             |
|       |           | 4'b1100: DAC TX FIFO1                                   |        |                             |
|       |           | Others: Reserved                                        |        |                             |
|       |           | Source type:                                            |        |                             |
|       |           | 4'b0000: memory                                         |        |                             |
|       |           | 4'b0010: reserved                                       |        |                             |
| 7:4   | SRCTYPE   | 4'b0011: UARTO RX FIFO                                  | RW     | 0v0                         |
| 7.4   | SICTIL    | 4'b0110: SD/MMC FIFO                                    | T V V  | OXO                         |
|       |           | 4'b1001: UART1 RX FIFO                                  |        |                             |
|       |           | 4'b1011: ADC FIFO                                       |        |                             |
|       |           | Others: Reserved                                        |        |                             |
| 3:2   | -         | Reserved                                                | -      | -                           |
| 1     | RELOAD    | Reload the DMA controller registers and start DMA       | RW     | 0x0                         |



|   |           | transmission after current DMA transmission is complete: 0: disable reload mode 1: enable reload mode                                                                                                                                                                                                                                                                                                                            |    |     |
|---|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|
| 0 | DMA1START | DMA1 start bit: A low-to-high conversion of this bit will lead to load source address, destination address, destination step size, source step size, transfer type, burst length, DRQ type, and data width to the DMA controller. This bit will be automatically cleared by the DMA1 controller if the DMA1 transmission is complete or DMA1 transmission error occurs.  This bit can be written '0' to abort DMA1 transmission. | RW | 0x0 |

#### **6.4.11 DMA1SADDR0**

#### DMA1SADDR0 (DMA1 Source Address Register 0, offset = 0x0000002C)

| Bits  | Name       | Description                                                                                                                                              | Access | Reset |
|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                 | -      | -     |
| 17:0  | DMA1SADDR0 | The source address 0 of DMA1 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.12 DMA1SADDR1**

#### DMA1SADDR1 (DMA1 Source Address Register 1, offset = 0x00000030)

| Bits  | Name       | Description                                                                                                                                              | Access | Reset |
|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                 | -      | -     |
| 17:0  | DMA1SADDR1 | The source address 1 of DMA1 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.13 DMA1DADDR0**

#### DMA1DADDR0 (DMA1 Destination Address Register 0, offset = 0x00000034)

| Bits  | Name       | Description                                                                                                                                                   | Access | Reset |
|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                      | =      | -     |
| 17:0  | DMA1DADDR0 | The destination address 0 of DMA1 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.14 DMA1DADDR1**

#### DMA1DADDR1 (DMA1 Destination Address Register 1, offset = 0x00000038)

| Bits  | Name       | Description                                                                                                                                                   | Access | Reset |
|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                      | =      | =     |
| 17:0  | DMA1DADDR1 | The destination address 1 of DMA1 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

### 6.4.15 DMA1FrameLen

DMA1FrameLen (DMA1 Frame Length Register 1, offset = 0x0000003c)



| Bits  | Name         | Description                                             | Access | Reset |
|-------|--------------|---------------------------------------------------------|--------|-------|
| 31:18 | -            | Reserved                                                | =      | -     |
|       |              | The frame length of DMA1 transmission.                  |        |       |
|       |              | If DSTTYPE is DAC TX FIFO, the value of DMA1FrameLen is |        |       |
|       |              | equal to the times that DMA writes FIFO.                |        |       |
| 17:0  | DMA1FrameLen | If SRCTYPE is ADC FIFO or, the value of DMA1FrameLen is | RW     | 0x0   |
|       |              | equal to the times that DMA reads FIFO.                 |        |       |
|       |              | If other DSTTYPE or SRCTYPE, the value of DM1FrameLen   |        |       |
|       |              | is equal to the number of bytes transferred by DMA.     |        |       |

### 6.4.16 DMA2CTL

### DMA2CTL (DMA2 control Register, offset = 0x00000040)

| Bits  | Name      | Description                                                                                                                                                                                                           | Access | Reset |
|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:17 | -         | Reserved                                                                                                                                                                                                              | -      | -     |
| 16    | AUDIOTYPE | The method of audio data stored of DMA-ADC/DMA-DAC transmission: 0: interleaved stored in the memory 1: separated stored in the memory                                                                                | RW     | 0x0   |
| 15:14 | DATAWIDTH | The data width to write DAC FIFO or read from ADC FIFO:  00: 8bit  01: 16bit  10: 24bit  11: reserved  The data width to write SPI TX FIFO or read from SPI RX FIFO:  00: 8bit  01: reserved  10: reserved  11: 32bit | RW     | 0x0   |
| 13:12 | -         | Reserved                                                                                                                                                                                                              | -      | -     |
| 11:8  | DSTTYPE   | Destination type: 4'b0000: memory 4'b0001: reserved 4'b0010: reserved 4'b0011: UARTO TX FIFO 4'b0110: SD/MMC FIFO 4'b1001: UART1 TX FIFO 4'b1011: DAC TX FIFO0 4'b1100: DAC TX FIFO1 Others: Reserved                 | RW     | 0x0   |
| 7:4   | SRCTYPE   | Source type: 4'b0000: memory 4'b0010: reserved 4'b0011: UARTO RX FIFO 4'b0110: SD/MMC FIFO 4'b1001: UART1 RX FIFO 4'b1011: ADC FIFO Others: Reserved                                                                  | RW     | 0x0   |
| 3:2   | -         | Reserved                                                                                                                                                                                                              | -      | _     |
| 1     | RELOAD    | Reload the DMA controller registers and start DMA transmission after current DMA transmission is complete:  0: disable reload mode                                                                                    | RW     | 0x0   |



|   |           | 1: enable reload mode                                                                                                                                                                                                                                                                                                                                                                                                            |    |     |
|---|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|
| 0 | DMA2START | DMA2 start bit: A low-to-high conversion of this bit will lead to load source address, destination address, destination step size, source step size, transfer type, burst length, DRQ type, and data width to the DMA controller. This bit will be automatically cleared by the DMA2 controller if the DMA2 transmission is complete or DMA2 transmission error occurs.  This bit can be written '0' to abort DMA2 transmission. | RW | 0x0 |

#### **6.4.17 DMA2SADDR0**

#### DMA2SADDR0 (DMA2 Source Address Register 0, offset = 0x00000044)

| Bits  | Name       | Description                                                                                                                                              | Access | Reset |
|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                 | -      | -     |
| 17:0  | DMA2SADDR0 | The source address 0 of DMA2 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.18 DMA2SADDR1**

#### DMA2SADDR1 (DMA2 Source Address Register 1, offset = 0x00000048)

| Bits  | Name       | Description                                                                                                                                              | Access | Reset |
|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                 | =      | -     |
| 17:0  | DMA2SADDR1 | The source address 1 of DMA2 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.19 DMA2DADDR0**

#### DMA2DADDR0 (DMA2 Destination Address Register 0, offset = 0x0000004C)

| Bits  | Name | Description                                                                                                                                                   | Access | Reset |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -    | Reserved                                                                                                                                                      | -      | =     |
| 17:0  |      | The destination address 0 of DMA2 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.20 DMA2DADDR1**

#### DMA2DADDR1 (DMA2 Destination Address Register 1, offset = 0x00000050)

| Bits  | Name       | Description                                                                                                                                                     | Access | Reset |
|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                        | =      | -     |
| 17:0  | DMA2DADDR1 | The destination address 1 of DMA2 transmission.  The bit[0] is no effect if data width is 16-bit.  The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### 6.4.21 DMA2FrameLen

#### DMA2FrameLen (DMA2 Frame Length Register 1, offset = 0x00000054)

| Bits  | Name | Description | Access | Reset |
|-------|------|-------------|--------|-------|
| 31:18 | -    | Reserved    | ı      | -     |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.



| 17:0 | DMA2FrameLen | The frame length of DMA2 transmission.  If DSTTYPE is DAC TX FIFO, the value of DMA2FrameLen is equal to the times that DMA writes FIFO.  If SRCTYPE is ADC FIFO or, the value of DMA2FrameLen is equal to the times that DMA reads FIFO. | 0x0 |
|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|      |              | equal to the times that DMA reads FIFO.  If other DSTTYPE or SRCTYPE, the value of DMA2FrameLen                                                                                                                                           |     |
|      |              | is equal to the number of bytes transferred by DMA.                                                                                                                                                                                       |     |

### 6.4.22 DMA3CTL

### DMA3CTL (DMA3 control Register, offset = 0x00000058)

| Bits  | Name      | Description                                                                                                                                                                                                  | Access | Reset |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:17 | -         | Reserved                                                                                                                                                                                                     | =      | -     |
| 16    | AUDIOTYPE | The method of audio data stored of DMA-ADC/DMA-DAC transmission: 0: interleaved stored in the memory 1: separated stored in the memory                                                                       | RW     | 0x0   |
| 15:14 | DATAWIDTH | The data width to write DAC FIFO or read from ADC FIFO: 00: 8bit 01: 16bit 10: 24bit 11: reserved The data width to write SPI TX FIFO or read from SPI RX FIFO: 00: 8bit 01: reserved 10: reserved 11: 32bit | RW     | 0x0   |
| 13:12 | -         | Reserved                                                                                                                                                                                                     | -      | -     |
| 11:8  | DSTTYPE   | Destination type: 4'b0000: memory 4'b0010: reserved 4'b0011: UARTO TX FIFO 4'b0110: SD/MMC FIFO 4'b1001: UART1 TX FIFO 4'b1011: DAC TX FIFO0 4'b1100: DAC TX FIFO1 Others: Reserved                          | RW     | 0x0   |
| 7:4   | SRCTYPE   | Source type: 4'b0000: memory 4'b0010: reserved 4'b0011: UARTO RX FIFO 4'b0110: SD/MMC FIFO 4'b1001: UART1 RX FIFO 4'b1011: ADC FIFO Others: Reserved                                                         | RW     | 0x0   |
| 3:2   | -         | Reserved                                                                                                                                                                                                     | -      | -     |
| 1     | reload    | Reload the DMA controller registers and start DMA transmission after current DMA transmission is complete:  0: disable reload mode  1: enable reload mode                                                    | RW     | 0x0   |
| 0     | DMA3START | DMA3 start bit: A low-to-high conversion of this bit will lead to load source                                                                                                                                | RW     | 0x0   |



| address, destination address, destination step size, source |
|-------------------------------------------------------------|
| step size, transfer type, burst length, DRQ type, and data  |
| width to the DMA controller. This bit will be automatically |
| cleared by the DMA3 controller if the DMA3 transmission     |
| is complete or DMA3 transmission error occurs.              |
| This bit can be written '0' to abort DMA3 transmission.     |

#### **6.4.23 DMA3SADDR0**

#### DMA3SADDR0 (DMA3 Source Address Register 0, offset = 0x0000005c)

| Bits  | Name       | Description                                                  | Access | Reset |
|-------|------------|--------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                     | =      | -     |
|       |            | The source address 0 of DMA3 transmission.                   |        |       |
| 17:0  | DMA3SADDR0 | The bit[0] is no effect if data width is 16-bit.             | RW     | 0x0   |
|       |            | The bit[1:0] is no effect if data width is 24-bit or 32-bit. |        |       |

#### **6.4.24 DMA3SADDR1**

#### DMA3SADDR1 (DMA3 Source Address Register 1, offset = 0x00000060)

| Bits  | Name       | Description                                                 | Access | Reset |
|-------|------------|-------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                    | -      | -     |
|       |            | The source address 1 of DMA3 transmission.                  |        |       |
|       |            | The DMA3SADDR1[0] is no effect if data size is 16 bit, 24   |        |       |
| 17:0  | DMA3SADDR1 | bit or 32 bit.                                              | RW     | 0x0   |
|       |            | The DMA3SADDR1[1] is no effect if data size is 24 bit or 32 |        |       |
|       |            | bit.                                                        |        |       |

#### **6.4.25 DMA3DADDR0**

#### DMA3DADDR0 (DMA3 Destination Address Register 0, offset = 0x00000064)

| Bits  | Name       | Description                                                                                                                                                   | Access | Reset |
|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                      | i      | -     |
| 17:0  | DMA3DADDR0 | The destination address 0 of DMA3 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### **6.4.26 DMA3DADDR1**

#### DMA3DADDR1 (DMA3 Destination Address Register 1, offset = 0x00000068)

| Bits  | Name       | Description                                                                                                                                                   | Access | Reset |
|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -          | Reserved                                                                                                                                                      | -      | -     |
| 17:0  | DMA3DADDR1 | The destination address 1 of DMA3 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW     | 0x0   |

#### 6.4.27 DMA3FrameLen

#### DMA3FrameLen (DMA3 Frame Length Register 1, offset = 0x0000006c)

| Bits  | Name         | Description                            | Access | Reset |
|-------|--------------|----------------------------------------|--------|-------|
| 31:18 | -            | Reserved                               | =      | -     |
| 17:0  | DMA3FrameLen | The frame length of DMA3 transmission. | RW     | 0x0   |



| If DSTTYPE is DAC FIFO, the value of DMA3FrameLen is   |  |
|--------------------------------------------------------|--|
| equal to the times that DMA writes FIFO.               |  |
| If SRCTYPE is ADC FIFO, the value of DMA3FrameLen is   |  |
| equal to the times that DMA reads FIFO.                |  |
| If other DSTTYPE or SRCTYPE, the value of DMA3FrameLen |  |
| is equal to the number of bytes transferred by DMA.    |  |

### 6.4.28 DMA4CTL

#### DMA4CTL (DMA4 control Register, offset = 0x00000070)

| Bits  | Name      | Description                                                                                                                                                                                                                                                      | Access | Reset |
|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:17 | -         | Reserved                                                                                                                                                                                                                                                         | -      | -     |
| 16    | AUDIOTYPE | The method of audio data stored of DMA-ADC/DMA-DAC transmission: 0: interleaved stored in the memory 1: separated stored in the memory                                                                                                                           | RW     | 0x0   |
| 15:14 | DATAWIDTH | The data width to write DAC or read from ADC FIFO:  00: 8bit  01: 16bit  10: 24bit  11: reserved  The data width to write SPI TX FIFO or read from SPI RX FIFO:  00: 8bit  01: reserved  10: reserved  11: 32bit                                                 | RW     | 0x0   |
| 13:12 | -         | Reserved                                                                                                                                                                                                                                                         | -      | -     |
| 11:8  | DSTTYPE   | Destination type: 4'b0000: memory 4'b0011: UARTO TX FIFO 4'b0110: SD/MMC FIFO 4'b1001: UART1 TX FIFO 4'b1011: DAC TX FIFO0 4'b1100: DAC TX FIFO1 Others: Reserved                                                                                                | RW     | 0x0   |
| 7:4   | SRCTYPE   | Source type: 4'b0000: memory 4'b0011: UARTO RX FIFO 4'b0110: SD/MMC FIFO 4'b1001: UART1 RX FIFO 4'b1011:ADC FIFO Others: Reserved                                                                                                                                | RW     | 0×0   |
| 3:2   | -         | Reserved                                                                                                                                                                                                                                                         | -      | -     |
| 1     | reload    | Reload the DMA controller registers and start DMA transmission after current DMA transmission is complete:  0: disable reload mode  1: enable reload mode                                                                                                        | RW     | 0x0   |
| 0     | DMA4START | DMA4 start bit: A low-to-high conversion of this bit will lead to load source address, destination address, destination step size, source step size, transfer type, burst length, DRQ type, and data width to the DMA controller. This bit will be automatically | RW     | 0x0   |

 $\textbf{Copyright}^{\circledcirc}\,\textbf{2015-2016}\,\,\textbf{Actions}\,\,\textbf{(Zhuhai)}\,\,\textbf{Technology}\,\,\textbf{Co.,}\,\,\textbf{Ltd.}\,\,\textbf{All}\,\,\textbf{rights}\,\,\textbf{reserved}.$ 



| cleared by the DMA4 controller if the DMA4 transmission |
|---------------------------------------------------------|
| is complete or DMA4 transmission error occurs.          |
| This bit can be written '0' to abort DMA4 transmission. |

#### **6.4.29 DMA4SADDR0**

#### DMA4SADDR0 (DMA4 Source Address Register 0, offset = 0x00000074)

| Bits  | Name       | Description                                                  |    | Reset |
|-------|------------|--------------------------------------------------------------|----|-------|
| 31:18 | -          | Reserved                                                     |    | -     |
|       |            | The source address 0 of DMA4 transmission.                   |    |       |
| 17:0  | DMA4SADDR0 | The bit[0] is no effect if data width is 16-bit.             | RW | 0x0   |
|       |            | The bit[1:0] is no effect if data width is 24-bit or 32-bit. |    |       |

#### **6.4.30 DMA4SADDR1**

#### DMA4SADDR1 (DMA4 Source Address Register 1, offset = 0x00000078)

| Bits  | Name       | Description                                                                                                                                                                                     |  | Reset |
|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------|
| 31:18 | -          | Reserved -                                                                                                                                                                                      |  | -     |
| 17:0  | DMA4SADDR1 | Reserved - The source address 1 of DMA4 transmission. The DMA4SADDR1[0] is no effect if data size is 16 bit, 24 bit or 32 bit. The DMA4SADDR1[1] is no effect if data size is 24 bit or 32 bit. |  | 0x0   |

#### **6.4.31 DMA4DADDR0**

#### DMA4DADDR0 (DMA4 Destination Address Register 0, offset = 0x0000007C)

| Bits  | Name       | Description                                                                                                                                                     |    | Reset |
|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|
| 31:18 | -          | Reserved -                                                                                                                                                      |    | -     |
| 17:0  | DMA4DADDR0 | The destination address 0 of DMA4 transmission.  The bit[0] is no effect if data width is 16-bit.  The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW | 0x0   |

#### **6.4.32 DMA4DADDR1**

#### DMA4DADDR1 (DMA4 Destination Address Register 1, offset = 0x00000080)

| Bits  | Name       | Description                                                                                                                                                   |    | Reset |
|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|
| 31:18 | -          | Reserved                                                                                                                                                      | =  | -     |
| 17:0  | DMA4DADDR1 | The destination address 1 of DMA4 transmission. The bit[0] is no effect if data width is 16-bit. The bit[1:0] is no effect if data width is 24-bit or 32-bit. | RW | 0x0   |

#### 6.4.33 DMA4FrameLen

#### DMA4FrameLen (DMA4 Frame Length Register 1, offset = 0x00000084)

| Bits  | Name | Description                                                                                                                                                                                       |   | Reset |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|
| 31:18 | -    | Reserved                                                                                                                                                                                          | = | -     |
| 17:0  |      | The frame length of DMA4 transmission.  If DSTTYPE is DAC TX FIFO, the value of DMA4FrameLen is equal to the times that DMA writes FIFO.  If SRCTYPE is ADC FIFO or, the value of DMA4FrameLen is |   | 0x0   |

Page 22

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.



| equal to the times that DMA reads FIFO.                |  |
|--------------------------------------------------------|--|
| If other DSTTYPE or SRCTYPE, the value of DMA4FrameLen |  |
| is equal to the number of bytes transferred by DMA.    |  |

#### 6.4.34 DMA5CTL

#### DMA5CTL (DMA5 control Register, offset = 0x00000088)

| Bits | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                         | Access | Reset |
|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:5 | -         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                            | -      | -     |
|      |           | Source type:                                                                                                                                                                                                                                                                                                                                                                                                                        |        |       |
| 4    | SRCTYPE   | 1'b0: UARTO RX FIFO                                                                                                                                                                                                                                                                                                                                                                                                                 | RW     | 0x0   |
|      |           | 1'b1: UART1 RX FIFO                                                                                                                                                                                                                                                                                                                                                                                                                 |        |       |
| 3:2  | -         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                            | -      | =     |
| 1    | reload    | Reload the DMA controller registers and start DMA transmission after current DMA transmission is complete:  0: disable reload mode  1: enable reload mode                                                                                                                                                                                                                                                                           | RW     | 0x0   |
| 0    | DMA5START | Special DMA start bit: A low-to-high conversion of this bit will lead to load source address, destination address, destination step size, source step size, transfer type, burst length, DRQ type, and data width to the DMA controller. This bit will be automatically cleared by the DMA controller if the DMA transmission is complete or DMA transmission error occurs.  This bit can be written '0' to abort DMA transmission. | RW     | 0x0   |

#### **6.4.35 DMA5DADDR**

### DMA5DADDR (DMA5 Destination Address Register, offset = 0x0000008C)

| Bits  | Name      | Description                                          |    | Reset |
|-------|-----------|------------------------------------------------------|----|-------|
| 31:18 | -         | Reserved                                             | =  | =     |
| 17:0  | DMA5DADDR | The destination address of Special DMA transmission. | RW | 0x0   |

### 6.4.36 DMA5FrameLen

#### DMA5FrameLen (DMA5 Frame Length Register 1, offset = 0x00000090)

|                   |                                                     | <u> </u>                          |        |       |
|-------------------|-----------------------------------------------------|-----------------------------------|--------|-------|
| Bits              | Name                                                | Description                       | Access | Reset |
| 31:18             | -                                                   | Reserved                          | =      | -     |
| 17:0 DMA5FrameLen | The value of DMA5FrameLen is equal to the number of | D\A/                              | 0x0    |       |
|                   | DIVIASFIAITIELEIT                                   | bytes transferred by Special DMA. | IX VV  | UXU   |

### **6.4.37 DMA5CONT**

#### DMA5CONT (DMA5 counter register, offset = 0x00000094)

| Bits  | Name     | Description                                                                                                                                                                         | Access | Reset |
|-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:18 | -        | Reserved                                                                                                                                                                            | =      | -     |
| 17:0  | DMA5CONT | The counter is equal to the number of bytes written to memory by special DMA currently. The counter is cleared automatically by hardware when special DMA transmission is complete. | R      | 0x0   |



## 7 PMU

#### 7.1 Features

The ATS2823B integrates a comprehensive power supply system, including the following features:

- Supports Li-Ion battery / 5V power supply and Integrate Linear battery charger
- Integrated DC-DC buck converters output 1.5V, which can be switch to LDO mode.
- Linear regulators output VCC, BTVCC, AVCC

### 7.2 Module Description

#### 7.2.1 DC-DC Converter

The DC-DC converter integrated in ATS2823B efficiently scales battery voltage to the required supply voltage. It can work in Pulse Frequency Modulation (PFM) or Pulse Width Modulation (PWM) automatically for different load current.

### 7.2.2 Linear Regulators

The ATS2823B integrates multiple linear regulators; they generate VCC, VDD, AVCC, BTVCC and VD15.

#### 7.2.2.1 Regulators Accurate and Maximum Output Current

The output voltages are precisely within  $\pm 2\%$ , providing large currents with a significantly small dropout voltage within  $\pm 5\%$ . Table below shows data of maximum output current.

| Block Name | Output Voltage | Load Capacity |
|------------|----------------|---------------|
| VCC        | 2.7~3.4V       | 300 mA        |
| VDD        | 0.8~1.5V       | 100 mA        |
| VD15       | 1.0~1.7V       | 170 mA        |
| BTVCC      | 2.8~3.5V       | 100 mA        |
| AVCC       | VCC-0.15V      | 50 mA@98%     |

Table 7-1 Regulators Maximum Output Current

#### 7.2.2.2 Regulators Power Down

If the system is to operate from an external power supply, then the internal linear regulators are powered down automatically.

### 7.2.3 Li-Ion Cell Charger

Some products in the ATS2823B family integrate charging for Li-Ion battery from a 5-V source connected to the DC5V pin. The battery charger is essentially a linear regulator that has current and voltage limits. Charge current is software-programmable within REG[CHG\_CURRENT]. You can enable charger by setting REG[CHGEN]=1.

One can programmatically monitor the battery voltage using the BATADC. The charger has its own voltage limiting that operates independently of the BATADC. But monitoring the battery voltage and VBUS voltage during the charge might be helpful for reporting the charge progress.



The battery charger is capable of generating a large amount of heat within the ATS2823B, especially at currents above 400 mA. The dissipated power can be estimated as: (5V – battery voltage) \* current. At max current (500 mA) and a 3-V battery, the charger can dissipate 1 W.

The TEMPADC can be used to monitor battery temperatures.

The SENSADC is used to monitor the charger and diode's temperature.

### 7.2.4 Reference Voltage

### 7.2.5 A/D Converters

There are 4 low resolutions 7 bit A/Ds for system monitor, the input voltage range of which is 0.7V to 2.2V at TEMPADC pin, 1.4V to 4.4V at VBAT pin, 2.1V to 6.6V at DC5V pin and 0.7V to 2.2V at temp sensor circuit, 0V to SVCC at LRADC2 / LRADC3 pin.

When the input voltage is V, the related ADC data  $n = V/(3.1/2^{7})$ .

Then the data n is 0x00 related from 0V to 0.02422V, the data n is 0x01 related from 0.02422Vto 0.4844V.

### 7.3 Register List

#### Table 7-2 PMU block base address

| Name | Physical Base Address | KSEG1 Base Address |
|------|-----------------------|--------------------|
| PMU  | 0xC0020000            | 0xC0020000         |

#### Table 7-3 PMU Block Configuration Registers List

| Offset | Register Name | Description                                            |        |
|--------|---------------|--------------------------------------------------------|--------|
| 0x00   | VOUT_CTL      | VCC/VDD/AVCC voltage set Register                      | VDD    |
| 0x08   | VD15_DCDC_CTL | VDD DCDC Modulation/frequency/MAX current set Register | RTCVDD |
| 0x0C   | CHG_CTL       | Charge enable and current set Register                 | VDD    |
| 0x10   | CHG_DET       | Charge status detect Register                          | VDD    |
| 0x14   | PMUADC_CTL    | PMU ADC frequency and enable Register                  | RTCVDD |
| 0x18   | BATADC_DATA   | BATADC data Register                                   | VDD    |
| 0x1C   | TEMPADC_DATA  | TEMPADC data Register                                  | VDD    |
| 0x20   | DC5VADC_DATA  | DC5V ADC data Register                                 | VDD    |
| 0x24   | SENSADC_DATA  | Sensor ADC DATA Register                               | VDD    |
| 0x2C   | LRADC2_DATA   | LRADC2 data Register                                   | AVDD   |
| 0x30   | LRADC3_DATA   | LRADC3 data Register                                   | AVDD   |
| 0x38   | BDG_CTL       | Bandgap enable and voltage set Register                | RTCVDD |
| 0x3C   | LDO_CTL       | LDO SET Register                                       | RTCVDD |
| 0x40   | SYSTEM_SET    | System set Register                                    | RTCVDD |
| 0x44   | POWER_CTL     | POWER on/off control Register                          | RTCVDD |
| 0x48   | TIMER_CTL     | S3/S3BT MODE auto Play/standby time set                | RTCVDD |
| 0x4C   | WKEN_CTL      | Wake up source select Register                         | RTCVDD |
| 0x50   | WAKE_PD       | Wake up source pending                                 | RTCVDD |
| 0x54   | ONOFF_KEY     | On/off KEY control Register                            | RTCVDD |
| 0x5C   | NFC_CTL       | NFC field detect control                               | RTCVDD |
| 0x64   | SPD_CTL       | Standby mode power pull down                           | RTCVDD |



# 7.4 Register Description

## **7.4.1 VOUT\_CTL**

Voltage set register (VDD) Default: 0x60048

Offset: 0x00

| Bit (s)  | Name      | Description                                   | Access  | Reset |
|----------|-----------|-----------------------------------------------|---------|-------|
| 31:19    | -         | Reserved                                      | -       | -     |
|          |           | AVDD no capacitor LDO pull down               |         |       |
| 18       | AVDD_PD   | 0: no pull down                               | RW      | 1     |
|          |           | 1: 1mA pull down                              |         |       |
|          |           | 00 1.0V                                       |         |       |
| 4- 4-    | W/DD WOL  | 01 1.1V                                       | DIA     | 02    |
| 17:16    | AVDD_VOL  | 10 1.2V                                       | RW      | 0x2   |
|          |           | 11 1.3V                                       |         |       |
| 15       | -         | Reserved                                      | -       | -     |
|          |           | AVCC LDO margin tuning, voltage drop from VCC |         |       |
|          |           | 00 0.15V                                      |         |       |
| 13:12    | AVCC_DROP | 01 0.20V                                      | RW      | 00    |
|          |           | 10 0.25V                                      |         |       |
|          |           | 11 0.30V                                      |         |       |
| 11:10    | -         | Reserved                                      | -       | -     |
|          |           | VCC LDO Current limit:                        |         |       |
| 9        | VCCOC_SET | 0: 400mA                                      | RW      | 0     |
|          |           | 1: 500mA                                      |         |       |
|          |           | VDD LDO Current limit:                        |         |       |
| 8        | VDDOC_SET | 0: 200mA                                      | RW      | 0     |
| <u> </u> |           | 1: 300mA                                      |         |       |
| 7        | -         | Reserved                                      | -       | -     |
|          |           | VCC voltage level select                      |         |       |
|          | VCC_SET   | 000: 2.7V                                     |         |       |
|          |           | 001: 2.8V<br>010: 2.9V                        |         |       |
| 6:4      |           | 010. 2.9V<br>011: 3.0V                        | RW      | 0x4   |
| 0.4      |           | 100: 3.1V                                     | I K V V | 0.4   |
|          |           | 101: 3.2V                                     |         |       |
|          |           | 110: 3.3V                                     |         |       |
|          |           | 111: 3.4V                                     |         |       |
|          |           | VDD (Regulator) voltage coarse control        |         |       |
|          | VDD_SET   | 0000: 0.80V                                   |         |       |
|          |           | 0001: 0.85V                                   |         |       |
|          |           | 0010: 0.90V                                   |         |       |
|          |           | 0011: 0.95V                                   |         |       |
|          |           | 0100: 1.00V                                   |         |       |
|          |           | 0101: 1.05V                                   |         |       |
| 3:0      |           | 0110: 1.10V                                   | RW      | 0x8   |
|          |           | 0111: 1.15V                                   |         |       |
|          |           | 1000: 1.20V                                   |         |       |
|          |           | 1001: 1.25V                                   |         |       |
|          |           | 1010: 1.30V                                   |         |       |
|          |           | 1011: 1.35V                                   |         |       |
|          |           | 1100: 1.40V                                   |         |       |
|          |           | 1101: 1.45V                                   |         |       |



1111: 1.50V

## 7.4.2 VD15\_DCDC\_CTL

VD15 DCDC set register (RTCVDD) Default: 0x942625

Offset: 0x08

| Bit (s) | Name         | Description                                                                                                                                                                                                                                                                                                                     |        | Access | Reset |
|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|
| 29:17   | -            | Reserved                                                                                                                                                                                                                                                                                                                        |        | -      | -     |
| 16:15   | ANTI_ADUIO   | Provide pull down current selection<br>00: disable<br>01: 4mA<br>10: 8mA<br>11: 12mA                                                                                                                                                                                                                                            |        | RW     | 0     |
| 14:13   | -            | Reserved                                                                                                                                                                                                                                                                                                                        |        | -      | -     |
| 12:11   | VD15_MODE_S1 | Under S1 state, VD15 using DCDC or LDO switch bit: 00: fixed to LDO 01: fixed to DCDC 10: switch automatically through UVLO signal 11: switch automatically through DC5VOV sign                                                                                                                                                 |        | RW     | 0     |
| 9:8     | -            | Reserved                                                                                                                                                                                                                                                                                                                        |        | -      | -     |
| 3:1     | DCDC_FS      | DC-DC frequency control           Freq.         000         889KHz (8 / 9)           001         1MHz           010         1.4MHz           011         2MHz           100         2.6MHz           101         3MHz           110         4MHz           111         4MHZ           Adjustable DC-DC frequency for difference | e load | RW     | 0x2   |
| 0       | -            | current.  Reserved                                                                                                                                                                                                                                                                                                              |        | -      | -     |

## 7.4.3 CHG\_CTL

Charging control register (VDD) Default: 0x18013A

#### Offset = 0x0C

| Bit (s) | Name        | Description                                 | Access | Reset |
|---------|-------------|---------------------------------------------|--------|-------|
| 31:21   | -           | Reserved                                    | -      | -     |
|         |             | DC5V overvoltage detection enable bit       |        |       |
| 19      | DC5VOV_EN   | 0:disable/reset                             | RW     | 1     |
|         |             | 1:enable                                    |        |       |
| 16      | -           | Reserved                                    | -      | -     |
|         |             | Enable Charge Circuit                       |        |       |
| 15      | CHGEN       | 0:disable                                   | RW     | 0     |
|         |             | 1:enable                                    |        |       |
|         |             | Trickle charging enable:                    |        |       |
| 14      | ENTKLE      | 0: disable trickle charge.                  | RW     | 0     |
|         |             | 1: enable trickle charge.                   |        |       |
| 13:11   | CHG_CURRENT | Charger constant charging Current Configure | RW     | 0     |

 $\textbf{Copyright}^{\circledcirc}\,\textbf{2015-2016}\,\,\textbf{Actions}\,\,\textbf{(Zhuhai)}\,\,\textbf{Technology}\,\,\textbf{Co.,}\,\,\textbf{Ltd.}\,\,\textbf{All}\,\,\textbf{rights}\,\,\textbf{reserved}.$ 



|     |           | 000-25 4                                     |    |          |
|-----|-----------|----------------------------------------------|----|----------|
|     |           | 000:25mA                                     |    |          |
|     |           | 001:50mA                                     |    |          |
|     |           | 010:100mA                                    |    |          |
|     |           | 011:200mA                                    |    |          |
|     |           | 100:300mA                                    |    |          |
|     |           | 101:400mA                                    |    |          |
|     |           | 110:500mA                                    |    |          |
|     |           | 111:600mA                                    |    | <u> </u> |
|     |           | Battery detection enable bit:                |    |          |
| 10  | ENBATDT   | 0:disable                                    | RW | 0        |
|     |           | 1:enable                                     |    |          |
|     |           | Constant charging voltage setting:           |    |          |
|     |           | 000: 4.2V                                    |    |          |
|     |           | 001: 4.23V                                   |    |          |
|     |           | 010: 4.26V                                   |    |          |
| 9:7 | ENFASTCHG | 011: 4.29V                                   | RW | 0x2      |
|     |           | 100: 4.32V                                   |    |          |
|     |           | 101: 4.35V                                   |    |          |
|     |           | 110: 4.38V                                   |    |          |
|     |           | 111: 4.41V                                   |    |          |
|     |           | End-of-charging voltage                      |    |          |
|     |           | 00: 4.16V                                    |    |          |
| 6:5 | STOPV     | 01 :4.18V                                    | RW | 1        |
|     |           | 10: 4.32V                                    |    |          |
|     |           | 11: 4.34V                                    |    |          |
|     |           | DC5V constant loop enable bit:               |    |          |
| 4   | ENSAMP    | 0:disable                                    | RW | 1        |
|     |           | 1:enable                                     |    |          |
|     |           | Set DC5V steady voltage                      |    |          |
|     |           | 00 3.81                                      |    |          |
| 3:2 | STDY_SET  | 01 4.0                                       | RW | 0x2      |
|     | _         | 10 4.25                                      |    |          |
|     |           | 11 4.4                                       |    |          |
|     |           | Auto detection of end-of-charging enable bit |    |          |
| 1   | ENCHGATDT | 0:disable                                    | RW | 1        |
|     |           | 1:enable                                     |    |          |
|     |           | End-of-charging detection time selection:    |    |          |
| 0   | DTSEL     | 0: once per 12min                            | RW | 0        |
|     |           | 1: once per 20s                              |    |          |
|     |           |                                              |    |          |

# **7.4.4 CHG\_DET**

Charging detect register (VDD)

### Offset = 0x10

| Bit (s) | Name     | Description                          | Access | Reset |
|---------|----------|--------------------------------------|--------|-------|
| 31:8    | -        | Reserved                             | -      | -     |
|         |          | DC5V insertion detection conditions: |        |       |
| 7       | UVLO     | 0: no DC5V is inserted               | R      | Х     |
|         |          | 1: DC5V >= BAT+0.1V or BAT+0.02V     |        |       |
|         |          | Charging state flag bit              |        |       |
| 6:5     | CHGPHASE | 00: reserved                         | R      | х     |
| 0.5     | CHOPHASE | 01: trickle charging phase           | IX.    | ^     |
|         |          | 10: CC charging phase                |        |       |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.

Page 28 Version 1.4



|   |          | 11: CV charging phase         |   |   |
|---|----------|-------------------------------|---|---|
|   |          | Whether Ichg>5%Ichg_reg flag  |   |   |
| 4 | CHG_STA0 | 0: Ichg<5%Ichg_reg            | R | х |
|   |          | 1: lchg>5%lchg_reg            |   |   |
|   |          | Whether Ichg>20%Ichg_reg flag |   |   |
| 3 | CHG_STA1 | 0: Ichg<20%Ichg_reg           | R | х |
|   |          | 1: lchg>20%lchg_reg           |   |   |
|   |          | End-of-charging flag          |   |   |
| 2 | CHGEND   | 0: in charging                | R | х |
|   |          | 1: end-of-charging            |   |   |
|   |          | BAT exsistants flag           |   |   |
| 1 | BATEXT   | 0: no battery                 | R | х |
|   |          | 1: battery is on              |   |   |
|   |          | Battery detection over flag   |   |   |
| 0 | DTOVER   | 0: under detection            | R | х |
|   |          | 1: detection is over          |   |   |

# 7.4.5 PMUADC\_CTL

PMUADC Control Register Default: 0xD7

Offset = 0x14

| Bit (s) | Name         | Description                                        | Access | Reset |
|---------|--------------|----------------------------------------------------|--------|-------|
| 31:8    | -            | Reserved                                           | -      | =     |
|         |              | BAT/DC5V/TEMP/SENSOR ADCs Frequency Source         |        |       |
| 7       | BATADC_FS    | Select:                                            | RW     | 1     |
| ,       | BAIADC_F3    | 0: 125HZ                                           | IVV    | 1     |
|         |              | 1: 250HZ                                           |        |       |
|         |              | LRADC234 Frequency Source Select:                  |        |       |
| 6       | LRADC_FS     | 0: 125HZ                                           | RW     | 1     |
|         |              | 1: 250HZ                                           |        |       |
|         |              | 7bit LRADC2/3/4 A/D enable.                        |        |       |
| 5       | LRADC234_EN  | 0: Disable                                         | RW     | 0     |
|         |              | 1: Enable                                          |        |       |
| 4       | -            | Reserved                                           | -      | -     |
|         |              | TEMP sensor A/D enable                             |        |       |
| 3       | SENSORADC_EN | 0: Disable, TEMP sensor circuit and output disable | RW     | 0     |
|         |              | 1: Enable, TEMP sensor circuit and output enable   |        |       |
|         |              | DC5V A/D enable                                    |        |       |
| 2       | DC5VADC_EN   | 0: Disable                                         | RW     | 1     |
|         |              | 1: Enable                                          |        |       |
|         |              | TEMP A/D enable                                    |        |       |
| 1       | TEMPADC_EN   | 0: Disable                                         | RW     | 1     |
|         |              | 1: Enable                                          |        |       |
|         |              | Battery A/D enable                                 |        |       |
| 0       | BATADC_EN    | 0: Disable                                         | RW     | 1     |
|         |              | 1: Enable                                          |        |       |

# 7.4.6 BATADC\_DATA

BATADC DATA Register (VDD)

Offset = 0x18

|  | Bit (s) | Name | Description | Access | Reset |
|--|---------|------|-------------|--------|-------|
|--|---------|------|-------------|--------|-------|



| 15:7 - | -      | Reserved                                                                                   | - | - |
|--------|--------|--------------------------------------------------------------------------------------------|---|---|
| 6:0    | BATADC | 7bit Voltage ADC, used to detect Battery voltage. Input voltage range is: Li-ion: 1.4-4.4V | R | х |

# 7.4.7 TEMPADC\_DATA

TEMPADC DATA Register (VDD)

#### Offset = 0x1C

| Bit (s) | Name    | Description                                                                        | Access | Reset |
|---------|---------|------------------------------------------------------------------------------------|--------|-------|
| 15:7    | -       | Reserved                                                                           | -      | -     |
| 6:0     | TEMPADC | 7bit Voltage ADC, used to detect TEMPADC voltage. Input voltage range is: 0.7-2.2V | R      | х     |

### 7.4.8 DC5VADC\_DATA

DC5V ADC DATA Register (VDD)

#### Offset = 0x20

| Bit (s) | Name    | Description                                                                     | Access | Reset |
|---------|---------|---------------------------------------------------------------------------------|--------|-------|
| 15:7    | =       | Reserved                                                                        | -      | -     |
| 6:0     | DC5VADC | 7bit Voltage ADC, used to detect DC5V voltage. Input voltage range is: 2.1-6.6V | R      | х     |

### 7.4.9 SENSADC\_DATA

Sensor ADC DATA Register (VDD)

#### Offset = 0x24

| Bit (s) | Name    | Description                                          | Access | Reset |
|---------|---------|------------------------------------------------------|--------|-------|
| 15:7    | =       | Reserved                                             | -      | -     |
| 6:0     | SENSADC | 7bit Voltage ADC, used to detect TEMPSENSOR voltage. | R      | х     |

# **7.4.10 LRADC2\_DATA**

LRADC2 DATA Register (VDD)

#### Offset = 0x2C

| Bit (s) | Name   | Description                                                           | Access | Reset |
|---------|--------|-----------------------------------------------------------------------|--------|-------|
| 31:7    | 1      | Reserved                                                              | ı      | -     |
| 6:0     | LRADC2 | 7bit LRADC2 data output LRADC2 input voltage range is from 0 to AVCC. | R      | х     |

# **7.4.11 LRADC3\_DATA**

LRADC3 DATA Register (VDD)

### Offset = 0x30

| Bit (s) | Name   | Description                                                            | Access | Reset |
|---------|--------|------------------------------------------------------------------------|--------|-------|
| 31:7    | 1      | Reserved                                                               | ı      | =     |
| 6:0     | LRADC3 | 7bit LRADC3 data output. LRADC3 input voltage range is from 0 to AVCC. | R      | х     |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.



# 7.4.12 BDG\_CTL

Bandgap Control Register (RTCVDD) Default: 0x2D

#### Offset = 0x38

| Bit (s) | Name       | Description                                        | Access | Reset |
|---------|------------|----------------------------------------------------|--------|-------|
| 31:7    | -          | Reserved                                           | -      | -     |
|         |            | BANDGAP filter Control REG                         |        |       |
|         |            | 0: BANDGAP has no filter resistor                  |        |       |
| 6       | BDG_FILTER | 1: BANDGAP has filter resistor                     | RW     | 0     |
|         |            | Notes: Make sure this bit is set to 1 before using |        |       |
|         |            | DAC/ADC, OR IT WILL CAUSE BIG NOISE!               |        |       |
|         |            | BANDGAP pull down resistor control                 |        |       |
| 5       | BDG_PDR    | 0: NO pull down resistor                           | RW     | 1     |
|         |            | 1: have pull down resistor                         |        |       |

# 7.4.13 LDO\_CTL

LDO set register (RTCVDD) Default: 0x002AA888

Offset: 0x3C

| Bit (s) | Name       | Description                                   | Access | Reset       |
|---------|------------|-----------------------------------------------|--------|-------------|
| 31:19   | -          | Reserved                                      | -      | 1           |
|         |            | VD15 LDO Current limit:                       |        |             |
| 18      | VD15OC_SET | 0: 270mA                                      | RW     | 0           |
|         |            | 1: 370mA                                      |        |             |
|         |            | VD15 DC-DC / Regulator voltage coarse control |        |             |
|         |            | 0000: 1.00V                                   |        |             |
|         |            | 0001: 1.05V                                   |        |             |
|         |            | 0010: 1.10V                                   |        |             |
|         |            | 0011: 1.15V                                   |        |             |
|         |            | 0100: 1.20V                                   |        | -           |
|         |            | 0101: 1.25V                                   |        |             |
| 17:14   | VD15_SET   | 0110: 1.30V                                   | RW     | ΩνΛ         |
| 17.14   | VD13_3E1   | 0111: 1.35V                                   | IVV    | - 0 OxA OxA |
|         |            | 1000: 1.40V                                   |        |             |
|         |            | 1001: 1.45V                                   |        |             |
|         |            | 1010: 1.50V                                   |        | - 0 OxA OxA |
|         |            | 1011: 1.55V                                   |        |             |
|         |            | 1100: 1.60V                                   |        |             |
|         |            | 1101: 1.65V                                   |        |             |
|         |            | 1111: 1.70V                                   |        |             |
|         |            | BTVDD no capacitor LDO pull down              |        |             |
| 13      | BTVDD_PD   | 0: no pull down                               | RW     | 1           |
|         |            | 1: 1mA pull down                              |        |             |
|         |            | BTVDD enable bit                              |        |             |
| 12      | BTVDD_EN   | 0: disable                                    | RW     | 0           |
|         |            | 1: enable                                     |        |             |
|         |            | BTVDD voltage coarse control                  |        |             |
|         |            | 0000: 0.80V                                   |        |             |
|         |            | 0001: 0.85V                                   |        |             |
| 11:8    | BTVDD_VOL  | 0010: 0.90V                                   | RW     | 0x8         |
|         |            | 0011: 0.95V                                   |        |             |
|         |            | 0100: 1.00V                                   |        |             |
|         |            | 0101: 1.05V                                   |        |             |



|     |             | 0110: 1.10V                |    |     |
|-----|-------------|----------------------------|----|-----|
|     |             | 0111: 1.15V                |    |     |
|     |             | 1000: 1.20V                |    |     |
|     |             | 1001: 1.25V                |    |     |
|     |             | 1010: 1.30V                |    |     |
|     |             | 1011: 1.35V                |    |     |
|     |             | 1100: 1.40V                |    |     |
|     |             | 1101: 1.45V                |    |     |
|     |             | 1111: 1.50V                |    |     |
|     |             | BTVCC LDO Current limit:   |    |     |
| 4   | BTVCCOC_SET | 0: 200mA                   | RW | 0   |
|     |             | 1: 300mA                   |    |     |
|     |             | BTVCC voltage level select |    |     |
|     |             | 000: 2.8V                  |    |     |
|     |             | 001: 2.9V                  |    |     |
|     |             | 010: 3.0V                  |    |     |
| 3:1 | BTVCC_VOL   | 011: 3.1V                  | RW | 0x4 |
|     | _           | 100: 3.2V                  |    |     |
|     |             | 101: 3.3V                  |    |     |
|     |             | 110: 3.4V                  |    |     |
|     |             | 111: 3.5V                  |    |     |
|     |             | BTVCC power enable:        |    |     |
| 0   | BTVCC_EN    | 0: disable                 | RW | 0   |
|     | _           | 1: enable                  |    |     |

# **7.4.14 SYSTEM\_SET**

System set Register (RTCVDD) Default: 0x3BF

#### Offset = 0x40

| Bit (s) | Name     | Description                                   | Access | Reset |
|---------|----------|-----------------------------------------------|--------|-------|
| 31:8    | -        | Reserved                                      | -      | -     |
|         |          | LB (Low battery) enter standby enable:        |        |       |
| 7       | LB_EN    | 0: disable                                    | RW     | 1     |
|         |          | 1: enable                                     |        |       |
|         |          | LB (Low battery) voltage setting              |        |       |
| 6:5     | LB VOL   | 00: 2.7V                                      | RW     | 1     |
| 0.5     | LB_VOL   | 01: 3.0V                                      | KVV    | 1     |
|         |          | 1x: 3.3V                                      |        |       |
|         |          | VCC/VDD/BTVCC/VD15 LDO overcurrent protection |        |       |
| 4       | OC EN    | enable bit                                    | RW     | 1     |
| 4       | OC_EN    | 0: disable                                    | KVV    | 1     |
|         |          | 1: enable                                     |        |       |
|         |          | VCC/VDD/BTVCC/VD15 undervoltage protection    |        |       |
| ]       | IVDDO EN | enable                                        | RW     | 1     |
| 3       | LVPRO_EN | 0: disable                                    | L/ AA  | 1     |
|         |          | 1: enable                                     |        |       |

# **7.4.15 POWER\_CTL**

Power source as VCC/VDD/BTVCC/SVCC on/off Control Register (RTCVDD) Default: 0x1

#### Offset = 0x44

| Bit (s) | Name | Description | Access | Reset |
|---------|------|-------------|--------|-------|
| 31:3    | -    | Reserved    | -      | -     |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.



| 2 | EN_S3   | EN_S3 enable bit<br>0:disable<br>1:enable | RW | 0 |
|---|---------|-------------------------------------------|----|---|
| 1 | EN_S3BT | EN_S3BT enable bit 0:disable 1:enable     | RW | 0 |
| 0 | EN_S1   | EN_S1 enable bit<br>0:disable<br>1:enable | RW | 1 |

# **7.4.16 TIMER\_CTL**

System timer set Register (RTCVDD) Default: 0x200000

#### Offset = 0x48

| Bit (s) | Name            | Description                      | Access | Reset |
|---------|-----------------|----------------------------------|--------|-------|
| 31:22   | -               | Reserved                         | -      | -     |
|         |                 | S3timer_EN bit                   |        |       |
| 21      | S3_TIMER_EN     | 0:Disable                        | RW     | 1     |
|         |                 | 1:Enable                         |        |       |
|         |                 | S3timer                          |        |       |
| 20      | S3TIMER         | 0: 300ms                         | RW     | 0     |
|         |                 | 1: 1s                            |        |       |
| 19:16   | -               | Reserved                         | -      | -     |
|         |                 | S3BT ON timer Enable bit         |        |       |
| 15      | S3BT_ON_EN      | 0:Disable                        | RW     | 0     |
|         |                 | 1:Enable                         |        |       |
| 14:8    | SSRT ON TIMER   | S3BT power on by alarm timer     | RW     | 0     |
| 14.0    | I SART ON THATE | 7 bits corresponds to 0~127 mins | 11.00  | U     |
| 7:0     | -               | Reserved                         | =      | -     |

# **7.4.17 WKEN\_CTL**

WAKE up source enable Register (RTCVDD) Default: 0x6FB

#### Offset = 0x4C

| Bit (s) | Name        | Description                                                                                                                                                                                                                                      | Access | Reset |
|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:11   | =           | Reserved                                                                                                                                                                                                                                         | -      | -     |
| 10      | BATWK_EN    | Battery insert wakeup enable bit  0: disable                                                                                                                                                                                                     | RW     | 1     |
| 9       | REMOTE_WKEN | 1: enable Drive-by-wire wakeup enable bit 0: disable 1: enable                                                                                                                                                                                   | RW     | 1     |
| 8       | HDSW_BLOCK  | Toggle switch shields long/short press on play key to wakeup enable release bit  0: Toggle switch turn to OFF will shield long/shot press on the play key to wake up  1: Toggle switch do not shield long/short press on the play key to wake up | RW     | 0     |
| 7       | HDSWOFF_EN  | Under S3BT state, toggle switch ON/OFF enable 0:disable 1:enable                                                                                                                                                                                 | RW     | 1     |
| 5       | BT_WK_EN    | Bluetooth wakeup enable                                                                                                                                                                                                                          | RW     | 1     |



|   |            | 0:Disable                        |    |   |
|---|------------|----------------------------------|----|---|
|   |            | 1:Enable                         |    |   |
|   |            | NFC wakeup enable                |    |   |
| 4 | NFC WK EN  | 0:Disable                        | RW | 1 |
|   | o          | 1: enable                        |    | _ |
|   |            | RESET wakeup enable              |    |   |
| 3 | RESET WKEN | 0:disable                        | RW | 1 |
|   | _          | 1:enable                         |    |   |
|   |            | On off short press wakeup enable |    |   |
| 2 | SHORT_WKEN | 0:disable                        | RW | 0 |
|   | _          | 1:enable                         |    |   |
|   |            | On off long press wakeup enable  |    |   |
| 1 | LONG_WKEN  | 0:disable                        | RW | 1 |
|   |            | 1:enable                         |    |   |
|   |            | HDSW toggle switch wakeup enable |    |   |
| 0 | HDSW_WKEN  | 0:disable                        | RW | 1 |
|   |            | 1:enable                         |    |   |

Note: needs to update code before writing this register.

# **7.4.18 WAKE\_PD**

WAKE up source enable Register (RTCVDD) Default: 0x0

Offset = 0x50

| Bit (s) | Name        | Description                                             | Access | Reset |
|---------|-------------|---------------------------------------------------------|--------|-------|
| 31:9    | -           | Reserved                                                | -      | -     |
|         |             | Battery insert wakeup pending bit                       |        |       |
| 8       | BATIN_PD    | 0: no battery insert wakeup                             | RW     | 0     |
|         |             | 1: battery insert wakeup happened                       |        |       |
|         |             | Drive-by-wire wakeup pending bit                        |        |       |
| 7       | REMOTE_PD   | 0: no Drive-by-wire wakeup                              | RW     | 0     |
|         |             | 1: Drive-by-wire happened                               |        |       |
|         |             | Long press on play key pending bit                      |        |       |
| 6       | LONG_PLAY   | 0: no long press on play key                            | RW     | 0     |
|         |             | 1: long press on play key happened                      |        |       |
|         |             | S3BT_ON timer wakeup indication pending bit             |        |       |
| 5       | S3BT_TON_PD | 0: no S3BT_ON_TIMER wakeup                              | RW     | 0     |
|         |             | 1: S3BT_ON_TIMER wakeup                                 |        |       |
|         |             | Toggle switch OFF pending bit                           | İ      |       |
| 4       | HDSWOFF_PD  | 0: no toggle switch operation                           | RW     | 0     |
|         |             | 1: toggle switch OFF operation                          |        |       |
|         |             | Toggle switch ON pending bit                            |        |       |
| 3       | HDSWON_PD   | 0: no toggle switch operation                           | RW     | 0     |
|         |             | 1: toggle switch ON operation                           |        |       |
|         |             | ONOFF wakeup pending bit                                |        |       |
| 2       | ONOFF_PD    | 0: no ONOFF wakeup happened                             | RW     | 0     |
|         |             | 1: ONOFF wakeup happened                                |        |       |
|         |             | NFC Pending                                             |        |       |
|         |             | 0: Interrupt source is not active.                      |        |       |
| 1       | NFC PD      | 1: Interrupt source is active.                          | RW     | 0     |
| _       | INIC_FD     | Write 1 to this bit to clear this pending bit. This bit | 11.00  |       |
|         |             | must be cleared by software before trigger a new        |        |       |
|         |             | interrupt pending.                                      |        |       |
| 0       | BT_PD       | Bluetooth Pending                                       | RW     | 0     |

 $\textbf{Copyright}^{\circledcirc}\,\textbf{2015-2016}\,\,\textbf{Actions}\,\,\textbf{(Zhuhai)}\,\,\textbf{Technology}\,\,\textbf{Co.,}\,\,\textbf{Ltd.}\,\,\textbf{All}\,\,\textbf{rights}\,\,\textbf{reserved}.$ 



| 0: Interrupt source is not active.                      |  |
|---------------------------------------------------------|--|
| 1: Interrupt source is active.                          |  |
| Write 1 to this bit to clear this pending bit. This bit |  |
| must be cleared by software before trigger a new        |  |
| interrupt pending.                                      |  |

# **7.4.19 ONOFF\_KEY**

ONOFF key control & detect register (RTCVDD) Default: 0x80D8

### Offset = 0x54

| Bit (s) | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Access | Reset |
|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:11   | -                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -      | -     |
| 10      | RESTART_SET      | RESET key function setting  0: reset VDD region registers  1: restart                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RW     | 0     |
| 9:7     | ONOFF_PRESS_TIME | ONOFF key press time setting:  000: 50ms < t < 0.125s, recognized as short press; t >=0.125s, recognized as long press;  001: 50ms < t < 0.25s, recognized as long press;  010: 50ms < t < 0.5s, recognized as long press;  010: 50ms < t < 0.5s, recognized as long press;  011: 50ms < t < 1s, recognized as long press;  011: 50ms < t < 1s, recognized as short press;  t >=1s, recognized as long press;  100: 50ms < t < 1.5s, recognized as short press;  t >=2s, recognized as long press;  101: 50ms < t < 2s, recognized as short press;  t >=2s, recognized as long press;  110: 50ms < t < 3s, recognized as short press;  t >=3s, recognized as long press;  111: 50ms < t < 4s, recognized as short press;  t >=4s, recognized as long press; | RW     | 1     |
| 6       | ONOFF_RST_EN     | ONOFF long press reset function enable 0:disable 1:enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RW     | 1     |
| 5:4     | ONOFF_RST_T_SEL  | ONOFF long press send Reset time selection 00:6s 01:8s 10:10s 11:12s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW     | 1     |
| 2       | HDSWOFF_2_3      | ONOFF level 0: not on this level 1: on 2/3 level (digital realization)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R      | 0     |
| 1       | HDSWON_1_3       | ONOFF level 0: not this level 1: at 1/3 level (digital realization)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R      | 0     |
| 0       | ONOFF_PRESS_0    | ONOFF key whether pressed down 0:ONOFF not pressed 1:ONOFF is pressed (digital realization)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R      | 0     |

 $\textbf{Copyright}^{\circledcirc}\,\textbf{2015-2016}\,\,\textbf{Actions}\,\,\textbf{(Zhuhai)}\,\,\textbf{Technology}\,\,\textbf{Co.,}\,\,\textbf{Ltd.}\,\,\textbf{All}\,\,\textbf{rights}\,\,\textbf{reserved}.$ 

Page 35 Version 1.4



# 7.4.20 NFC\_CTL

NFC field detect control Register (RTCVDD) Default: 0x1C

#### Offset = 0x5C

| Bit (s) | Name        | Description                                      | Access | Reset |
|---------|-------------|--------------------------------------------------|--------|-------|
| 31:9    | =           | Reserved                                         | -      | -     |
|         |             | BT_WAKE_HOST signal level flag:                  |        |       |
| 8       | BT_WAKE_DET | 0: signal is low                                 | R      | 0     |
|         |             | 1: signal is high                                |        |       |
| 7       | NFC_DET     | NFC_FD level flag                                | R      | Χ     |
|         |             | Pull up resistor selection:                      |        |       |
| 6       | NFCPU_CTL   | 0: disable                                       | RW     | 0     |
|         |             | 1: 50K                                           |        |       |
| 5:1     | -           | Reserved                                         | -      | -     |
|         |             | Trigger mode set:                                |        |       |
|         |             | 0: when higher than 2/3RTCVDD, trigger interrupt |        |       |
| 0       | NFCTM_SET   | sending and wakeup                               | RW     | 0     |
|         |             | 1: when lower than 2/3RTCVDD, trigger interrupt  |        |       |
|         |             | sending and wakeup                               |        |       |

# 7.4.21 SPD\_CTL

Standby power pull down control (RTCVDD) Default: 0x13D

#### Offset: 0x64

| Bit (s) | Name         | Description                               | Access | Reset |
|---------|--------------|-------------------------------------------|--------|-------|
| 31:9    | •            | Reserved                                  |        | =     |
|         |              | Adjusting DC5V generated SYSPOWER voltage |        |       |
|         |              | 00: 3.3V                                  |        |       |
| 8:7     | DC5V_SYS_VOL | 01: 4.2V                                  | RW     | 0x2   |
|         |              | 10: 4.3V                                  |        |       |
|         |              | 11: 4.4V                                  |        |       |

Version 1.4 Page 36

 $\textbf{Copyright}^{\circledcirc}\,\textbf{2015-2016}\,\,\textbf{Actions}\,\,\textbf{(Zhuhai)}\,\,\textbf{Technology}\,\,\textbf{Co.,}\,\,\textbf{Ltd.}\,\,\textbf{All}\,\,\textbf{rights}\,\,\textbf{reserved}.$ 



# **8 System Control**

### 8.1 **RMU**

#### 8.1.1 Features

The RMU Controller of ATS2823B has following features:

- The RMU (Reset Management Unit) can reset all the peripherals.
- The MCU can enter power-saving mode by setting the registers of RMU.

# 8.1.2 Register List (Digital part)

#### Table 8-1 RMU digital part base address

| Name        | Physical Base Address | KSEG1 Base Address |
|-------------|-----------------------|--------------------|
| RMU_DIGITAL | 0xC0000000            | 0xC0000000         |

#### Table 8-2 RMU digital part register list

| Offset     | Register Name | Description                   |
|------------|---------------|-------------------------------|
| 0x00000000 | MRCR          | Module Reset Control Register |

# 8.1.3 Register Description

#### 8.1.3.1 MRCR

#### MRCR (Module Reset Control Register, offset = 0x00000000)

| Bit (s) | Name            | Description                  | Access | Reset |
|---------|-----------------|------------------------------|--------|-------|
| 31:18   | -               | Reserved                     | -      | -     |
|         |                 | UART1 Controller & IR Reset  |        |       |
| 17      | UART1RESET      | 0: reset                     | RW     | 0     |
|         |                 | 1: normal                    |        |       |
| 16:13   | -               | Reserved                     | -      | -     |
|         |                 | PWM back light Reset         |        |       |
| 12      | PWM_LIGHT_RESET | 0: reset                     | RW     | 0     |
|         |                 | 1: normal                    |        |       |
|         |                 | DAC & ADC Reset              |        |       |
| 11      | AUDIOIORESET    | 0: reset                     | RW     | 0     |
|         |                 | 1: normal                    |        |       |
| 10:5    | -               | Reserved                     | -      | -     |
|         |                 | UARTO & H5 Controller Reset  |        |       |
| 4       | UARTORESET      | 0: reset                     | RW     | 0     |
|         |                 | 1: normal                    |        |       |
|         |                 | SD/MMC Card Controller Reset |        |       |
| 3       | SDRESET         | 0: reset                     | RW     | 0     |
|         |                 | 1: normal                    |        |       |
|         |                 | All but OCEM DSP reset       |        |       |
| 2       | DSP_PART        | 0: reset DSP except OCEM     | RW     | 1     |
|         |                 | 1: normal                    |        |       |



|   |                | Note: Debug use only, do not set to 0.                                                                              |    |   |
|---|----------------|---------------------------------------------------------------------------------------------------------------------|----|---|
| 1 | DSP_ALL        | All DSP reset 0: reset all DSP 1: depends on DSP_PART                                                               | RW | 0 |
| 0 | DMA012345RESET | DMA012345 Reset 0: reset 1: normal The reset bit of DMA012345 controller is active while it is driven by MCU clock. |    | 0 |

Note: \* The reset signal of SPI BOOT controller and interrupt controller is connected to the wire of CPU reset. It can be reset while the power on reset, watch dog reset or the reset pin of CPU is set low.

### 8.2 CMU Analog

#### 8.2.1 Features

- Support only one oscillator inputs: 26MHz
- Supply 3 PLLs and special clocks of all modules. The 3 PLLs is PLL 24M, CORE PLL, Audio PLL
- CORE PLL can select from two clock source: CK\_24M and HOSC

### 8.2.2 Register List

#### Table 8-3 CMU Analog Controller Registers Address

| Name                | Physical Base Address | KSEG1 Base Address |
|---------------------|-----------------------|--------------------|
| CMU_ANALOG_REGISTER | 0xC0000100            | 0xC0000100         |

#### Table 8-4 CMU Analog Controller Registers

| Offset | Register Name | Description               |
|--------|---------------|---------------------------|
| 0x00   | HOSC_CTL      | HOSC control register     |
| 0x08   | _24MPLL_CTL   | 24M PLL Control Register  |
| 0x0C   | CORE_PLL_CTL  | CORE_PLL Control Register |

# **8.2.3** Register Description

### 8.2.3.1 HOSC\_CTL

HOSC control register.

Offset = 0x00 (RTCVDD domain)

| Bit<br>(s) | Name         | Description                                                                      | Access | Reset |
|------------|--------------|----------------------------------------------------------------------------------|--------|-------|
| 31:16      | =            | Reserved                                                                         | -      | -     |
| 15:13      | HOSCI_BC_SEL | HOSCI PAD base capacitor select: 000: 0p 001: 3p 010: 6p 011: 9p 100: 6p 101: 9p | RW     | 101   |

<sup>\*</sup> RTC, LRADC, timer0/1 have no reset control in this register.



|      |              | 111: 15p                                                                                           |    |      |
|------|--------------|----------------------------------------------------------------------------------------------------|----|------|
| 12:8 | HOSCI_TC_SEL | HOSCI PAD trim cap select, range from 0pF to 3.1pF  Trim cap = 0.1pF * HOSCI_TC_SEL                | RW | 0x00 |
| 7:5  | HOSCO_BC_SEL | HOSCO PAD base capacitor select: 000: 0p 001: 3p 010: 6p 011: 9p 100: 6p 101: 9p 110: 12p 111: 15p | RW | 101  |
| 4:0  | HOSCO_TC_SEL | HOSCO PAD trim cap select, range from 0pF to 3.1pF  Trim cap = 0.1pF * HOSCO_TC_SEL                | RW | 0x00 |

# 8.2.3.2 \_ 24MPLL\_CTL

24MPLL Control Register Offset = 0x08 (VDD domain)

| Bit (s) | Name      | Description    | Access | Reset |
|---------|-----------|----------------|--------|-------|
| 31:4    | -         | Reserved       | -      | -     |
|         |           | HOSC enable:   |        |       |
| 3       | HOSC_EN   | 0: disable     | RW     | 1     |
|         |           | 1: enable      |        |       |
| 2:1     | -         | Reserved       | -      | -     |
|         |           | 24MPLL Enable: |        |       |
| 0       | 24MPLL_EN | 0: disable     | RW     | 0     |
|         |           | 1: enable      |        |       |

# 8.2.3.3 CORE\_PLL\_CTL

CORE\_PLL Control Register
Offset = 0x0C (VDD domain)

| Bit (s) | Name              | Description                       | Access | Reset |
|---------|-------------------|-----------------------------------|--------|-------|
| 31:9    | -                 | Reserved                          | -      | -     |
|         |                   | CORE PLL source clock select:     |        |       |
| 8       | CORE_PLL_SCLK_SEL | 0: HOSC_26M                       | RW     | 0     |
|         |                   | 1: CK_24M                         |        |       |
|         |                   | CORE PLL Enable:                  |        |       |
| 7       | CORE_PLL_EN       | 0: Disable                        | RW     | 0     |
|         |                   | 1: Enable                         |        |       |
|         |                   | CORE PLL Frequency Select:        |        |       |
|         | SCORE             | When core PLL source clock select |        |       |
|         |                   | HOSC_26M, Formula: 6.5M* SCORE    |        |       |
|         |                   | Range:39 ~ 409.5M                 |        |       |
| 6:0     |                   | Value must be bigger than 6       | RW     | 0x06  |
| 0.0     |                   | 0-5: reserved                     |        |       |
|         |                   | 6: 6*6.5M=39M                     |        |       |
|         |                   |                                   |        |       |
|         |                   | 63: 63*6.5M=409.5M                |        |       |
|         |                   | Others reserved.                  |        |       |



| When core PLL source clock select CK_24M, Formula: 6M* SCORE Range:36 ~ 378M Value must be bigger than 6 0-5: reserved 6: 6*6M=36M |  |
|------------------------------------------------------------------------------------------------------------------------------------|--|
| 63: 63*6M=378M<br>Others reserved.                                                                                                 |  |

;

#### 8.3 RTC

This part have individual modules: Calendar, 2Hz, Watch Dog (WD) and Timer0/1.

### 8.3.1 Features

- Built-in a 32k oscillator
- Calendar with a alarm IRQ which can wake up the PMU
- 2Hz IRQ
- Two Timers with IRQ
- A watch dog which can be configured as IRQ or Reset

### 8.3.2 Register List

#### Table 8-5 RTC block base address

| Name | Physical Base Address | KSEG1 Base Address |
|------|-----------------------|--------------------|
| RTC  | 0xC0120000            | 0xC0120000         |

#### Table 8-6 RTC Controller Registers

| Offset | Register Name | Description                                   |
|--------|---------------|-----------------------------------------------|
| 0x00   | RTC_CTL       | RTC Control Register                          |
| 0x04   | RTC_REGUPDATA | RTC Register update Register                  |
| 0x08   | RTC_DHMSALM   | RTC Day Hour Minute and Second Alarm Register |
| 0x0C   | RTC_DHMS      | RTC Day Hour Minute and Second Register       |
| 0x10   | RTC_YMD       | RTC Year Month Date Register                  |
| 0x14   | RTC_ACCESS    | RTC freely access Register                    |
| 0x18   | Hz2_CTL       | 2Hz Control Register                          |
| 0x1c   | WD_CTL        | Watch Dog Control register                    |
| 0x20   | T0_CTL        | Timer0 Control register                       |
| 0x24   | T0_VAL        | Timer0 Value                                  |
| 0x28   | T1_CTL        | Timer1 Control register                       |
| 0x2C   | T1_VAL        | Timer1 Value                                  |
| 0X30   | RTC_BAK0      | Backup Register                               |
| 0X34   | RTC_BAK1      | Backup Register                               |
| 0X38   | RTC_BAK2      | Backup Register                               |
| 0X3C   | RTC_BAK3      | Backup Register                               |



# 8.3.3 Register Description

### 8.3.3.1 RTC\_CTL

Calendar Control Register

Offset=0x0000 (RTCVDD) (Default value 0x80)

| Bits | Name   | Description                                                | Access | Reset |
|------|--------|------------------------------------------------------------|--------|-------|
| 31:8 | -      | Reserved                                                   | -      | -     |
|      |        | RTC Leap Year bit                                          |        |       |
| 7    | LEAP   | 1: leap year                                               | R      | 1     |
|      |        | 0: not leap year                                           |        |       |
| 6:5  | -      | Reserved                                                   | -      | -     |
|      |        | Calendar Enable                                            |        |       |
| 4    | CAL_EN | 1: Enable                                                  | RW     | 0     |
|      |        | 0: Disable                                                 |        |       |
| 3:2  | -      | Reserved                                                   | -      | -     |
|      |        | Alarm IRQ Enable                                           |        |       |
| 1    | ALIE   | 1: Enable                                                  | RW     | 0     |
|      |        | 0: Disable                                                 |        |       |
| 0    | ALIP   | Alarm IRQ Pending bit, writing 1 to this bit will clear it | RW     | 0     |

NOTE:

The CAL\_EN bit must be disabled when The RTC\_DHMS / RTC\_YMD register being written. And RTC\_DHMS / RTC\_YMD register must be written before CAL\_EN is enabled when set the time or error will occur.

### 8.3.3.2 RTC\_REGUPDATA

Offset=0x0004 (RTCVDD)

| Bits  | Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Access | Reset   |
|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|
| 31:16 | -      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -      | _       |
| 15:0  | UPDATA | The RTCVDD register update control Register.  When writing the RTC registers (except RTCREGUPDATE register or bit "ALIP"), the RTC registers' values are not update immediately. The value is written to backup registers (in VDD) first.  Just when writing RTCREGUPDATE register "A596H", the RTCVDD registers' values are update with the backup registers' value.  RTCREGUPDATE register is automatically reset as "5A69H" after the RTCVDD register is update.  NOTE: Do not write RTCVDD registers when this register value is "A5C3E283H"  NOTE: When writing the bit "ALM_IP", it will take effect immediately. Do not need writing this register. | RW     | 0х5А69Н |

### 8.3.3.3 RTC\_DHMSALM

Offset=0x0008 (RTCVDD)

| Bits  | Name    | Description                       | Access | Reset |
|-------|---------|-----------------------------------|--------|-------|
| 31:21 | -       | Reserved                          | -      | -     |
| 20:16 | INUUEAL | Alarm hour setting<br>0x00 – 0x17 | RW     | 0     |
| 15:14 | -       | Reserved                          | -      | -     |



| 13:8 | IMINAI | Alarm minute setting<br>0x00 – 0x3B | RW | 0 |
|------|--------|-------------------------------------|----|---|
| 7:6  | -      | Reserved                            | -  | - |
| 5:0  | ISECAL | Alarm second setting<br>0x00 – 0x3B | RW | 0 |

## 8.3.3.4 RTC\_DHMS

### Offset=0x000C (RTCVDD)

| Bits  | Name | Description                     | Access | Reset |
|-------|------|---------------------------------|--------|-------|
| 31:21 | -    | Reserved                        | =      | =     |
| 20:16 | HOUR | Time hour setting 0x00 – 0x17   | RW     | 0     |
| 15:14 | -    | Reserved                        | =      | -     |
| 13:8  | MIN  | Time minute setting 0x00 – 0x3B | RW     | 0     |
| 7:6   | -    | Reserved                        | =      | -     |
| 5:0   | SEC  | Time second setting 0x00 – 0x3B | RW     | 0     |

# 8.3.3.5 RTC\_YMD

#### Offset=0x0010 (RTCVDD)

| Bits  | Name | Description                     | Access | Reset |
|-------|------|---------------------------------|--------|-------|
| 31:23 | -    | Reserved                        | -      | -     |
| 22:16 | YEAR | Time year setting 0x00 – 0x63   | RW     | 00    |
| 15:12 | -    | Reserved                        | -      | -     |
| 11:8  | MON  | Time month setting 0x01 – 0x0C  | RW     | 01    |
| 7:5   | -    | Reserved                        | -      | -     |
| 4:0   | DATE | Time day setting<br>0x01 – 0x1F | RW     | 01    |

### 8.3.3.6 RTC\_ACCESS

### Offset=0x0014 (RTCVDD)

| Bits | Name   | Description                               | Access | Reset |
|------|--------|-------------------------------------------|--------|-------|
| 31:8 | -      | Reserved                                  | =      | =     |
| 7:0  | ACCESS | These bits can be accessed by CPU freely. | RW     | 0     |

### 8.3.3.7 HZ2\_CTL

#### Offset=0x0018 (VDD)

| Bits | Name | Description                                              | Access | Reset |
|------|------|----------------------------------------------------------|--------|-------|
| 31:2 | -    | Reserved                                                 | =      | -     |
|      |      | 2Hz IRQ Enable                                           |        |       |
| 1    | 2HIE | 1: Enable                                                | RW     | 0     |
|      |      | 0: Disable                                               |        |       |
| 0    | 2HIP | 2Hz IPQ pending bit, writing 1 to this bit will clear it | RW     | 0     |

 $\textbf{Copyright}^{\circledcirc}\,\textbf{2015-2016}\,\,\textbf{Actions}\,\,\textbf{(Zhuhai)}\,\,\textbf{Technology}\,\,\textbf{Co.,}\,\,\textbf{Ltd.}\,\,\textbf{All}\,\,\textbf{rights}\,\,\textbf{reserved}.$ 



### 8.3.3.8 WD\_CTL

### Offset=0x001C (VDD)

| Bits | Name   | Description                                                                                                                                                                                                                          | Access | Reset |
|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 37   | -      | Reserved                                                                                                                                                                                                                             | -      | -     |
| 6    | IRQP   | Watch dog IRQ pending bit, writing 1 to this bit will clear it                                                                                                                                                                       | RW     | 0     |
| 5    | SIGS   | Watchdog Signal (IRQ or Reset-) Select.0: Reset, 1: IRQ 0: Send Reset signal when watchdog overflow. 1: Send IRQ signal when watchdog overflow.                                                                                      | RW     | 0     |
| 4    | WDEN   | Watch Dog timer enable, when WD timer is enabled and the WD timer overflows, an internal reset (WDRST-) is generated to force the system into reset status and then reboot.  1: Enable 0: Disable                                    | RW     | 0     |
| 3:1  | CLKSEL | Watch Dog timer Clock Select, WDCKS Clock Selected Watch Dog Length The watch dog's overflow value is 180. 000 1kHz 176 ms 001 512Hz 352 ms 010 256Hz 703ms 011 128Hz 1.4 s 100 64Hz 2.8s 101 32Hz 5.6 s 110 16Hz 11.2s 111 Reserved | RW     | 0     |
| 0    | CLR    | Clear bit, write 1 to clear WD timer, cleared automatically                                                                                                                                                                          | RW     | 0     |

# 8.3.3.9 TO\_CTL

#### Offset=0x0020 (VDD)

| Bits | Name           | Description                                                | Access | Reset |
|------|----------------|------------------------------------------------------------|--------|-------|
| 31:6 | -              | Reserved                                                   | -      | -     |
|      | Timer 0 Enable | DVA                                                        | _      |       |
| 5    | 5 EN           | 0:Disable,1:Enable                                         | RW     | 0     |
| 4:3  | -              | Reserved                                                   | -      | -     |
| •    | RELO           | Timer 0 Reload.                                            | RW     | 0     |
| 2    |                | 0:Not reload,1:Reload                                      |        | 0     |
|      |                | T0 Zero IRQ Enable                                         |        |       |
| 1    | ZIEN           | When this bit is enabled, TimerO_Zero_IRQ sent out the IRQ | RW     | 0     |
|      |                | signal until the pending bit was cleared.                  |        |       |
| 0    | ZIPD           | Timer0 IRQ Pending,                                        | D\A/   | 0     |
| U    | ZIPU           | Writing 1 to clear this bit.                               | RW     | 0     |

Note: The timer only can count down

# 8.3.3.10 TO\_VAL

#### Offset=0x0024 (VDD)

| Bits  | Name | Description                        | Access | Reset |
|-------|------|------------------------------------|--------|-------|
| 31:24 | -    | Reserved                           | -      | -     |
| 23:0  | TO   | Read or write current Timer0 value | RW     | -     |



### 8.3.3.11 T1\_CTL

#### Offset=0x0028 (VDD)

| Bits | Name | Description                                                | Access | Reset |
|------|------|------------------------------------------------------------|--------|-------|
| 31:6 | -    | Reserved                                                   | ı      | =     |
| 5    | En   | Timer0 Enable                                              | RW     | 0     |
| 5    | En   | 0:Disable,1:Enable                                         | KVV    | 0     |
| 4:3  | -    | Reserved                                                   | -      | -     |
| 2    | RELO | Timer1 Reload                                              | RW     | 0     |
| 2    | KELO | 0:Not reload,1:Reload                                      | IN VV  | U     |
|      |      | Timer1 Zero IRQ Enable                                     |        |       |
| 1    | ZIEN | When this bit is enabled, Timer1_Zero_IRQ sent out the IRQ | RW     | 0     |
|      |      | signal until the pending bit was cleared.                  |        |       |
| 0    | ZIPD | Timer1 IRQ Pending,                                        | RW     | 0     |
| U    | LIFU | Writing 1 to clear this bit.                               | IVAA   | U     |

Note: The timer only can count down.

### 8.3.3.12 T1\_VAL

#### Offset=0x002C (VDD)

| Bits  | Name | Description                        | Access | Reset |
|-------|------|------------------------------------|--------|-------|
| 31:24 | -    | Reserved                           | =      | -     |
| 23:0  | T1   | Read or write current Timer1 value | RW     | 0     |

# 8.4 Exceptions and Interrupts Controller (INTC)

### 8.4.1 Features

The ATS2823B use MIPS processor. The ATS2823B also adds additional controller to manage up to 32 interrupt sources.

Table below shows all interrupt sources.

Table 8-7 Interrupt sources

| Interrupt Number | Sources      | Туре       |
|------------------|--------------|------------|
| 0                | ВТ           | High Level |
| 1                | NFC          | High Level |
| 2                | 2Hz/WatchDog | High Level |
| 3                | TIMER1       | High Level |
| 4                | TIMER0       | High Level |
| 5                | RTC          | High Level |
| 6                | UARTO        | High Level |
| 7                | SIRQ0        | High Level |
| 8                | Reserved     | -          |
| 9                | Reserved     | -          |
| 10               | Reserved     | -          |
| 11               | Reserved     | -          |
| 12               | UART1        | High Level |
| 13               | SIRQ1        | High Level |
| 14               | DAC          | High Level |



| 15 | ADC       | High Level |
|----|-----------|------------|
| 16 | Reserved  | -          |
| 17 | SD/MMC    | High Level |
| 18 | DMA0      | High Level |
| 19 | DMA1      | High Level |
| 20 | DMA2      | High Level |
| 21 | DMA3      | High Level |
| 22 | DMA4      | High Level |
| 23 | DMA5      | High Level |
| 24 | Reserved  | -          |
| 25 | Reserved  | -          |
| 26 | Reserved  | -          |
| 27 | OUT_USER0 | High Level |
| 28 | OUT_USER1 | High Level |
| 29 | OUT_USER2 | High Level |
| 30 | OUT_USER3 | High Level |
| 31 | OUT_USER4 | High Level |

# 8.4.2 Register List

The ATS2823B implements a controller to handle 32 interrupt request, the registers are listed below:

#### Table 8-8 Interrupt Controller base address

| Name                | Physical Base Address | KSEG1 Base Address |
|---------------------|-----------------------|--------------------|
| InterruptController | 0xC00B0000            | 0xC00B0000         |

#### **Table 8-9 Interrupt Controller Registers**

| Offset     | Register Name | Description                         |
|------------|---------------|-------------------------------------|
| 0x0000000  | INTC_PD       | Interrupt Pending register          |
| 0x00000004 | INTC_MSK      | Interrupt Mask register             |
| 0x0000014  | INTC_EXTCTL   | External interrupt control register |
| 0x0000018  | INTC_EXTIP    | External interrupt status register  |
| 0x000001C  | REQ_INT_OUT   | Request interrupt output register   |
| 0x00000020 | REQ_IN        | Request input register              |
| 0x00000024 | REQ_IN_PD     | Request input pending register      |
| 0x00000028 | REQ_OUT       | Request output register             |

# 8.4.3 Register Description

## 8.4.3.1 INTC\_PD

#### INTC\_PD (Interrupt Pending Register, offset = 0x00000000)

| Bit (s) | Name         | Description                           | Access | Reset |
|---------|--------------|---------------------------------------|--------|-------|
| 31      | OUT_USER4_IP | OUT_USER4 interrupt pending bit       | R      | 0     |
| 30      | OUT_USER3_IP | OUT_USER3 interrupt pending bit       | R      | 0     |
| 29      | OUT_USER2_IP | OUT_USER2 interrupt pending bit       | R      | 0     |
| 28      | OUT_USER1_IP | OUT_USER1 interrupt pending bit       | R      | 0     |
| 27      | OUT_USERO_IP | OUT_USER0 interrupt pending bit       | R      | 0     |
| 26:24   | -            | Reserved                              | -      | -     |
| 23      | DMA5_IP      | DMA5 controller interrupt pending bit | R      | 0     |



| 22 | DMA4_IP   | DMA4 controller interrupt pending bit | R | 0 |
|----|-----------|---------------------------------------|---|---|
| 21 | DMA3_IP   | DMA3 controller interrupt pending bit | R | 0 |
| 20 | DMA2_IP   | DMA2 controller interrupt pending bit | R | 0 |
| 19 | DMA1_IP   | DMA1 controller interrupt pending bit | R | 0 |
| 18 | DMA0_IP   | DMA0 controller interrupt pending bit | R | 0 |
| 17 | SD_IP     | SD/MMC interrupt pending bit          | R | 0 |
| 16 | -         | Reserved                              | - | - |
| 15 | ADC_IP    | ADC interrupt pending bit             | R | 0 |
| 14 | DAC_IP    | DAC interrupt pending bit             | R | 0 |
| 13 | SIRQ1_IP  | SIRQ1 interrupt pending bit           | R | 0 |
| 12 | UART1_IP  | UART1 interrupt pending bit           | R | 0 |
| 11 | -         | Reserved                              | - | - |
| 10 | -         | Reserved                              | - | - |
| 9  | -         | Reserved                              | - | - |
| 8  | -         | Reserved                              | - | - |
| 7  | SIRQ0_IP  | SIRQ0 interrupt pending bit           | R | 0 |
| 6  | UARTO_IP  | UARTO interrupt pending bit           | R | 0 |
| 5  | RTC_IP    | RTC interrupt pending bit             | R | 0 |
| 4  | TIMERO_IP | TIMERO interrupt pending bit          | R | 0 |
| 3  | TIMER1_IP | TIMER1 interrupt pending bit          | R | 0 |
| 2  | 2Hz_IP    | 2Hz/WatchDog interrupt pending bit    | R | 0 |
| 1  | NFC_IP    | NFC pending                           | R | 0 |
| 0  | BT_IP     | BT pending                            | R | 0 |

#### Note:

- (1) Interrupt Pending bits cannot be cleared by writing 1. These bits are automatically cleared only by clear all the corresponding interrupt pending bits of the device register, otherwise unchanged.
- (2) 0: no interrupt request; 1: interrupt request detected

### 8.4.3.2 INTC\_MSK

INTC\_MSK (Interrupt Mask Register, offset = 0x00000004)

| Bit (s) | Name         | Description                        | Access | Reset |
|---------|--------------|------------------------------------|--------|-------|
| 31      | OUT_USER4_IM | OUT_USER4 interrupt enable bit     | RW     | 0     |
| 30      | OUT_USER3_IM | OUT_USER3 interrupt mask bit       | RW     | 0     |
| 29      | OUT_USER2_IM | OUT_USER2 interrupt mask bit       | RW     | 0     |
| 28      | OUT_USER1_IM | OUT_USER1 interrupt mask bit       | RW     | 0     |
| 27      | OUT_USERO_IM | OUT_USER0 interrupt mask bit       | RW     | 0     |
| 26:24   | -            | Reserved                           | -      | -     |
| 23      | DMA5_IM      | DMA5 controller interrupt mask bit | RW     | 0     |
| 22      | DMA4_IM      | DMA4 controller interrupt mask bit | RW     | 0     |
| 21      | DMA3_IM      | DMA3 controller interrupt mask bit | RW     | 0     |
| 20      | DMA2_IM      | DMA2 controller interrupt mask bit | RW     | 0     |
| 19      | DMA1_IM      | DMA1 controller interrupt mask bit | RW     | 0     |
| 18      | DMA0_IM      | DMA0 controller interrupt mask bit | RW     | 0     |
| 17      | SD_IM        | SD/MMC interrupt mask bit          | RW     | 0     |
| 16      | -            | Reserved                           | -      | -     |
| 15      | ADC_IM       | ADC interrupt mask bit             | RW     | 0     |
| 14      | DAC_IM       | DAC interrupt mask bit             | RW     | 0     |
| 13      | SIRQ1_IM     | SIRQ1 interrupt mask bit           | RW     | 0     |
| 12      | UART1_IM     | UART1 interrupt mask bit           | RW     | 0     |
| 11      | -            | Reserved                           | -      | -     |
| 10      | -            | Reserved                           | -      | -     |



| 9 | =         | Reserved                        | -  | - |
|---|-----------|---------------------------------|----|---|
| 8 | =         | Reserved                        | -  | - |
| 7 | SIRQ0_IM  | SIRQ0 interrupt mask bit        | RW | 0 |
| 6 | UARTO_IM  | UARTO interrupt mask bit        | RW | 0 |
| 5 | RTC_IM    | RTC interrupt mask bit          | RW | 0 |
| 4 | TIMERO_IM | TIMERO interrupt mask bit       | RW | 0 |
| 3 | TIMER1_IM | TIMER1 interrupt mask bit       | RW | 0 |
| 2 | 2HZ_IM    | 2Hz/WatchDog interrupt mask bit | RW | 0 |
| 1 | NFC_IM    | NFC interrupt mask bit          | RW | 0 |
| 0 | BT_IM     | BT interrupt mask bit           | RW | 0 |

Note: 0: Interrupt is masked. 1: Interrupt is unmasked.

### **8.4.3.3 INTC\_EXTCTL**

INTC\_EXTCTL (External Interrupt Control register, offset = 0x00000014)

| Bit (s) | Name    | Description                | Access | Reset |
|---------|---------|----------------------------|--------|-------|
| 31:4    | -       | Reserved                   | -      | -     |
|         |         | External Interrupt 1 Type  |        |       |
| 3       | EXTYPE1 | 0: Rising edge-triggered;  | RW     | 0     |
|         |         | 1: Falling edge-triggered. |        |       |
| 2       | -       | Reserved                   | -      | -     |
|         |         | External Interrupt 0 Type  |        |       |
| 1       | EXTYPE0 | 0: Rising edge-triggered;  | RW     | 0     |
|         |         | 1: Falling edge-triggered. |        |       |
| 2       | -       | Reserved                   | -      | -     |

## **8.4.3.4 INTC\_EXTIP**

INTC\_IP (External Interrupt Pending register, offset = 0x00000018)

| Bit (s) | Name | Description                                                                                                                                                                                                                       | Access | Reset |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:2    | -    | Reserved                                                                                                                                                                                                                          | ı      | =     |
| 1       | E1PD | External Interrupt 1 Pending 0: External interrupt source 1 is not active. 1: External interrupt source 1 is active. Write 1 to will clear this bit. This bit must be cleared by software before trigger a new interrupt pending. | RW     | 0     |
| 0       | E0PD | External Interrupt 0 Pending 0: External interrupt source 0 is not active. 1: External interrupt source 0 is active. Write 1 to will clear this bit. This bit must be cleared by software before trigger a new interrupt pending. | RW     | 0     |

### 8.4.3.5 **REQ\_INT\_OUT**

REQ\_INT\_OUT (Request interrupt output register, offset = 0x0000001C)

| Bit (s) | Name     | Description                    | Access | Reset |
|---------|----------|--------------------------------|--------|-------|
| 31:1    | =        | Reserved                       | _      | -     |
| 0       | DSP_INT3 | Send interrupt request to DSP. | RW     | 0     |

### 8.4.3.6 REQ\_IN

REQ\_IN (Request input register, offset = 0x00000020)

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.



| Bit (s) | Name      | Description                                                         | Access | Reset |
|---------|-----------|---------------------------------------------------------------------|--------|-------|
| 31:5    | -         | Reserved                                                            | -      | -     |
| 4       | OUT_USER4 | It is a CPU interrupt controller sampled value of OUT_USER4 signal. | K      | 0     |
| 3       | OUT_USER3 | It is a CPU interrupt controller sampled value of OUT_USER3 signal. |        | 0     |
| 2       | OUT_USER2 | It is a CPU interrupt controller sampled value of OUT_USER2 signal. | R      | 0     |
| 1       | OUT_USER1 | It is a CPU interrupt controller sampled value of OUT_USER1 signal. | R      | 0     |
| 0       | OUT_USER0 | It is a CPU interrupt controller sampled value of OUT_USERO signal. | R      | 0     |

### 8.4.3.7 REQ\_IN\_PD

REQ IN PD (Request input pending register, offset = 0x00000024)

| Bit (s) | Name         | Description                                                                                                                                                                                                                            | Access | Reset |
|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:5    | -            | Reserved                                                                                                                                                                                                                               | -      | -     |
| 4       | OUT_USER4_PD | O: interrupt pending is not detected. 1: interrupt pending is detected.  External Interrupt Pending is set at rising edge of DSP  OUT A SERVA since In Writing (1/2 can elecate his hit.)                                              | RW     | 0     |
| 3       | OUT_USER3_PD | OUT_USER4 signal. Writing '1' can clear this bit.  0: interrupt pending is not detected.  1: interrupt pending is detected.  External Interrupt Pending is set at rising edge of DSP OUT_USER3 signal. Writing '1' can clear this bit. | RW     | 0     |
| 2       | OUT_USER2_PD | 0: interrupt pending is not detected. 1: interrupt pending is detected. External Interrupt Pending is set at rising edge of DSP OUT_USER2 signal. Writing '1' can clear this bit.                                                      | RW     | 0     |
| 1       | OUT_USER1_PD | 0: interrupt pending is not detected. 1: interrupt pending is detected. External Interrupt Pending is set at rising edge of DSP OUT_USER1 signal. Writing '1' can clear this bit.                                                      | RW     | 0     |
| 0       | OUT_USER0_PD | 0: interrupt pending is not detected. 1: interrupt pending is detected. External Interrupt Pending is set at rising edge of DSP OUT_USERO signal. Writing '1' can clear this bit.                                                      | RW     | 0     |

# 8.4.3.8 REQ\_OUT

REQ\_OUT (Request output register, offset = 0x00000028)

| Bit (s) | Name     | Description              | Access | Reset |
|---------|----------|--------------------------|--------|-------|
| 31:2    | -        | Reserved                 | -      | =     |
| 1       | IN_USER1 | Send information to DSP. | RW     | 0     |
| 0       | IN_USER0 | Send information DSP.    | RW     | 0     |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.

Version 1.4



# 9 Transfer and Communication

#### **9.1 UART**

#### 9.1.1 Features

UART1 has the following features:

- 5-8 Data Bits and LSB first in Transmit and Received
- 1-2 Stop Bits
- Even, Odd, or No Parity
- Support IRQ and DMA mode to transmit data
- Support RTS/CTS Automatic Hardware Flow Control to reduce interrupts to host system
- UART RX Support DMA single mode
- Baud Rate up to 6Mbps

## 9.1.2 Register List

#### Table 9-1 UART1 Registers Block Base Address

| Name  | Physical Base Address | KSEG1 Base Address |
|-------|-----------------------|--------------------|
| UART1 | 0xC00F0000            | 0xC00F0000         |

#### Table 9-2 UART1 Registers Offset Address

| Offset | Register Name | Description                       |
|--------|---------------|-----------------------------------|
| 0x0000 | UART1_CTL     | UART1 Control Register            |
| 0x0004 | UART1_RXDAT   | UART1 Receive FIFO Data Register  |
| 0x0008 | UART1_TXDAT   | UART1 Transmit FIFO Data Register |
| 0x000c | UART1_STA     | UART1 Status Register             |
| 0x0010 | UART1_BR      | UART1 BAUDRATE divider Register   |

### 9.1.3 Register Description

# 9.1.3.1 UART1\_CTL

#### **UART1** Control Register

Offset=0x0000

| Bits  | Name           | Description                                                                                                                                    | Access | Reset |
|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:22 | 1              | Reserved                                                                                                                                       | -      | =     |
|       |                | UART1 TX FIFO Clock Select                                                                                                                     |        |       |
| 21    | TXAHB_DMA_SEL1 | 0: AHB Clock                                                                                                                                   | RW     | 0     |
|       |                | 1:DMA Clock                                                                                                                                    |        |       |
| 20    | LBEN1          | Loop Back Enable. Set this bit to enable a loop back mode that data coming on the input will be presented on the output.  0: Disable 1: Enable | RW     | 0     |
| 19    | TXIE1          | UART1 TX IRQ Enable. 0: Disable 1: Enable                                                                                                      | RW     | 0     |



| 16    |                | UART1 RX IRQ Enable.                                        | D)       |   |
|-------|----------------|-------------------------------------------------------------|----------|---|
| 18    | RXIE1          | 0: Disable                                                  | RW       | 0 |
|       |                | 1: Enable                                                   |          |   |
|       |                | UART1 TX DRQ Enable.                                        |          |   |
| 17    | TXDE1          | 0: Disable                                                  | RW       | 0 |
|       |                | 1: Enable                                                   |          |   |
|       |                | UART1 RX DRQ Enable.                                        |          |   |
| 16    | RXDE1          | 0: Disable                                                  | RW       | 0 |
|       |                | 1: Enable                                                   |          |   |
|       |                | UART1 Enable.                                               |          |   |
|       |                | When this bit is clear, the UART clock source is            |          |   |
| 15    | ΓN14           | inhibited. This can be used to place the module in a        | RW       |   |
| 15    | EN1            | low power standby state.                                    | RW       | 0 |
|       |                | 0:disable                                                   |          |   |
|       |                | 1: enable                                                   |          |   |
|       |                | UART1 RX FIFO Clock Select                                  |          |   |
| 14    | RXAHB_DMA_SEL1 | 0: AHB Clock                                                | RW       | 0 |
|       |                | 1:DMA Clock                                                 |          |   |
|       |                | RTS Enable.                                                 |          |   |
|       |                | When this bit is set, request to send data.                 |          |   |
| 13    | RTSE1          | Note: This bit has no effect if Autoflow enable bit is set. | RW       | 0 |
|       |                | 0:no request                                                |          |   |
|       |                | 1: request to send data                                     |          |   |
|       |                | Autoflow mode Enable                                        |          |   |
|       |                | Setting this bit enables automatic hardware flow            |          |   |
|       | AFE1           | control. Enabling this mode overrides software control      |          |   |
| 12    |                | of the signals.                                             | RW       | 0 |
|       |                | 0: Autoflow mode disable (normal mode)                      |          |   |
|       |                | 1: Autoflow mode enable                                     |          |   |
|       |                | UART1 RX DRQ/IRQ Control                                    |          |   |
|       |                | 00: set when RX FIFO received at least one byte data in     |          |   |
|       |                | IRQ/DRQ mode.                                               |          |   |
|       |                | 01: set when RX FIFO received 4 bytes data in IRQ           |          |   |
|       |                | mode                                                        |          |   |
|       |                | 10: set when RX FIFO received 8 bytes data in IRQ/DRQ       |          |   |
| 11:10 | RDIC1          | mode                                                        | RW       | 0 |
|       |                | 11: set when RX FIFO received 12 bytes data in              |          |   |
|       |                | IRQ/DRQ mode                                                |          |   |
|       |                | In DMA burst mode (normal DMA), DO not set 00, 01           |          |   |
|       |                | because at least 8 bytes necessary.                         |          |   |
|       |                | In DMA single mode (special DMA), DO set 00 for 1           |          |   |
|       |                | Bytes transfer for each DRQ.                                |          |   |
|       |                | UART1 TX DRQ/IRQ Control                                    |          |   |
|       |                | 00: set when TX FIFO is at least 1 byte empty in IRQ        |          |   |
|       |                | mode.                                                       |          |   |
|       |                | 01: set when TX FIFO is 4 bytes empty in IRQ mode.          |          |   |
|       |                | 10: set when TX FIFO is 8 bytes empty in IRQ/DRQ            |          |   |
| 9:8   | TDIC1          | mode.                                                       | RW       | 0 |
|       |                | 11: set when TX FIFO is 12 bytes empty in IRQ/DRQ           |          |   |
|       |                | mode.                                                       |          |   |
|       |                | In DMA mode, DO not set 00, 01 because at least 8           |          |   |
|       |                | bytes necessary.                                            |          |   |
| 7     |                | Reserved                                                    | <u> </u> | _ |
|       |                |                                                             | D\A/     |   |
| 6:4   | PRS1           | Parity Select.                                              | RW       | 0 |



|     |       | Bit 6: PEN, Parity enable<br>Bit 5: STKP, Stick parity        |    |   |
|-----|-------|---------------------------------------------------------------|----|---|
|     |       | Bit 4: EPS, Even parity                                       |    |   |
|     |       | PEN STKP EPS Selected Parity                                  |    |   |
|     |       | 0 x x None                                                    |    |   |
|     |       | 1 0 0 Odd                                                     |    |   |
|     |       | 1 0 1 logic 1                                                 |    |   |
|     |       | 1 1 0 Even                                                    |    |   |
|     |       | 1 1 1 logic 0                                                 |    |   |
| 3   | -     | Reserved                                                      | -  | - |
|     |       | STOP Select.                                                  |    |   |
|     |       | If this bit is 0, 1 stop bit is generated in transmission. If |    |   |
| 2   | STPS1 | this bit is 1, 2 stop bits are generated.                     | RW | 0 |
|     |       | 0: 1 stop bit                                                 |    |   |
|     |       | 1: 2 stop bit                                                 |    |   |
|     |       | Data Width Length Select.                                     |    |   |
|     |       | 00: 5 bits                                                    |    |   |
| 1:0 | DWLS1 | 01: 6 bits                                                    | RW | 0 |
|     |       | 10: 7 bits                                                    |    |   |
|     |       | 11: 8 bits                                                    |    |   |

### 9.1.3.2 UART1\_RXDAT

#### **UART1** Receive FIFO Data Register

Offset=0x0004

| Bits | Name   | Description    | Access | Reset |
|------|--------|----------------|--------|-------|
| 31:8 | -      | Reserved       | -      | -     |
| 7:0  | RXDAT1 | Received Data. | R      | Х     |

# 9.1.3.3 UART1\_TXDAT

#### **UART1 Transmit FIFO Data Register**

Offset=0x0008

| Bits | Name   | Description       | Access | Reset |
|------|--------|-------------------|--------|-------|
| 31:8 | -      | Reserved          | ı      | =     |
| 7:0  | TXDAT1 | Transmitted Data. | W      | 0     |

### 9.1.3.4 UART1\_STA

#### **UART1 Status Register**

Offset=0x000C

| Bits  | Name  | Description                                                  | Access | Reset |
|-------|-------|--------------------------------------------------------------|--------|-------|
| 31:22 | -     | Reserved                                                     | -      | -     |
|       |       | UART1 TX busy bit                                            |        |       |
| 21    | UTBB1 | 0:not busy, TX FIFO is empty and all data be shift out       | R      | 0     |
|       |       | 1:busy                                                       |        |       |
| 20:16 | TXFL1 | TX FIFO Level.                                               | R      | 0x10  |
| 20.10 |       | The field indicates the current TX FIFO empty level.         |        |       |
| 15.11 | RXFL1 | RX FIFO Level.                                               | 2      | 0     |
| 15:11 | KXFLI | The field indicates the current RX FIFO level of valid data. | R      | 0     |
| 10    | TFES1 | TX FIFO empty Status                                         | D      | 1     |
| 10    | 1LE21 | 0: no empty                                                  | R      | T     |



|   |        | 1: empty                                                       |     |   |
|---|--------|----------------------------------------------------------------|-----|---|
|   |        | RX FIFO full Status                                            |     |   |
| 9 | RFFS1  | 0: no full                                                     | R   | 0 |
|   |        | 1: full                                                        |     |   |
| 8 | RTSS1  | RTS Status.                                                    | R   | 0 |
| 0 | 1(1331 | The bit reflects the status of the external RTS- pin.          | IX. | U |
| 7 | CTSS1  | CTS Status.                                                    | R   | x |
| , | C1331  | The bit reflects the status of the external CTS- pin.          | IX. | ^ |
|   |        | TX FIFO Full.                                                  |     |   |
| 6 | TFFU1  | 1: Full                                                        | R   | 0 |
|   |        | 0: No Full                                                     |     |   |
|   |        | RX FIFO Empty.                                                 |     |   |
| 5 | RFEM1  | 1: Empty                                                       | R   | 1 |
|   |        | 0: No Empty                                                    |     |   |
|   |        | Receive Status.                                                |     |   |
|   | RXST1  | 0: receive OK                                                  |     |   |
| 4 |        | 1: receive error.                                              | RW  | 0 |
|   |        | Writing 1 to the bit will clear the bit.                       |     |   |
|   |        | When stop bit detect error, or parity error, or clock error    |     |   |
|   |        | TX FIFO Error.                                                 |     |   |
| 3 | TFER1  | 0: No Error                                                    | RW  | 0 |
|   |        | 1: Error                                                       |     |   |
|   |        | Writing 1 to the bit will clear the bit and reset the TX FIFO. |     |   |
|   |        | RX FIFO Error.                                                 |     |   |
| 2 | RXER1  | 0: No Error                                                    | RW  | 0 |
|   |        | 1: Error                                                       |     |   |
|   |        | Writing 1 to the bit will clear the bit and reset the RX FIFO. |     |   |
|   |        | TX IRQ Pending Bit.                                            |     |   |
| 1 | TIP1   | 0: No IRQ                                                      | RW  | 1 |
|   |        | 1: IRQ                                                         |     |   |
|   |        | Writing 1 to the bit to clear the bit.                         |     |   |
|   |        | RX IRQ Pending Bit.                                            |     |   |
| 0 | RIP1   | 0: No IRQ                                                      | RW  | 0 |
|   |        | 1: IRQ Writing 1 to the bit to clear it                        |     |   |
|   |        | Writing 1 to the bit to clear it.                              |     |   |

# 9.1.3.5 UART1\_BR

### **UART1 BAUDRATE divider register**

Offset=0x0010

| Bits  | Name                             | Description                                             | Access | Reset  |
|-------|----------------------------------|---------------------------------------------------------|--------|--------|
|       |                                  | UART1 TX BAUDRATE divider                               |        |        |
| 31:16 | TXBRDIV1                         | Baud Rate                                               | RW     | 0x0028 |
| 31.10 | = Clock_source/Baud Rate divider | = Clock_source/Baud Rate divider                        | KVV    | UXUU28 |
|       |                                  | Clock_source=HOSC or CK24M, selected by CMU_UART1CLK[0] |        |        |
|       |                                  | UART1 BAUDRATE divider                                  |        |        |
| 15:0  | RXRRDIV1   - 3 3 3 1 1 1         | Baud Rate                                               | RW     | 0x0028 |
|       |                                  | = Clock_source/Baud Rate divider                        | IVV    | 0x0028 |
|       |                                  | Clock_source=HOSC or CK24M, selected by CMU_UART1CLK[0] |        |        |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.

Page 52 Version 1.4



#### 9.2 SPI

The SPI module is designed according to Motorola serial peripheral interface protocols. It can be configured as either a master or slave device. It can generate a large range of SPI clock so as to communicate with different devices supporting SPI protocols. Especially, this module support three operation mode: write & read, write only, read only mode.

SPI write & read mode use the MOSI pin to serially write instructions, addresses or data to the device. It also uses the MISO pin to read data or status from the device synchronous. This mode is designed to meet normal SPI application.

#### 9.2.1 Features

- ATS2823B integrated SPI Interface: SPIO
- Support dual I/O write and read mode
- Support IRQ and DMA mode to transmit data
- SPI clock up to 60MHz



# 10 GPIO and I/O Multiplexer

#### 10.1 Features

#### GPIO (General Purpose Input /Output) and MFP:

GPIO can output 0 or 1 and detect the signal level of the external circuit. Each GPIO has its own enable control bit and data registers. But the PADs are limited, so MFP module is designed for multiplexing these PADs.

- Some PAD has internal pull down or pull up resistors
- Driving strength can be adjusted, Level (n) corresponds to (2n) mA
- Automatically switching PAD function
- Support 4 channels PWM output, frequency ranges from 0.015625Hz~80K, adjustable. Under normal
  mode, PWM can output 256 kinds of duty cycles; under breath mode, PWM support kinds of
  breathing light.

#### SIO (Special Input /Output) and MFP:

There are 10 Special I/O ports to bring more flexible application possibility. The multiplexing is software controlled and can be configured for different application.

### 10.2 Operation Manual

### 10.2.1 GPIO Output



Figure 10-1 GPIO Output Configuration



## 10.2.2 GPIO Input



Figure 10-2 GPIO Input Configuration

### **10.2.3 SIO Output**

Refer to the procedure as follows to configure an analog pin MICINL as a digital function such as SIO0.



Figure 10-3 SDIO Output Configuration

# 10.2.4 GPIO Output/Input Loop Test





Figure 10-4 GPIO In/Out Loop Test

### 10.2.5 PWM Configure



Figure 10-5 PWM Configuration

For example, if Duty =50% and the Blinking period is two seconds, T=2/256, the Frequency of the PWM controller clock is 1/T=128Hz, So CMU\_PWMxCLK can be configured as 0xF9, PWMx\_CTL can be configured as 0x0800007F.

# **10.3** Register List

Table 10-1 GPIO\_MFP Controller Registers Address

| Name     | Physical Base Address | KSEG1 Base Address |
|----------|-----------------------|--------------------|
| GPIO_MFP | 0xC0090000            | 0xC0090000         |

Table 10-2 GPIO& MFP Controller Registers

| Offset               | Register Name | Description         |
|----------------------|---------------|---------------------|
| <b>GPIO</b> Register |               |                     |
| 0x0000               | GPIOAOUTEN    | GPIOA Output Enable |
| 0x0004               | GPIOAINEN     | GPIOA Input Enable  |
| 0x0008               | GPIOADAT      | GPIOA Data          |



| 0x000C         GPIOAPDEN         GPIOA 50K PU Enable           0x0010         GPIOADDEN         GPIOB OUTPU Enable           0x0014         GPIOBOUTEN         GPIOB Output Enable           0x0018         GPIOBINEN         GPIOB Input Enable           0x0010         GPIOBDAT         GPIOB Data           0x0020         GPIOBPUEN         GPIOB 50K PU Enable           0x0024         GPIOBPDEN         GPIOB 50K PU Enable           0x0028         SIO_OUTEN         SIO Output Enable           0x0020         SIO_INEN         SIO Input Enable           0x0030         SIO_DAT         SIO Data           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           0x0040         PWMS_CTL         PWM3 Output Control           0x0044         PWM3_CTL         PWM3 Output Control           0x0045         PWM1_CTL         PWM1 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0054         MFP_CTL0         Multiplexing Control 0           0x0058         MFP_CTL2                                   |               |                    |                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|------------------------------|
| 0x0014         GPIOBOUTEN         GPIOB Output Enable           0x0018         GPIOBINEN         GPIOB Input Enable           0x0010         GPIOBDAT         GPIOB Data           0x0020         GPIOBPUEN         GPIOB 50K PU Enable           0x0024         GPIOBPDEN         GPIOB 50K PU Enable           0x0028         SIO_OUTEN         SIO Output Enable           0x0020         SIO_INEN         SIO Input Enable           0x0030         SIO_DAT         SIO Data           0x0033         SIO_PUEN         SIO 50K PU Enable           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           0x0040         PWM Register         PWM3_CTL         PWM3 Output Control           0x0044         PWM3_CTL         PWM3 Output Control         PWM2 Output Control           0x0045         PWM1_CTL         PWM2 Output Control         PWM2 Output Control           0x0040         PWM2_CTL         PWM2 Output Control         PWM2 Output Control           0x0050         PWM2_CTL         PWM2 Output Control         Output Description           0x0054         MFP_CTL1         Multiplexing Control 0         Output Description           0x0055         MFP_CTL2 | 0x000C        | GPIOAPUEN          | GPIOA 50K PU Enable          |
| 0x0018         GPIOBINEN         GPIOB Input Enable           0x001C         GPIOBDAT         GPIOB Data           0x0020         GPIOBPUEN         GPIOB 50K PU Enable           0x0024         GPIOBPDEN         GPIOB 50K PD Enable           0x0028         SIO_OUTEN         SIO Output Enable           0x0020         SIO_INEN         SIO Input Enable           0x0030         SIO_DAT         SIO Data           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PU Enable           0x0040         PWM3_CTL         PWM3 Output Control           0x0044         PWM3_CTL         PWM0 Output Control           0x0044         PWM1_CTL         PWM1 Output Control           0x0044         PWM2_CTL         PWM1 Output Control           0x0044         PWM2_CTL         PWM2 Output Control           0x0040         PWM2_CTL         PWM2 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0054         MFP_CTL0         Multiplexing Control 0           0x0058         MFP_CTL2         Multiplexing Control 1           0x0060         MFP_CTL2                                   |               |                    |                              |
| 0x001C         GPIOBDAT         GPIOB Data           0x0020         GPIOBPUEN         GPIOB 50K PU Enable           0x0024         GPIOBPDEN         GPIOB 50K PD Enable           0x0028         SIO_OUTEN         SIO Output Enable           0x00202         SIO_INEN         SIO Input Enable           0x00303         SIO_DAT         SIO Data           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           PWM Register           0x0044         PWM3_CTL         PWM3 Output Control           0x0042         PWM1_CTL         PWM0 Output Control           0x0043         PWM2_CTL         PWM1 Output Control           0x0044         PWM1_CTL         PWM0 Output Control           0x0040         PWM1_CTL         PWM0 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0054         MFP_CTL0         Multiplexing Control 0           0x0058         MFP_CTL1         Multiplexing Control 1           0x0050         MFP_CTL2         Multiplexing Control 2           0x0060         MFP_CTL2         Multiplexing Control                                      |               | GPIOBOUTEN         | ·                            |
| 0x0020         GPIOBPUEN         GPIOB 50K PU Enable           0x0024         GPIOBPDEN         GPIOB 50K PD Enable           0x0028         SIO_OUTEN         SIO Output Enable           0x0020         SIO_INEN         SIO Input Enable           0x0030         SIO_DAT         SIO Data           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           PWM Register           0x0044         PWM3_CTL         PWM3 Output Control           0x0048         PWM0_CTL         PWM0 Output Control           0x0040         PWM1_CTL         PWM1 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0054         MFP_CTL0         Multiplexing Control 0           0x0055         MFP_CTL1         Multiplexing Control 1           0x0050         MFP_CTL2         Multiplexing Con                                      | 0x0018        | GPIOBINEN          | GPIOB Input Enable           |
| 0x0024         GPIOBPDEN         GPIOB 50K PD Enable           0x0028         SIO_OUTEN         SIO Output Enable           0x002C         SIO_INEN         SIO Input Enable           0x0030         SIO_DAT         SIO Data           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           PWM Register           0x0044         PWM3_CTL         PWM3 Output Control           0x0048         PWM0_CTL         PWM0 Output Control           0x0040         PWM1_CTL         PWM1 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0054         MFP_CTL0         Multiplexing Control 0           0x0058         MFP_CTL1         Multiplexing Control 1           0x0050         MFP_CTL2         Multiplexing Control 2           0x0060         MFP_CTL3         Multiplexing Control 3           Analog/Digital Select Register         Select Register           0x0064         AD_SELECT         Analog/Digital Select           0x0074         PAD PUPD         PAD PUPD Resistance Enable           0x0068         PADPUPD         PAD Schm                             | 0x001C        | GPIOBDAT           | GPIOB Data                   |
| 0x0028         SIO_OUTEN         SIO Output Enable           0x002C         SIO_INEN         SIO Input Enable           0x0030         SIO_DAT         SIO Data           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           PWM Register           0x0044         PWM3_CTL         PWM3 Output Control           0x0048         PWM0_CTL         PWM0 Output Control           0x0040         PWM1_CTL         PWM1 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           MFP Register           0x0054         MFP_CTL0         Multiplexing Control           0x0058         MFP_CTL1         Multiplexing Control           0x0050         MFP_CTL2         Multiplexing Control           0x0060         MFP_CTL3         Multiplexing Control           0x0061         MFP_CTL3         Multiplexing Control           0x0064         AD_SELECT         Analog/Digital Select           0x0064         AD_SELECT         Analog/Digital Select           0x0068         PADPUPD         PAD PU PD Resistance Enable                                                                | 0x0020        | GPIOBPUEN          | GPIOB 50K PU Enable          |
| 0x002C         SIO_INEN         SIO_Input Enable           0x0030         SIO_DAT         SIO Data           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           PWM Register           0x0044         PWM3_CTL         PWM3 Output Control           0x0048         PWM0_CTL         PWM0 Output Control           0x0040         PWM1_CTL         PWM1 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           MFP cetto         Multiplexing Control           0x0054         MFP_CTL0         Multiplexing Control           0x0058         MFP_CTL1         Multiplexing Control           0x0050         MFP_CTL2         Multiplexing Control           0x0060         MFP_CTL3         Multiplexing Control           0x0060         MFP_CTL3         Multiplexing Control           0x0064         AD_SELECT         Analog/Digital Select           0x0064         AD_SELECT         Analog/Digital Select           0x0068         PADPUPD         PAD PU PD Resistance Enable           0x0060         PAD_SMIT         PAD Schmitt Con                                         | 0x0024        | GPIOBPDEN          | GPIOB 50K PD Enable          |
| 0x0030         SIO_DAT         SIO Data           0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           PWM Register           0x0044         PWM3_CTL         PWM3 Output Control           0x0048         PWM0_CTL         PWM0 Output Control           0x0040         PWM1_CTL         PWM1 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           MFP Register           0x0054         MFP_CTL0         Multiplexing Control 0           0x0058         MFP_CTL1         Multiplexing Control 1           0x0050         MFP_CTL2         Multiplexing Control 2           0x0060         MFP_CTL3         Multiplexing Control 3           Analog/Digital Select Register         Vox0064         AD_SELECT         Analog/Digital Select           0x0064         AD_SELECT         Analog/Digital Select 1           PAD Drive Register         Vox068         PADPUPD         PAD PU PD Resistance Enable           0x0060         PAD_SMIT         PAD Schmitt Control Register           0x0070         PADRV0         PAD Drive Capacity Select 0           0x0074         PADRV1         PAD Drive Capacity Select 1                         | 0x0028        | SIO_OUTEN          | SIO Output Enable            |
| 0x0034         SIO_PUEN         SIO 50K PU Enable           0x0038         SIO_PDEN         SIO 50K PD Enable           PWM Register           0x0044         PWM3_CTL         PWM3 Output Control           0x0048         PWM0_CTL         PWM0 Output Control           0x0040         PWM1_CTL         PWM1 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           MFP Register           0x0054         MFP_CTL0         Multiplexing Control 0           0x0058         MFP_CTL1         Multiplexing Control 1           0x0050         MFP_CTL2         Multiplexing Control 2           0x0060         MFP_CTL3         Multiplexing Control 3           Analog/Digital Select Register         Vancological Select Register           0x0064         AD_SELECT         Analog/Digital Select           0x0064         AD_SELECT1         Analog/Digital Select 1           PAD Drive Register         Vancological Select 1           0x0068         PADPUPD         PAD PU PD Resistance Enable           0x0060         PAD_SMIT         PAD Schmitt Control Register           0x0070         PADDRV0         PAD Drive Capacity Select 0           0x0074         PADDRV1         PAD Drive Capac              | 0x002C        | SIO_INEN           | SIO Input Enable             |
| Ox0038         SIO_PDEN         SIO 50K PD Enable           PWM Register           0x0044         PWM3_CTL         PWM3 Output Control           0x0048         PWM0_CTL         PWM0 Output Control           0x004C         PWM1_CTL         PWM1 Output Control           0x0050         PWM2_CTL         PWM2 Output Control           MFP Register           0x0054         MFP_CTL0         Multiplexing Control 0           0x0058         MFP_CTL1         Multiplexing Control 1           0x0050         MFP_CTL2         Multiplexing Control 2           0x0060         MFP_CTL3         Multiplexing Control 3           Analog/Digital Select Register         Select Register           0x0064         AD_SELECT         Analog/Digital Select           0x0044         AD_SELECT1         Analog/Digital Select 1           PAD Drive Register           0x0068         PADPUPD         PAD PU PD Resistance Enable           0x006C         PAD_SMIT         PAD Schmitt Control Register           0x0070         PADDRV0         PAD Drive Capacity Select 0           0x0074         PADDRV1         PAD Drive Capacity Select 1           0x0076         PADDRV2         PAD Drive                                                      | 0x0030        | SIO_DAT            | SIO Data                     |
| PWM Register  0x0044 PWM3_CTL PWM3 Output Control  0x0048 PWM0_CTL PWM0 Output Control  0x004C PWM1_CTL PWM1 Output Control  0x0050 PWM2_CTL PWM2 Output Control  0x0050 PWM2_CTL PWM2 Output Control  MFP Register  0x0054 MFP_CTL0 Multiplexing Control 0  0x0058 MFP_CTL1 Multiplexing Control 1  0x005C MFP_CTL2 Multiplexing Control 2  0x0060 MFP_CTL3 Multiplexing Control 3  Analog/Digital Select Register  0x0064 AD_SELECT Analog/Digital Select  0x00A4 AD_SELECT1 Analog/Digital Select 1  PAD Drive Register  0x0068 PADPUPD PAD PU PD Resistance Enable  0x006C PAD_SMIT PAD Schmitt Control Register  0x0070 PADDRV0 PAD Drive Capacity Select 1  0x0078 PAD DRV2 PAD Drive Capacity Select 2  0x007C PAD DRV3 PAD Drive Capacity Select 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x0034        | SIO_PUEN           | SIO 50K PU Enable            |
| 0x0044PWM3_CTLPWM3 Output Control0x0048PWM0_CTLPWM0 Output Control0x004CPWM1_CTLPWM1 Output Control0x0050PWM2_CTLPWM2 Output ControlMFP Register0x0054MFP_CTL0Multiplexing Control 00x0058MFP_CTL1Multiplexing Control 10x005CMFP_CTL2Multiplexing Control 20x0060MFP_CTL3Multiplexing Control 3Analog/Digital Select Register0x0064AD_SELECTAnalog/Digital Select0x00A4AD_SELECT1Analog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x0038        | SIO_PDEN           | SIO 50K PD Enable            |
| 0x0048PWM0_CTLPWM0 Output Control0x004CPWM1_CTLPWM1 Output Control0x0050PWM2_CTLPWM2 Output ControlMFP Register0x0054MFP_CTL0Multiplexing Control 00x0058MFP_CTL1Multiplexing Control 10x005CMFP_CTL2Multiplexing Control 20x0060MFP_CTL3Multiplexing Control 3Analog/Digital Select Register0x0064AD_SELECTAnalog/Digital Select0x00A4AD_SELECT1Analog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PWM Registe   | r                  |                              |
| 0x004CPWM1_CTLPWM1 Output Control0x0050PWM2_CTLPWM2 Output ControlMFP Register0x0054MFP_CTL0Multiplexing Control 00x0058MFP_CTL1Multiplexing Control 10x005CMFP_CTL2Multiplexing Control 20x0060MFP_CTL3Multiplexing Control 3Analog/Digital Select Register0x0064AD_SELECTAnalog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0044        | PWM3_CTL           | PWM3 Output Control          |
| 0x0050PWM2_CTLPWM2 Output ControlMFP Register0x0054MFP_CTL0Multiplexing Control 00x0058MFP_CTL1Multiplexing Control 10x005CMFP_CTL2Multiplexing Control 20x0060MFP_CTL3Multiplexing Control 3Analog/Digital Select Register0x0064AD_SELECTAnalog/Digital Select0x00A4AD_SELECT1Analog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x0048        | PWM0_CTL           | PWM0 Output Control          |
| MFP Register  0x0054 MFP_CTL0 Multiplexing Control 0  0x0058 MFP_CTL1 Multiplexing Control 1  0x005C MFP_CTL2 Multiplexing Control 2  0x0060 MFP_CTL3 Multiplexing Control 3  Analog/Digital Select Register  0x0064 AD_SELECT Analog/Digital Select  0x00A4 AD_SELECT1 Analog/Digital Select 1  PAD Drive Register  0x0068 PADPUPD PAD PU PD Resistance Enable  0x006C PAD_SMIT PAD Schmitt Control Register  0x0070 PADDRV0 PAD Drive Capacity Select 1  0x0074 PADDRV1 PAD Drive Capacity Select 1  0x0078 PADDRV2 PAD Drive Capacity Select 2  0x007C PADDRV3 PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x004C        | PWM1_CTL           | PWM1 Output Control          |
| 0x0054MFP_CTL0Multiplexing Control 00x0058MFP_CTL1Multiplexing Control 10x005CMFP_CTL2Multiplexing Control 20x0060MFP_CTL3Multiplexing Control 3Analog/Digital Select Register0x0064AD_SELECTAnalog/Digital Select0x00A4AD_SELECT1Analog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x0050        | PWM2_CTL           | PWM2 Output Control          |
| Ox0058 MFP_CTL1 Multiplexing Control 1 Ox005C MFP_CTL2 Multiplexing Control 2 Ox0060 MFP_CTL3 Multiplexing Control 3  Analog/Digital Select Register  Ox0064 AD_SELECT Analog/Digital Select  Ox00A4 AD_SELECT1 Analog/Digital Select 1  PAD Drive Register  Ox0068 PADPUPD PAD PU PD Resistance Enable  Ox006C PAD_SMIT PAD Schmitt Control Register  Ox0070 PADDRV0 PAD Drive Capacity Select 0  Ox0074 PADDRV1 PAD Drive Capacity Select 1  Ox0078 PADDRV2 PAD Drive Capacity Select 2  Ox007C PADDRV3 PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MFP Register  |                    |                              |
| 0x005CMFP_CTL2Multiplexing Control 20x0060MFP_CTL3Multiplexing Control 3Analog/Digital Select Register0x0064AD_SELECTAnalog/Digital Select0x00A4AD_SELECT1Analog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0054        | MFP_CTL0           | Multiplexing Control 0       |
| 0x0060MFP_CTL3Multiplexing Control 3Analog/Digital Select RegisterAnalog/Digital Select0x0064AD_SELECTAnalog/Digital Select0x00A4AD_SELECT1Analog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0058        | MFP_CTL1           | Multiplexing Control 1       |
| Analog/Digital Select Register  0x0064 AD_SELECT Analog/Digital Select 0x00A4 AD_SELECT1 Analog/Digital Select 1  PAD Drive Register  0x0068 PADPUPD PAD PU PD Resistance Enable 0x006C PAD_SMIT PAD Schmitt Control Register 0x0070 PADDRV0 PAD Drive Capacity Select 0 0x0074 PADDRV1 PAD Drive Capacity Select 1 0x0078 PADDRV2 PAD Drive Capacity Select 2 0x007C PADDRV3 PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x005C        | MFP_CTL2           | Multiplexing Control 2       |
| 0x0064AD_SELECTAnalog/Digital Select0x00A4AD_SELECT1Analog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x0060        | MFP_CTL3           | Multiplexing Control 3       |
| 0x00A4AD_SELECT1Analog/Digital Select 1PAD Drive Register0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Analog/Digita | al Select Register |                              |
| PAD Drive Register  0x0068 PADPUPD PAD PU PD Resistance Enable  0x006C PAD_SMIT PAD Schmitt Control Register  0x0070 PADDRV0 PAD Drive Capacity Select 0  0x0074 PADDRV1 PAD Drive Capacity Select 1  0x0078 PADDRV2 PAD Drive Capacity Select 2  0x007C PADDRV3 PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x0064        | AD_SELECT          | Analog/Digital Select        |
| 0x0068PADPUPDPAD PU PD Resistance Enable0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x00A4        | AD_SELECT1         | Analog/Digital Select 1      |
| 0x006CPAD_SMITPAD Schmitt Control Register0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PAD Drive Re  | gister             |                              |
| 0x0070PADDRV0PAD Drive Capacity Select 00x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0068        | PADPUPD            | PAD PU PD Resistance Enable  |
| 0x0074PADDRV1PAD Drive Capacity Select 10x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x006C        | PAD_SMIT           | PAD Schmitt Control Register |
| 0x0078PADDRV2PAD Drive Capacity Select 20x007CPADDRV3PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0070        | PADDRV0            | PAD Drive Capacity Select 0  |
| 0x007C PADDRV3 PAD Drive Capacity Select 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x0074        | PADDRV1            | PAD Drive Capacity Select 1  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x0078        | PADDRV2            | PAD Drive Capacity Select 2  |
| 0x0040 PADDRV4 PAD Drive Capacity Select 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x007C        | PADDRV3            | PAD Drive Capacity Select 3  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x0040        | PADDRV4            | PAD Drive Capacity Select 4  |

# **10.4 GPIO Register Description**

### **10.4.1 GPIOAOUTEN**

**GPIOA Output Enable Register** Offset=0x00

| Bit (s) | Name       | Description                | Access | Reset |
|---------|------------|----------------------------|--------|-------|
|         |            | GPIOA[31:0] Output Enable. |        |       |
| 31:0    | GPIOAOUTEN | 0: Disable                 | RW     | 0x0   |
|         |            | 1: Enable                  |        |       |

### **10.4.2 GPIOAINEN**

GPIOA Input Enable Register Offset=0x04

| Bit (s) | Name      | Description               | Access | Reset |
|---------|-----------|---------------------------|--------|-------|
| 31:0    | GPIOAINEN | GPIOA[31:0] Input Enable. | RW     | 0x0   |

 $\textbf{Copyright}^{\circledcirc}\,\textbf{2015-2016}\,\,\textbf{Actions}\,\,\textbf{(Zhuhai)}\,\,\textbf{Technology}\,\,\textbf{Co.,}\,\,\textbf{Ltd.}\,\,\textbf{All}\,\,\textbf{rights}\,\,\textbf{reserved}.$ 



|  | 0: Disable |  |
|--|------------|--|
|  | 1: Enable  |  |

### **10.4.3 GPIOADAT**

**GPIOA** Data Register

Offset=0x08

| Bit (s) | Name     | Description                    | Access | Reset |
|---------|----------|--------------------------------|--------|-------|
| 31:0    | GPIOADAT | GPIOA[31:0] Input/Output Data. | RW     | 0x0   |

### **10.4.4 GPIOAPUEN**

GPIOA 50K PU Enable Register

Offset=0x0C

| Bit (s) | Name      | Description                 | Access | Reset   |
|---------|-----------|-----------------------------|--------|---------|
|         |           | GPIOA[31:0] 100K PU Enable. |        |         |
| 31:0    | GPIOAPUEN | 0: Disable                  | RW     | 0x10000 |
|         |           | 1: Enable                   |        |         |

### **10.4.5 GPIOAPDEN**

GPIOA 50K PD Enable Register

Offset=0x10

| Bit (s) | Name      | Description                 | Access | Reset |
|---------|-----------|-----------------------------|--------|-------|
|         |           | GPIOA[31:0] 100K PD Enable. |        |       |
| 31:0    | GPIOAPDEN | 0: Disable                  | RW     | 0x0   |
|         |           | 1: Enable                   |        |       |

### **10.4.6 GPIOBOUTEN**

**GPIOB Output Enable Register** 

Offset=0x14

| Bit (s) | Name       | Description                | Access | Reset |
|---------|------------|----------------------------|--------|-------|
| 31:13   | -          | Reserved                   | -      | -     |
|         |            | GPIOB[12:1] Output Enable. |        |       |
| 12:1    | GPIOBOUTEN | 0: Disable                 | RW     | 0x0   |
|         |            | 1: Enable                  |        |       |
| 0       | -          | Reserved                   | -      | -     |

#### **10.4.7 GPIOBINEN**

**GPIOB Input Enable Register** 

Offset=0x18

| Bit (s) | Name      | Description               | Access | Reset |
|---------|-----------|---------------------------|--------|-------|
| 31:13   | -         | Reserved                  | -      | -     |
|         |           | GPIOB[12:1] Input Enable. |        |       |
| 12:1    | GPIOBINEN | 0: Disable                | RW     | 0x0   |
|         |           | 1: Enable                 |        |       |
| 0       | -         | Reserved                  | =      | -     |



### **10.4.8 GPIOBDAT**

**GPIOB** Data Register

Offset=0x1C

| Bit (s) | Name     | Description                    | Access | Reset |
|---------|----------|--------------------------------|--------|-------|
| 31:13   | -        | Reserved                       | -      | -     |
| 12:1    | GPIOBDAT | GPIOB[12:1] Input/Output Data. | RW     | 0x0   |
| 0       | -        | Reserved                       | -      | -     |

#### **10.4.9 GPIOBPUEN**

GPIOB 50K PU Enable Register

Offset=0x20

| Bit (s) | Name      | Description                 | Access | Reset |
|---------|-----------|-----------------------------|--------|-------|
| 31:13   | -         | Reserved                    | -      | -     |
|         |           | GPIOB[12:1] 100K PU Enable. |        |       |
| 12:1    | GPIOBPUEN | 0: Disable                  | RW     | 0x0   |
|         |           | 1: Enable                   |        |       |
| 0       | -         | Reserved                    | =      | -     |

### 10.4.10 GPIOBPDEN

GPIOB 50K PD Enable Register

Offset=0x24

| Bit (s) | Name      | Description                 | Access | Reset |
|---------|-----------|-----------------------------|--------|-------|
| 31:13   | -         | Reserved                    | -      | -     |
|         |           | GPIOB[12:1] 100K PD Enable. |        |       |
| 12:1    | GPIOBPDEN | 0: Disable                  | RW     | 0x0   |
|         |           | 1: Enable                   |        |       |
| 0       | -         | Reserved                    | -      | -     |

## **10.4.11 SIO\_OUTEN**

SpecialIO Output Enable Control Register

Offset = 0x28

| Bit (s) | Name       | Description                                              | Access | Reset |
|---------|------------|----------------------------------------------------------|--------|-------|
| 31:10   | =          | Reserved                                                 | -      | -     |
| 9:0     | SIO_OUTEN1 | SpecialiO[9:0] Output Enable.<br>0: Disable<br>1: Enable | RW     | 0x0   |

### 10.4.12 SIO\_INEN

SpecialIO Input Enable Control Register

Offset = 0x2C

| Bit (s) | Name     | Description                  | Access | Reset |
|---------|----------|------------------------------|--------|-------|
| 31:10   | -        | Reserved                     | -      | -     |
|         |          | SpecialIO[9:0] Input Enable. |        |       |
| 9:0     | SIO_INEN | 0: Disable                   | RW     | 0x0   |
|         |          | 1: Enable                    |        |       |



# 10.4.13 SIO\_DAT

SpecialIO DATA Register Offset = 0x30

| Bit (s) | Name    | Description                       | Access | Reset |
|---------|---------|-----------------------------------|--------|-------|
| 31:10   | -       | Reserved                          | -      | -     |
|         |         | SpecialIO[9:0] Input/Output Data. |        |       |
| 9:0     | SIO_DAT | SIO0~SIO5 is AVCC Domain;         | RW     | 0x0   |
|         |         | SIO6~SIO9 is VCC Domain.          |        |       |

# 10.4.14 SIO\_PUEN

SpecialIO PULL UP Enable Control Register

Offset = 0x34

| Bit (s) | Name     | Description                        | Access | Reset |
|---------|----------|------------------------------------|--------|-------|
| 31:10   | -        | Reserved                           | =      | -     |
|         |          | SpecialIO[9:0] 50K PULL UP Enable. |        |       |
| 9:0     | SIO_PUEN | 0: Disable                         | RW     | 0x0   |
|         |          | 1: Enable                          |        |       |

# 10.4.15 SIO\_PDEN

SpecialIO PULL DOWN Enable Control Register

Offset = 0x38

| Bit (s) | Name     | Description                          | Access | Reset |
|---------|----------|--------------------------------------|--------|-------|
| 31:10   | -        | Reserved                             | -      | -     |
|         |          | SpecialIO[9:0] 50K PULL DOWN Enable. |        |       |
| 9:0     | SIO_PDEN | 0: Disable                           | RW     | 0x0   |
|         |          | 1: Enable                            |        |       |

# **10.5 PWM Register Description**

# 10.5.1 PWM3\_CTL

PWM3 Output Control Register

Offset=0x44

| Bit (s) | Name     | Description                                                                                                | Access | Reset |
|---------|----------|------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:28   | -        | Reserved                                                                                                   | -      | -     |
| 27      | POL_SEL  | Polarity select: 0:PWM low voltage level active 1:PWM high voltage level active Only Active in Normal Mode | RW     | 0x0   |
| 26      | MODE_SEL | Mode Select: 0: Normal_Mode 1: Breath_Mode                                                                 | RW     | 0x0   |
| 25:24   | Q        | Time of Every Duty =1/3232/32: Time of climb up and fall down: T2= (Q+1)*32*32t t is the period of CMU_PWM | RW     | 0x0   |
| 23:16   | н        | Time of Duty =32/32 : High Level Time = H*32t t is the period of CMU_PWM                                   | RW     | 0x0   |



| 15:8 | L    | Time of Duty =0/32 :<br>Low Level Time = L*32t<br>t is the period of CMU_PWM | RW | 0x0 |
|------|------|------------------------------------------------------------------------------|----|-----|
| 7:0  | DUTY | Duty Select: T Active = (Duty+1)/256 Only Active in Normal Mode              | RW | 0x0 |

# 10.5.2 PWM0\_CTL

PWM0 Output Control Register Offset=0x48

| Bit (s) | Name     | Description                                                                                                | Access | Reset |
|---------|----------|------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:28   | -        | Reserved                                                                                                   | -      | -     |
| 27      | POL_SEL  | Polarity select: 0:PWM low voltage level active                                                            | RW     | 0x0   |
| 27      | POL_3EL  | 1:PWM high voltage level active Only Active in Normal Mode                                                 | N VV   | Oxo   |
| 26      | MODE_SEL | Mode Select: 0: Normal_Mode 1: Breath_Mode                                                                 | RW     | 0x0   |
| 25:24   | Q        | Time of Every Duty =1/3232/32: Time of climb up and fall down: T2= (Q+1)*32*32t t is the period of CMU_PWM | RW     | 0x0   |
| 23:16   | н        | Time of Duty =32/32: High Level Time = H*32t t is the period of CMU_PWM                                    | RW     | 0x0   |
| 15:8    | L        | Time of Duty =0/32: Low Level Time = L*32t t is the period of CMU_PWM                                      | RW     | 0x0   |
| 7:0     | DUTY     | Duty Select: T Active = (Duty+1)/256 Only Active in Normal Mode                                            | RW     | 0x0   |

# 10.5.3 PWM1\_CTL

PWM1 Output Control Register Offset=0x4C

| Bit (s) | Name     | Description                                                                                                | Access | Reset |
|---------|----------|------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:28   | -        | Reserved                                                                                                   | -      | -     |
| 27      | POL_SEL  | Polarity select: 0:PWM low voltage level active 1:PWM high voltage level active Only Active in Normal Mode | RW     | 0x0   |
| 26      | MODE_SEL | Mode Select: 0: Normal_Mode 1: Breath_Mode                                                                 | RW     | 0x0   |
| 25:24   | Q        | Time of Every Duty =1/3232/32: Time of climb up and fall down: T2= (Q+1)*32*32t t is the period of CMU_PWM | RW     | 0x0   |
| 23:16   | Н        | Time of Duty =32/32: High Level Time = H*32t t is the period of CMU_PWM                                    | RW     | 0x0   |
| 15:8    | L        | Time of Duty =0/32 :                                                                                       | RW     | 0x0   |



|     |      | Low Level Time = L*32t<br>t is the period of CMU_PWM |    |     |
|-----|------|------------------------------------------------------|----|-----|
|     |      | Duty Select:                                         |    |     |
| 7:0 | DUTY | T Active = (Duty+1)/256                              | RW | 0x0 |
|     |      | Only Active in Normal Mode                           |    |     |

# 10.5.4 PWM2\_CTL

PWM2 Output Control Register Offset=0x50

| Bit (s) | Name     | Description                                      | Access | Reset |
|---------|----------|--------------------------------------------------|--------|-------|
| 31:28   | -        | Reserved                                         | -      | -     |
|         |          | Polarity select:                                 |        |       |
| 27      | POL_SEL  | 0:PWM low voltage level active                   | RW     | 0v0   |
| 27      | POL_SLL  | 1:PWM high voltage level active                  | IX VV  |       |
|         |          | Only Active in Normal Mode                       |        |       |
|         |          | Mode Select:                                     |        |       |
| 26      | MODE_SEL | 0: Normal_Mode                                   | RW     | 0x0   |
|         |          | 1: Breath_Mode                                   |        |       |
|         |          | Time of Every Duty =1/3232/32:                   |        |       |
| 25:24   | Q        | Time of climb up and fall down: T2= (Q+1)*32*32t | RW     | 0x0   |
|         |          | t is the period of CMU_PWM                       |        |       |
|         |          | Time of Duty =32/32 :                            |        |       |
| 23:16   | Н        | High Level Time = H*32t                          | RW     | 0x0   |
|         |          | t is the period of CMU_PWM                       |        |       |
|         |          | Time of Duty =0/32:                              |        |       |
| 15:8    | L        | Low Level Time = L*32t                           | RW     | 0x0   |
|         |          | t is the period of CMU_PWM                       |        |       |
|         |          | Duty Select:                                     |        |       |
| 7:0     | DUTY     | T Active = (Duty+1)/256                          | RW     | 0x0   |
|         |          | Only Active in Normal Mode                       |        |       |

# **10.6 MFP Register Description**

# 10.6.1 MFP\_CTL0

Multi-Function PAD Control Register 0 Offset=0x54

| Bit (s) | Name    | Description   | Access | Reset |
|---------|---------|---------------|--------|-------|
| 31:30   | -       | Reserved      | =      | _     |
|         |         | 000: SD_DAT3  |        |       |
|         |         | 001: EM_D11   |        |       |
|         |         | 010: Reserved |        |       |
| 29:27   | GPIOA23 | 011: Reserved | RW     | 0     |
| 29.27   | GPIOA23 | 100: Reserved | IX VV  |       |
|         |         | 101: PWM2     |        |       |
|         |         | 110: UART_TX1 |        |       |
|         |         | 111: SD_DAT0  |        |       |
|         |         | 000: SD_DAT2  |        |       |
| 26:24   | GPIOA22 | 001: EM_D10   | RW     | 0     |
|         | GFIUAZZ | 010: Reserved | L AA   | U     |
|         |         | 011: Reserved |        |       |

 $\textbf{Copyright}^{\circledcirc}\,\textbf{2015-2016}\,\,\textbf{Actions}\,\,\textbf{(Zhuhai)}\,\,\textbf{Technology}\,\,\textbf{Co.,}\,\,\textbf{Ltd.}\,\,\textbf{All}\,\,\textbf{rights}\,\,\textbf{reserved}.$ 



|       |         | 100: UART_TX1 |       |   |
|-------|---------|---------------|-------|---|
|       |         | 101: SIRQ0    |       |   |
|       |         | 110: IR_RX    |       |   |
|       |         | 111: PWM1     |       |   |
|       |         | 000: SD_DAT1  |       |   |
|       |         | 001: EM_D9    |       |   |
|       |         | 010: Reserved |       | 0 |
| 23:21 | GPIOA21 | 011: Reserved | RW    | 0 |
| 23.21 | GFIOAZI | 100: UART_RX1 | IX VV | U |
|       |         | 101: PWM0     |       |   |
|       |         | 110: Reserved |       |   |
|       |         | 111: Reserved |       |   |
| 20:13 | -       | Reserved      | =     | - |
|       |         | 00: SD_CMD    |       |   |
| 12:11 | GPIOA16 | 01: UART_RX1  | RW    | 0 |
| 12.11 | GFIOAIO | 10: Reserved  | IV VV | U |
|       |         | 11: Reserved  |       |   |
| 10:0  | -       | Reserved      | -     | - |

# 10.6.2 MFP\_CTL2

Multi-Function PAD Control Register2 Offset=0x5C

| Bit (s) | Name     | Description                  | Access  | Reset |
|---------|----------|------------------------------|---------|-------|
| 31:20   | -        | Reserved                     | -       | -     |
| 19      | GPIO_B12 | 0: SPI_IO3                   | RW      | 0     |
| 19      | GPIO_B12 | 1: Reserved                  | NVV     | U     |
|         |          | 000: SPI_IO2                 |         |       |
|         |          | 010: PWM3                    |         |       |
| 18:16   | GPIO_B11 | 011: SIRQ0                   | RW      | 0     |
|         |          | 100: IR_RX                   |         |       |
|         |          | 101: SD_CLK0Others: Reserved |         |       |
| 15      | -        | Reserved                     | -       | -     |
|         |          | 00: Reserved                 |         |       |
| 14:13   | GPIO_B4  | 01: Reserved                 | RW      | 0     |
| 14.15   | GPIO_B4  | 10: Reserved                 | L VV    | 0     |
|         |          | 11: Reserved                 |         |       |
| 12:9    | -        | Reserved                     | -       | -     |
|         |          | 00: SPI_MOSI                 |         |       |
| 8:7     | GPIOA31  | 01: SPI_MISO                 | RW      | 0     |
| 0.7     | GFIOASI  | 10: Reserved                 | I I V V |       |
|         |          | 11: Reserved                 |         |       |
| 6:5     | -        | Reserved                     | -       | -     |
|         |          | 000: SPI_SCLK                |         |       |
|         |          | 001: SPI_SS                  |         |       |
| 4:2     | GPIOA29  | 010: SD_CLK1                 | RW      | 0     |
|         |          | 100: SIRQ1                   |         |       |
|         |          | Others: Reserved             |         |       |
|         |          | 00: SPI_SS                   |         |       |
| 1:0     | GPIOA28  | 01: SPI_MOSI                 | RW      | 0     |
| 1.0     | GFIUAZO  | 10: Reserved                 | IV VV   | 0     |
|         |          | 11: Reserved                 |         |       |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.

Page 63 Version 1.4



## 10.6.3 MFP\_CTL3

Multi-Function PAD Control Register 3 Offset = 0x60

| Bit (s) | Name   | Description                                                     | Access | Reset |
|---------|--------|-----------------------------------------------------------------|--------|-------|
| 31:24   | -      | Reserved                                                        | -      | -     |
| 23:22   | GPIOB9 | 00: LCD_SEG30<br>01: PWM2<br>10: I2S_MCLK<br>11: Reserved       | RW     | 0     |
| 21:20   | GPIOB8 | 00: LCD_SEG29<br>01: PWM1<br>10: I2S_BCLK<br>11: Reserved       |        |       |
| 19:18   | VROS   | 0x0: VROS 0x1: Reserved 0x2: SpecialIO9 0x3: Reserved           | RW     | 0     |
| 17:16   | AOUTR  | 0x0: AOUTR / AOUTRP 0x1: Reserved 0x2: SpecialIO8 0x3: Reserved | RW     | 0     |
| 15:14   | VRO    | 0x0: VRO 0x1: Reserved 0x2: SpecialIO7 0x3: Reserved            | RW     | 0     |
| 13:12   | AOUTL  | 0x0: AOUTL / AOUTLP 0x1: Reserved 0x2: SpecialIO6 0x3: Reserved | RW     | 0     |
| 11:8    | -      | Reserved                                                        | -      | -     |
| 7       | AUX1R  | 0x0: AUX1R<br>0x1: SpecialIO5                                   | RW     | 0     |
| 6       | AUX1L  | 0x0: AUX1L<br>0x1: SpecialIO4                                   | RW     | 0     |
| 5       | AUXOR  | 0x0: AUX0R<br>0x1: SpecialIO3                                   | RW     | 0     |
| 4       | AUX0L  | 0x0: AUX0L<br>0x1: SpecialIO2                                   | RW     | 0     |
| 3:2     | MICINR | 0x0: MICINR/ MICINLN 0x1: DMICDAT 0x2: SpeciallO1 0x3: Reserved | RW     | 0     |
| 1:0     | MICINL | 0x0: MICINL/ MICINLP 0x1: DMICCLK 0x2: SpecialIO0 0x3: Reserved | RW     | 0     |



## 10.7 Analog/Digital Select Register Description

### **10.7.1 AD\_SELECT**

Analog/Digital Select Register

Offset=0x64

| Bit (s) | Name                                     | Description                                                                                                                                          | Access | Reset |
|---------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 31:14   | -                                        | Reserved                                                                                                                                             | -      | -     |
| 15:14   | GPIOA23                                  | 00: GPIOA23 is used as digital function, 01: GPIOA23 is used as LRADC3 (Analog Function), 10: GPIOA23 is used as TK7 (Analog Function), 11: Reserved | RW     | 0     |
| 13:8    | -                                        | Reserved                                                                                                                                             | -      | -     |
| 7:6     | GPIOB9                                   | 00: GPIOB9 is used as digital function 01: GPIOB9 is used as TK_TK3 (Analog Function) Others: Reserved                                               | RW     | 0     |
| 5:4     | GPIOB8                                   | O0: GPIOB8 is used as digital function O1: GPIOB8 is used as TK_TK2 (Analog Function) Others: Reserved                                               |        | 0     |
| 3:2     | -                                        | Reserved                                                                                                                                             | -      | -     |
| 1:0     | 00: GPIOA21 is used as digital function, |                                                                                                                                                      | RW     | 0     |

## **10.7.2 AD\_SELECT1**

Analog/Digital Select Register 1 Offset=0xA4

Bit (s)NameDescriptionAccessReset31:3-Reserved---2:1GPIOA2200: GPIOA22 is used as digital function,<br/>01: GPIOA22 is used as LRADC2 (Analog Function),<br/>10: GPIOA22 is used as SHEILD (Analog Function),RW0

## **10.8 Pad Drive Register Description**

11: Reserved

Reserved

#### **10.8.1 PADPUPD**

PAD PU PD Resistance Control Register

Offset=0x68

0

| Bit (s) | Name       | Description                  | Access | Reset |
|---------|------------|------------------------------|--------|-------|
| 31:10   | -          | Reserved                     | -      | =     |
|         |            | MMC/SD Data4~7 50k PU Select |        |       |
| 9       | SD_DATA4_7 | 0:Disable                    | RW     | 0     |
|         |            | 1:Enable                     |        |       |
| 8       | -          | Reserved                     | -      | -     |
| 7       | CD CMD     | MMC/SD CMD 50k PU Enable     | D\A/   | 0     |
| /       | SD_CMD     | 0:Disable                    | RW     | 0     |



|   |            | 1:Enable                     |    |   |
|---|------------|------------------------------|----|---|
|   |            | MMC/SD Data0~3 50k PU Select |    |   |
| 6 | SD_DATA0_3 | 0:Disable                    | RW | 0 |
|   |            | 1:Enable                     |    |   |
|   |            | SIRQ1 100k PD Enable         |    |   |
| 5 | SIRQ1PD    | 0:Disable                    | RW | 0 |
|   |            | 1:Enable                     |    |   |
|   |            | SIRQ1 100k PU Enable         |    |   |
| 4 | SIRQ1PU    | 0:Disable                    | RW | 0 |
|   |            | 1:Enable                     |    |   |
|   |            | SIRQ0 100k PD Enable         |    |   |
| 3 | SIRQ0PD    | 0:Disable                    | RW | 0 |
|   |            | 1:Enable                     |    |   |
|   |            | SIRQ0 100k PU Enable         |    |   |
| 2 | SIRQ0PU    | 0:Disable                    | RW | 0 |
|   |            | 1:Enable                     |    |   |
| 1 | -          | Reserved                     | -  | - |
|   |            | UART_RX1 10k PU Enable       |    |   |
| 0 | UART_RX1   | 0:Disable                    | RW | 0 |
|   |            | 1:Enable                     |    |   |

## **10.8.2 PAD\_SMIT**

#### PAD Schmitt Control Register Offset=0x6C

| Bit (s) | Name     | Description                   | Access | Reset |
|---------|----------|-------------------------------|--------|-------|
| 31:23   | -        | Reserved                      | -      | -     |
|         |          | SPIBT_SS & SPI_SS SMIT Enable |        |       |
| 22      | SPIBT_SS | 0:Disable                     | RW     | 1     |
|         |          | 1:Enable                      |        |       |
| 21      | -        | Reserved                      | -      | -     |
|         |          | SPI_SS & SIRQ1 SMIT Enable    |        |       |
| 20      | GPIOA29  | 0:Disable                     | RW     | 1     |
|         |          | 1:Enable                      |        |       |
|         |          | SPI_SS SMIT Enable            |        |       |
| 19      | GPIOA28  | 0:Disable                     | RW     | 1     |
|         |          | 1:Enable                      |        |       |
|         |          | SIRQ0 &IR_RX SMIT Enable      |        |       |
| 18      | GPIOA22  | 0:Disable                     | RW     | 1     |
|         |          | 1:Enable                      |        |       |
| 17:7    | -        | Reserved                      | -      | -     |
|         |          | SMIT Enable                   |        |       |
| 6       | GPIOB11  | 0:Disable                     | RW     | 1     |
|         |          | 1:Enable                      |        |       |
|         |          | DEJ_TDI SMIT Enable           |        |       |
| 5       | GPIOB9   | 0: Disable                    | RW     | 1     |
|         |          | 1: Enable                     |        |       |
|         |          | DEJ_TMS SMIT Enable           |        |       |
| 4       | GPIOB8   | 0: Disable                    | RW     | 1     |
|         |          | 1: Enable                     |        |       |
| 3:0     | -        | Reserved                      | -      | -     |



#### 10.8.3 PADDRV1

PAD Drive Control Register 1 Offset=0x74

| Bit (s) | Name    | Description               | Access | Reset |
|---------|---------|---------------------------|--------|-------|
| 31:21   | -       | Reserved                  | -      | -     |
|         |         | GPIOA16 PAD Drive Control |        |       |
|         |         | 000: Level 1              |        |       |
|         |         | 001: Level 2              |        |       |
|         |         | 010: Level 3              |        |       |
| 20:18   | GPIOA16 | 011: Level 4              | RW     | 1     |
|         |         | 100: Level 5              |        |       |
|         |         | 101: Level 6              |        |       |
|         |         | 110: Level 7              |        |       |
|         |         | 111: Level 8              |        |       |
| 17:0    | -       | Reserved                  | -      | -     |

#### 10.8.4 PADDRV2

PAD Drive Control Register 2 Offset=0x78

| Bit (s) | Name    | Description               | Access | Reset |
|---------|---------|---------------------------|--------|-------|
| 31:30   | -       | Reserved                  | -      | -     |
|         |         | GPIOA29 PAD Drive Control |        |       |
|         |         | 000: Level 1              |        |       |
|         |         | 001: Level 2              |        |       |
|         |         | 010: Level 3              |        |       |
| 29:27   | GPIOA29 | 011: Level 4              | RW     | 0x7   |
|         |         | 100: Level 5              |        |       |
|         |         | 101: Level 6              |        |       |
|         |         | 110: Level 7              |        |       |
|         |         | 111: Level 8              |        |       |
|         |         | GPIOA28 PAD Drive Control |        |       |
|         |         | 000: Level 1              |        |       |
|         |         | 001: Level 2              |        |       |
|         |         | 010: Level 3              |        |       |
| 26:24   | GPIOA28 | 011: Level 4              | RW     | 0x7   |
|         |         | 100: Level 5              |        |       |
|         |         | 101: Level 6              |        |       |
|         |         | 110: Level 7              |        |       |
|         |         | 111: Level 8              |        |       |
| 23:12   | -       | Reserved                  | -      | -     |
|         |         | GPIOA23 PAD Drive Control |        |       |
|         |         | 000: Level 1              |        |       |
|         |         | 001: Level 2              |        |       |
|         |         | 010: Level 3              |        |       |
| 11:9    | GPIOA23 | 011: Level 4              | RW     | 1     |
|         |         | 100: Level 5              |        |       |
|         |         | 101: Level 6              |        |       |
|         |         | 110: Level 7              |        |       |
|         |         | 111: Level 8              |        |       |
| 8:6     | GPIOA22 | GPIOA22 PAD Drive Control | RW     | 1     |
| 0.0     | GFIUAZZ | 000: Level 1              | IVAA   | 1     |



|     |         | 001: Level 2              |    |   |
|-----|---------|---------------------------|----|---|
|     |         | 010: Level 3              |    |   |
|     |         | 011: Level 4              |    |   |
|     |         | 100: Level 5              |    |   |
|     |         | 101: Level 6              |    |   |
|     |         | 110: Level 7              |    |   |
|     |         | 111: Level 8              |    |   |
|     |         | GPIOA21 PAD Drive Control |    |   |
|     |         | 000: Level 1              |    |   |
|     |         | 001: Level 2              |    |   |
|     |         | 010: Level 3              |    |   |
| 5:3 | GPIOA21 | 011: Level 4              | RW | 1 |
|     |         | 100: Level 5              |    |   |
|     |         | 101: Level 6              |    |   |
|     |         | 110: Level 7              |    |   |
|     |         | 111: Level 8              |    |   |
| 2:0 | -       | Reserved                  | •  | - |

#### 10.8.5 PADDRV3

PAD Drive Control Register 3 Offset = 0x7C

| Bit (s) | Name     | Description                | Access | Reset |
|---------|----------|----------------------------|--------|-------|
|         |          | SPIBT_SS PAD Drive Control |        |       |
|         |          | 00: Level 1                |        |       |
| 31:30   | SPIBT_SS | 01: Level 2                | RW     | 0x3   |
|         |          | 10: Level 4                |        |       |
|         |          | 11: Level 8                |        |       |
| 29:25   | -        | Reserved                   | -      | -     |
|         |          | GPIOB9 PAD Drive control   |        |       |
|         |          | 000: Level 1               |        |       |
|         |          | 001: Level 2               |        |       |
|         |          | 010: Level 3               |        |       |
| 26:24   | GPIOB9   | 011: Level 4               | RW     | 0x1   |
|         |          | 100: Level 5               |        |       |
|         |          | 101: Level 6               |        |       |
|         |          | 110: Level 7               |        |       |
|         |          | 111: Level 8               |        |       |
|         |          | GPIOB8 PAD Drive control   |        |       |
|         |          | 000: Level 1               |        |       |
|         |          | 001: Level 2               |        |       |
|         |          | 010: Level 3               |        |       |
| 23:21   | GPIOB8   | 011: Level 4               | RW     | 0x1   |
|         |          | 100: Level 5               |        |       |
|         |          | 101: Level 6               |        |       |
|         |          | 110: Level 7               |        |       |
|         |          | 111: Level 8               |        |       |
| 20:0    | -        | Reserved                   | -      | -     |

#### 10.8.6 PADDRV4

PAD Drive Control Register 4

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.



Offset = 0x40

| Bit (s) | Name        | Description                  | Access | Reset |  |
|---------|-------------|------------------------------|--------|-------|--|
| ν-,     |             | SPIBT_SS PAD Drive Control   | 7000   |       |  |
|         |             | 00: Level 1                  |        |       |  |
| 31:30   | SPIBT_SS    | 01: Level 2                  | RW     | 0x3   |  |
| 31.30   | 31.15.1_33  | 10: Level 4                  |        | OAS   |  |
|         |             | 11: Level 8                  |        |       |  |
|         |             | SPIBT_CLK PAD Drive Control  |        |       |  |
|         |             | 00: Level 1                  |        |       |  |
| 29:28   | SPIBT_CLK   | 01: Level 2                  | RW     | 0x3   |  |
| 29.20   | SPIDI_CLK   | 10: Level 4                  | l vv   | UXS   |  |
|         |             | 11: Level 8                  |        |       |  |
|         |             |                              |        |       |  |
|         |             | SPIBT_MOSI PAD Drive Control |        |       |  |
|         | SDID= 110SI | 00: Level 1                  | 5      |       |  |
| 27:26   | SPIBT_MOSI  | 01: Level 2                  | RW     | 0x3   |  |
|         |             | 10: Level 4                  |        |       |  |
|         |             | 11: Level 8                  |        |       |  |
|         |             | SPIBT_MISO PAD Drive Control |        |       |  |
|         |             | 00: Level 1                  |        |       |  |
| 25:24   | SPIBT_MISO  | 01: Level 2                  | RW     | 0x3   |  |
|         |             | 10: Level 4                  |        |       |  |
|         |             | 11: Level 8                  |        |       |  |
|         |             | GPIOA31 PAD Drive Control    |        |       |  |
|         |             | 000: Level 1                 |        |       |  |
|         |             | 001: Level 2                 |        |       |  |
|         |             | 010: Level 3                 |        |       |  |
| 23:21   | GPIOA31     | 011: Level 4                 | RW     | 0x7   |  |
|         |             | 100: Level 5                 |        |       |  |
|         |             | 101: Level 6                 |        |       |  |
|         |             | 110: Level 7                 |        |       |  |
|         |             | 111: Level 8                 |        |       |  |
| 20:15   | -           | Reserved                     | -      | -     |  |
|         |             | GPIOB11 PAD Drive Control    |        |       |  |
|         |             | 000: Level 1                 |        |       |  |
|         |             | 001: Level 2                 |        |       |  |
|         |             | 010: Level 3                 |        |       |  |
| 14:12   | GPIOB11     | 011: Level 4                 | RW     | 0x1   |  |
|         |             | 100: Level 5                 |        |       |  |
|         |             | 101: Level 6                 |        |       |  |
|         |             | 110: Level 7                 |        |       |  |
|         |             | 111: Level 8                 |        |       |  |
|         |             | SIO9 PAD Drive Control       |        |       |  |
|         |             | 000: Level 1                 |        |       |  |
|         |             | 001: Level 2                 |        |       |  |
|         |             | 010: Level 3                 |        |       |  |
| 11:9    | SIO9        | 011: Level 4                 | RW     | 0x1   |  |
| -       |             | 100: Level 5                 |        |       |  |
|         |             | 101: Level 6                 |        |       |  |
|         |             | 110: Level 7                 |        |       |  |
|         |             | 110. Level 7                 |        |       |  |
|         |             | SIO8 PAD Drive Control       |        |       |  |
|         |             | 000: Level 1                 |        |       |  |
| 8:6     | SIO8        |                              | RW     | 0x1   |  |
|         |             | 001: Level 2                 |        |       |  |
|         | 1           | 010: Level 3                 |        |       |  |



|     |      | 011: Level 4           |    |     |
|-----|------|------------------------|----|-----|
|     |      | 100: Level 5           |    |     |
|     |      | 101: Level 6           |    |     |
|     |      | 110: Level 7           |    |     |
|     |      | 111: Level 8           |    |     |
|     |      | SIO7 PAD Drive Control |    |     |
|     |      | 000: Level 1           |    |     |
|     |      | 001: Level 2           |    |     |
|     |      | 010: Level 3           |    |     |
| 5:3 | SIO7 | 011: Level 4           | RW | 0x1 |
|     |      | 100: Level 5           |    |     |
|     |      | 101: Level 6           |    |     |
|     |      | 110: Level 7           |    |     |
|     |      | 111: Level 8           |    |     |
|     |      | SIO6 PAD Drive Control |    |     |
|     |      | 000: Level 1           |    |     |
|     |      | 001: Level 2           |    |     |
|     |      | 010: Level 3           |    |     |
| 2:0 | SIO6 | 011: Level 4           | RW | 0x1 |
|     |      | 100: Level 5           |    |     |
|     |      | 101: Level 6           |    |     |
|     |      | 110: Level 7           |    |     |
|     |      | 111: Level 8           |    |     |



# 11 Package and Drawings



| Symbol | Dimension in mm |          | Dimension in inch |           |           |       |
|--------|-----------------|----------|-------------------|-----------|-----------|-------|
|        | Min             | Nom      | Max               | Min       | Nom       | Max   |
| Α      | 0.80            | 0.85     | 0.90              | 0.031     | 0.033     | 0.035 |
| A1     | 0.00            | 0.02     | 0.05              | 0.000     | 0.001     | 0.002 |
| A3     | 0.20 REF        |          |                   | 0.008 REF |           |       |
| b      | 0.15            | 0.20     | 0.25              | 0.006     | 0.008     | 0.010 |
| D/E    |                 | 5.00 BSC |                   |           | 0.197 BSC |       |
| D2/E2  | 3.45            | 3.60     | 3.75              | 0.136     | 0.142     | 0.148 |
| е      | 0.40 BSC        |          |                   |           | 0.016 BSC |       |
| L      | 0.30            | 0.40     | 0.50              | 0.012     | 0.016     | 0.020 |

Figure 11-1 ATS2823B Package and Dimension



## 12 Electrical Characteristics

### 12.1 Absolute Maximum Ratings

Table 12-1 Absolute Maximum Ratings

| Parameter           | Symbol                  | Min  | Max  | Unit |
|---------------------|-------------------------|------|------|------|
| Ambient Temperature | Tamb                    | TBD  | TBD  | °C   |
| Storage temperature | Tstg                    | -55  | +150 | °C   |
| ESD Stress voltage  | Vesd (Human body model) | 3500 | -    | V    |
|                     | DC5V                    | -0.3 | 9    | V    |
| Cunnly Voltago      | BAT                     | -0.3 | 5    | V    |
| Supply Voltage      | VCC/AVCC/BTVCC          | -0.3 | 3.6  | V    |
|                     | VDD                     | -0.3 | 1.32 | V    |
| Lancet Malta an     | 3.3V IO                 | -0.3 | 3.6  | V    |
| Input Voltage       | 1.2V IO                 | -0.3 | 1.32 | V    |

#### Note:

Even if one of the above parameters exceeds the absolute maximum ratings momentarily, the quality of the product may be degraded. The absolute maximum ratings, therefore, specify the value exceeding, which the product may be physically damaged. Use the product well within these ratings.

## 12.2 Recommended PWR Supply

Table 12-2 Recommended PWR Supply

| Supply Voltage  | Min  | Тур | Max  | Unit |
|-----------------|------|-----|------|------|
| BAT (Li)        | 3.4  | 3.8 | 4.3  | V    |
| DC5V            | 4.5  | 5.0 | 7.0  | V    |
| VCC/AVCC/BTVCC  | 2.8  | 3.1 | 3.4  | V    |
| VDD/RTCVDD/AVDD | 1.08 | 1.2 | 1.32 | V    |

#### Note:

- 1) According to different application, the VDD can be setting different voltage. For optimum CPU performance, the VDD should be higher than 1.2V; for reduced the PWR consumption, the VDD can supply with 1.0V.
- 2) If the system is supply with Li-BAT, the range of DC5V would be  $3.3V^4.2V$ ; or the supply source of system is come from DC5V, DC5V would be  $4.5V^5.2V$ .

#### 12.3 DC Characteristics

Table 12-3 DC Parameters for +3.3V IO Pin with Schmitt Trigger Off

| Parameter                 | Symbol | Min. | Max. | Unit | Condition     |
|---------------------------|--------|------|------|------|---------------|
| Low-level input voltage   | VIL    | -    | 0.8  | V    |               |
| High-level input voltage  | VIH    | 2.0  | -    | V    | VCC = 3.1V    |
| Low-level output voltage  | VOL    | -    | 0.4  | V    | Tamb = -10 to |
| High-level output voltage | VOH    | 2.4  | -    | V    | 70 °C         |

Table 12-4 DC Parameter for +3.3V IO Pin with Schmitt Trigger On

| Parameter Symbol | Min. | Max. | Unit | Condition |
|------------------|------|------|------|-----------|
|------------------|------|------|------|-----------|



| Schmitt trigger positive-going threshold | VT+ | -   | 1.9 | V | VCC=3.1V<br>Tamb = -10 to |
|------------------------------------------|-----|-----|-----|---|---------------------------|
| Schmitt trigger negative-going threshold | VT- | 1.2 | -   | V | 70 °C                     |

## 12.4 Battery Charger

#### Table 12-5 Battery Charger

| 3                                |         |      |      |      |
|----------------------------------|---------|------|------|------|
| Parameter                        | Min.    | Тур. | Max. | Unit |
| Input Voltage                    | BAT+0.1 | 5    | 7    | V    |
| Charge Current (CC Mode)         | 25      | 25   | 600  | mA   |
| Trickle Charge Current           | 2.5     | 2.5  | 60   | mA   |
| Trickle Charge Threshold Voltage | -       | 3.0  | -    | V    |
| Regulated Output (Float) Voltage | 4.2     | 4.26 | 4.41 | V    |

## 12.5 PWR Consumption

#### Table 12-6 PWR Consumption Table

VDD = 1.2V @ 25°C unless otherwise specified

| Parameter  | Symbol | Condition       | Min. | Тур. | Max. | Unit |
|------------|--------|-----------------|------|------|------|------|
| A2DP       | Ct     | Peak Current    | -    | 19   | -    | mA   |
| HFP        | Cr     | Receive Current | -    | 21   | -    | mA   |
| Sniff Mode | Cs     | 500ms           | -    | -    | 800  | μΑ   |
| Deep Sleep | Cd     | Vbat = 3.8V     | 0.1  | -    | 1    | μΑ   |

### 12.6 Bluetooth Characteristics

#### 12.6.1 Transmitter

#### Table 12-7 Basic Data Rate of Transmitter

VDD = 1.2V @ 25°C

| Parameter                            | Condition                    | Min. | Тур.           | Max. | Unit |
|--------------------------------------|------------------------------|------|----------------|------|------|
| Maximum RF Transmit PWR              | -                            | -    | 8 <sup>1</sup> | -    | dBm  |
| RF PWR Control Range                 | -                            | -    | 20             | -    | dB   |
| 20dB Bandwidth for Modulated Carrier | -                            | -    | 900            | -    | KHz  |
|                                      | +2 MHz                       | -    | -              | -20  | dBm  |
| Adia cont Channal Transmit           | -2 MHz                       | -    | -              | -20  | dBm  |
| Adjacent Channel Transmit            | +3 MHz                       | -    | -              | -40  | dBm  |
|                                      | -3 MHz                       | -    | -              | -40  | dBm  |
|                                      | Δf1avg Maximum<br>Modulation | -    | 169            | -    | KHz  |
| Frequency Deviation                  | Δf2max Maximum<br>Modulation | -    | 126            | -    | KHz  |
|                                      | Δf1avg/Δf2avg                | -    | 0.9            | -    |      |
| Initial Carrier Frequency Tolerance  | -                            | -75  | -              | 75   | KHz  |
| Fraguancy Drift                      | HD1 Packet                   | -25  | -              | 25   | KHz  |
| Frequency Drift                      | HD3 Packet                   | -40  | -              | 40   | KHz  |



|                      | HD5 Packet | -40 | -   | 40 | KHz      |
|----------------------|------------|-----|-----|----|----------|
| Frequency Drift Rate | -          | -20 | -   | 20 | KHz/50us |
| Harmonic Content     | -          | 1   | -50 | ı  | dBm      |

The maximum RF transmit PWR could reach to 8dBm with appropriate settings.

#### Table 12-8 Enhanced Data Rate of Transmitter

Core Supply Voltage = 1.2V @ 25°C

| Parameter                                                            | Condition     | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------------|---------------|------|------|------|------|
| Relative Transmit PWR                                                | -             | -    | -0.8 | -    | dB   |
| $\pi$ /4 DQPSK max carrier frequency stability $ \omega_0 $          | -             | -10  | -    | 10   | KHz  |
| $\pi$ /4 DQPSK max carrier frequency stability $ \omega_i $          | -             | -75  | -    | 75   | KHz  |
| $\pi$ /4 DQPSK max carrier frequency stability $ \omega_0+\omega_i $ | -             | -75  | -    | 75   | KHz  |
| 8DPSK max carrier frequency stability $ \omega_0 $                   | -             | -10  | -    | 10   | KHz  |
| 8DPSK max carrier frequency stability   ω <sub>i</sub>               | -             | -75  | -    | 75   | KHz  |
| 8DPSK max carrier frequency stability $ \omega_0 + \omega_i $        | -             | -75  | -    | 75   | KHz  |
|                                                                      | RMS DEVIN     | -    | -    | 20   | %    |
| π/4 DQPSK Modulation Accuracy                                        | 99% DEVM      | 99   | -    | -    | %    |
|                                                                      | Peak DEVM     | -    | -    | 35   | %    |
|                                                                      | RMS DEVIN     | -    | -    | 13   | %    |
| 8DPSK Modulation Accuracy                                            | 99% DEVM      | 99   | -    | -    | %    |
|                                                                      | Peak DEVM     | -    | -    | 25   | %    |
|                                                                      | F > F0 + 3MHz | -    | -    | -40  | dBm  |
|                                                                      | F < F0 - 3MHz | -    | -    | -40  | dBm  |
|                                                                      | F = F0 + 3MHz | -    | -    | -40  | dBm  |
| In heard annient and an in-                                          | F = F0 - 3MHz | -    | -    | -40  | dBm  |
| In-band spurious emissions                                           | F = F0 + 2MHz | -    | -    | -20  | dBm  |
|                                                                      | F = F0 - 2MHz | -    | -    | -20  | dBm  |
|                                                                      | F = F0 + 1MHz | -    | -    | -26  | dB   |
|                                                                      | F = F0 - 1MHz | -    | -    | -26  | dB   |
| EDR Differential Phase Encoding                                      | -             | 99   | -    | -    | %    |

The maximum RF transmit PWR could reach to 8dBm with appropriate settings.

#### 12.6.2 Receiver

#### Table 12-9 Basic Data Rate of Receiver

Core Supply Voltage = 1.2V @ 25°C

| Parameter                                  | Condition              | Min. | Тур. | Max. | Unit |
|--------------------------------------------|------------------------|------|------|------|------|
|                                            | 2.404GHz               | -    | -93  | -    | dBm  |
| Sensitivity at 0.1% BER                    | 2.441GHz               | =    | -93  | -    | dBm  |
|                                            | 2.480GHz               | -    | -92  | -    | dBm  |
| Maximum Input PWR at 0.1% BER              | -                      | -20  | -    | -    | dBm  |
| Co-Channel Interface                       | -                      | -    | -    | 11   | dB   |
|                                            | $F = F_0 + 1MHz$       | -    | -    | 0    | dB   |
|                                            | $F = F_0 - 1MHz$       | -    | -    | 0    | dB   |
| Adjacent Channel Selectivity C/I           | $F = F_0 + 2MHz$       | -    | -    | -30  | dB   |
| Adjacent channel selectivity C/1           | $F = F_0 - 2MHz$       | -    | -    | -20  | dB   |
|                                            | $F = F_0 + 3MHz$       | -    | -    | -40  | dB   |
|                                            | F = F <sub>image</sub> | -    | -    | -9   | dB   |
| Maximum Level of Intermodulation Interface | -                      | -39  | -    | -    | dBm  |

Copyright<sup>©</sup> 2015-2016 Actions (Zhuhai) Technology Co., Ltd. All rights reserved.



|                                       | 30-2000 MHz    | -10 | - | - | dBm |
|---------------------------------------|----------------|-----|---|---|-----|
| Blocking @ Pin = -67dBm with 0.1% BER | 2000-2400 MHz  | -27 | - | - | dBm |
|                                       | 2500-3000 MHz  | -27 | - | - | dBm |
|                                       | 3000-12750 MHz | -10 | - | - | dBm |

#### Table 12-10 Enhanced Data Rate of Receiver

Core Supply Voltage = 1.2V @ 25°C

| Parameter                           | Condition                 |           | Min. | Тур. | Max. | Unit |
|-------------------------------------|---------------------------|-----------|------|------|------|------|
| Sensitivity at 0.01% BER            | π/4 DQPSK                 |           |      | -93  |      | dBm  |
|                                     | 8DPSK                     |           |      | -85  |      | dBm  |
| Maximum Input PWR at                | π/4 DQPSK                 |           | -20  |      |      | dBm  |
| 0.1% BER                            | 8DPSK                     |           | -20  |      |      | dBm  |
| Co-Channel Interference             | π/4 DQPSK                 |           |      |      | 13   | dB   |
|                                     | 8DPSK                     |           |      |      | 21   | dB   |
| Adjacent Channel<br>Selectivity C/I | F = F <sub>0</sub> + 1MHz | π/4 DQPSK |      | 0    |      | dB   |
|                                     |                           | 8DPSK     |      | 5    |      | dB   |
|                                     | F = F <sub>0</sub> - 1MHz | π/4 DQPSK |      | 0    |      | dB   |
|                                     |                           | 8DPSK     |      | 5    |      | dB   |
|                                     | F = F <sub>0</sub> + 2MHz | π/4 DQPSK |      | -30  |      | dB   |
|                                     |                           | 8DPSK     |      | -25  |      | dB   |
|                                     | F = F <sub>0</sub> - 2MHz | π/4 DQPSK |      | -20  |      | dB   |
|                                     |                           | 8DPSK     |      | -13  |      | dB   |
|                                     | $F = F_0 + 3MHz$          | π/4 DQPSK |      | -40  |      | dB   |
|                                     |                           | 8DPSK     |      | -33  |      | dB   |
|                                     | F = F <sub>image</sub>    | π/4 DQPSK |      | -7   |      | dB   |
|                                     |                           | 8DPSK     |      | 0    |      | dB   |

### 12.7 Audio ADC

**Table 12-11 Audio ADC Parameters** 

| D                         |                                                                        | I Addio ADC Faldine |     |     |     |      |
|---------------------------|------------------------------------------------------------------------|---------------------|-----|-----|-----|------|
| Pre-Amplifier             |                                                                        |                     |     |     |     |      |
| Parameter                 | Conditions                                                             | Conditions          |     | Тур | Max | Unit |
| Full Scale Input Voltage  | THD+N < 1%                                                             | THD+N < 1%          |     | -   | 2.8 | Vpp  |
| Analogue gain             | AUX OP                                                                 | -                   | -12 | -   | 6   | dB   |
|                           | MIC OP                                                                 | Single Ended        | -6  | -   | 32  | dB   |
|                           | IVIIC OF                                                               | Full Differential   | 0   | -   | 38  |      |
| Analogue to Digital Conve | rter                                                                   |                     |     |     |     |      |
| Resolution                | -                                                                      | -                   |     | -   | 16  | Bits |
| Input Sample Rate         | -                                                                      | -                   |     | -   | 48  | kHz  |
| SNR                       | fin = 1kHz@Full Scale Input<br>Voltage<br>B/W = 22Hz~22kHz<br>Fs=48kHz |                     | -   | 90  | -   | dB   |
| Dynamic Range             | fin = 1kHz@-40dBFS Input Voltage<br>B/W = 22Hz~22kHz<br>Fs=48kHz       |                     | -   | 90  | -   | dB   |
| THD+N                     | fin = 1kHz(input=1.6Vpp) B/W = 22Hz~22kHz Fs=48kHz                     |                     | -   | -82 | -   | dB   |
| Digital gain              | -                                                                      |                     | 0   | -   | 12  | dB   |



## 12.8 Stereo DAC

#### Table 12-12 Stereo DAC Parameters

| Digital to Analogue C | onverter                                                                                                                          |                                |      |     |      |       |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|-----|------|-------|
| Parameter             | Conditions                                                                                                                        |                                | Min  | Тур | Max  | Unit  |
| Resolution            | -                                                                                                                                 |                                | -    | -   | 20   | Bits  |
| Output Sample Rate    | -                                                                                                                                 |                                | 8    | _   | 48   | kHz   |
| SNR                   | fin = $1 \text{kHz} @ 0 \text{dBFS}$ input<br>B/W = $22 \text{Hz}^2 22 \text{kHz}$<br>Fs= $48 \text{kHz}$ ,Load= $16 \Omega$      | -                              | -    | 98  | -    | dB    |
|                       |                                                                                                                                   | A-Weighting                    | -    | 101 | -    | dB    |
| Dynamic Range         | fin = $1 \text{kHz} @ -48 \text{dBFS}$<br>input<br>B/W = $22 \text{Hz}^2 22 \text{kHz}$<br>Fs= $48 \text{kHz}$ ,Load= $16 \Omega$ | -                              | -    | 98  | -    | dB    |
|                       |                                                                                                                                   | A-Weighting                    | -    | 101 | -    | dB    |
| THD+N                 | fin = 1kHz@0dBFS input<br>B/W = 22Hz~22kHz<br>Fs=48kHz,Load=16Ω                                                                   | -                              | -    | -87 | -    | dB    |
| Digital gain          | -                                                                                                                                 |                                | <-60 | -   | 24   | dB    |
| Stereo crosstalk      | fin = 1kHz@0dBFS input                                                                                                            | -                              | -    | -78 | -    | dB    |
| PWR Amplifier         | <u> </u>                                                                                                                          |                                |      |     |      |       |
| Analogue gain         | -                                                                                                                                 |                                | -60  | -   | 0    | dB    |
| Max<br>Amplitude/PWR  | fin = 1kHz@0dBFS input                                                                                                            | Single Ended                   | -    | -   | 550  | mVrms |
|                       | Fs=48kHz,Load=16Ω                                                                                                                 | Output                         | -    | -   | 18.5 | mW    |
|                       | fin = 1kHz@0dBFS input<br>Fs=48kHz,Load=16Ω                                                                                       | Full Differential Output       | -    | -   | 60   | mW    |
|                       | fin = 1kHz@0dBFS input<br>Fs=48kHz,Load=10KΩ                                                                                      | Full<br>Differential<br>Output | -    | -   | 1.8  | Vrms  |



# **Acronyms and Abbreviations**

| Abbreviations | Descriptions                                                                       |  |  |  |  |
|---------------|------------------------------------------------------------------------------------|--|--|--|--|
| AEC           | acoustic echo cancellers                                                           |  |  |  |  |
| AXI           | AMBA Advanced extensible Interface                                                 |  |  |  |  |
| ADC           | Analog-to-Digital-Converter                                                        |  |  |  |  |
| ALU           | Arithmetic Logic Unit                                                              |  |  |  |  |
| CC            | Constant Current                                                                   |  |  |  |  |
| CP0           | Control Coprocessor 0                                                              |  |  |  |  |
| UDI           | CorExtend® User Defined Instructions                                               |  |  |  |  |
| DAC           | Digital-to-Analog-Converter                                                        |  |  |  |  |
| DMA           | Direct Memory Access                                                               |  |  |  |  |
| ER            | Error Resilience                                                                   |  |  |  |  |
| FMT           | Fixed Mapping Translation                                                          |  |  |  |  |
| FSM           | Flash State Machine                                                                |  |  |  |  |
| GPIO          | General Purpose Input Output                                                       |  |  |  |  |
| GPRs          | general-purpose registers                                                          |  |  |  |  |
| HOSC          | High Frequency OSC (24MHz)                                                         |  |  |  |  |
| INTC          | Interrupt Controller                                                               |  |  |  |  |
| IRQ           | Interrupt Request                                                                  |  |  |  |  |
| LOSC          | Low Frequency OSC, include internal RC OSC (about 32K) and external LOSC (32.768K) |  |  |  |  |
| LFPLL         | Low Frequency source PLL                                                           |  |  |  |  |
| MIC           | Microphone                                                                         |  |  |  |  |
| MFP           | Multiple Function PAD                                                              |  |  |  |  |
| MDU           | Multiply-Divide Unit                                                               |  |  |  |  |
| NMI           | Nonmaskable Interrupt                                                              |  |  |  |  |
| OSC           | Oscillator                                                                         |  |  |  |  |
| PNS           | Perceptual Noise Substitution (added in MPEG-4)                                    |  |  |  |  |
| PA            | Power Amplifier                                                                    |  |  |  |  |
| SIE           | Serial Interface Engine                                                            |  |  |  |  |
| SBR           | Spectral band replication                                                          |  |  |  |  |
| TLB           | translation lookaside buffer                                                       |  |  |  |  |
| WMA           | Windows Media Audio                                                                |  |  |  |  |



Actions (Zhuhai) Technology Co., Limited Address:No. 1 / C, Ke Ji Si Road, Hi-Tech Zone, Tangjia, Zhuhai Tel:+86-756-3392353

Fax:+86-756-3392251 Post Code:519085

http://www.actions-semi.com

Business Email:<u>mp-sales@actions-semi.com</u>
Technical Service Email:<u>mp-cs@actions-semi.com</u>