

# GETTING STACK SIZE JUST RIGHT ON XCORE

JACK MCCREA | 7<sup>TH</sup> OCTOBER 2020



### WHAT IS XCORE?

- RISC microprocessor architecture designed by XMOS
- Multiple logical cores with shared address space
- Backend for 1st generation added to LLVM in 2008
- XMOS currently shipping LLVM-based toolchain
  - But this hasn't been upstreamed in some time partly due to modifications relating to thread stack allocation



### QUICK THREADING EXAMPLE

#### "Hello World" IN A WORKER THREAD

```
.text
        .global main
        .align 4
main:
       getr r0, 4
                                                   # Get a free thread
                                                   # Get the address of "puts"
       ldap r11, puts
                                                   # Initialise the thread's PC
       init t[r0]:pc, r11
       ldaw r1, dp[.L.my stack+2040]
                                                   # Get the end of our stack space
                                                    # Initialise the thread's SP
       init t[r0]:sp, r1
       ldaw r11, cp[.L.hello str]
                                                   # Get the address of our argument
       set t[r0]:r0, r11
                                                    # Initialise the Oth argument
       ldap r11, __xcore_unsynchronised_thread_end # Get an address to go to when done
       init t[r0]:lr, r11
                                                     # Initialise our thread's LR
       start t[r0]
                                                     # Start the thread
       bu -1
                                                     # Loop forever
        .section .cp.rodata.string, "aMSc", @progbits
       .align 4
.L.hello str:
        .asciiz"Hello World!"
       .section .dp.bss, "awd", @nobits
       .align 8
.L.my stack:
        .space 8192
```



### WHY DO WE CARE ABOUT STACKS?

- 5 threads run at full speed; launch in a few instructions
- Single-cycle memory access (no cache hierarchy for RAM)
- => Not threading = wasting time

- No paged MMU (can't thin provision)
- No memory protection (can't detect underprovision)
- Applications often memory hungry (can't afford overprovision)
- => We have to be careful with stacks



## SOLUTION

- Functions annotated with stack requirement at object/ASM level
- Annotations added by the backend where possible
- Linker allocates stacks for 'top-level' (permanent) tasks statically
  - Zero runtime overhead
- Transient worker task stacks taken from top of parent's stack
  - A few cycles launch overhead



# STACK SIZE ANNOTATION

### C

```
void a(void)
{
  int a[5];
}
```

### GENERATED XCORE ASM

.set a.nstackwords,5

# STACK SIZE ANNOTATION - CALLS

C

```
void a(void)
{
    int a[5];
    b();
}
```

# STACK SIZE ANNOTATION - CALLS

```
C
```

```
void a(void)
{
  int a[5];
  b();
  c();
}
```

## STACK SIZE ANNOTATION – CHILD THREADS

### C

```
void a(void)
{
  int a[5];
  b();
  IN_PARALLEL( c(), d() );
}
```

### STACK SIZE ANNOTATION – INDIRECT CALLS

```
attribute ((fptrgroup("my funcs")))
void f1(void) {}
__attribute__((fptrgroup("my_funcs")))
void f2(void) {}
void(*
  attribute ((fptrgroup("my_funcs")))
  fptr) (void);
void a(void)
  fptr();
```

## **CURRENT IMPLEMENTATION**

- Currently shipping an implementation to users
- Calculation is performed as a pre-emit pass
  - This makes most calculation trivial
  - But makes calculations for indirect calls difficult



# WHAT NEXT?

- Aiming to make some changes with a view to upstreaming:
  - Move most calculation logic before instruction selection
  - Develop a low-friction approach to indirect call annotation in C/C++





QUESTIONS/COMMENTS/THOUGHTS?

jackmccrea@xmos.com

