# LSCE-P1

### Alejandro Gómez Molina Luis Felipe Velez Flores

October 2020

#### 1 Introduction

This document explains the RS323 module implementation using VHDL. In the first place, we will explain TX and RX sub-modules design as well as the implementation. Extended Finite State machines are used to design the modules behaviour. Finally, we will validate the RS232 top module with a testbech.

RS232 is a telecommunications standard designed for serial transmission data. This implementation uses two wires for transmission (TX) and reception (RX) without flow control. This provides a full duplex communication. In idle state, the line is pulled to a logic high, the data interchange starts when the line is pulled down. As we can see in Figure 1, the RS232 data frame is composed by a start bit, flowed by data (1 byte) and a stop bit at the end.



Figure 1: RS232 data frame

The transmission rate is also called baudrate and typically is in the range of 1200 to 115200 bauds. In this case, we will use a baudrate of 115200 bauds. This rate defines the clock prescaler used by the modules.

In order to avoid glitches and perform a more robust FSM we have registered the outputs and the counters. We have also created a package that contains the log\_2 function (to get the exact numbers bits needed) and the following constants:

• **PULSE\_WIDTH:** = 174

• HALFCOUNT: PULSE\_WIDTH

• WORD\_LENGTH: 8

Respected to the counters, we compare its value with a threshold. If the value is equal, we set to zero. Otherwise, we add 1. The reason is that the mod function uses more resources and it is not necessary.

Both FSM use three process in their implementation:

- Next state: where the next state of the FSM is changed according the inputs.
- Output value: where counters and output values change.
- Register: the next state signal is asigned to the registered signal.

#### 2 RS232 RX module

This module is in charged of transmiting data from memory to the RX line whit a specific baudrate. As shown in the Figure 2, this behavior has been modeled using a FSM with 4 states:

- IDLE: During this state, the module will be waiting for the start bit. Once this occurs, all the counters are reset (clock prescaler and bit counter) and go to the START\_BIT state.
- START\_BIT: In this state, the module will wait until the clock counter reach the PULSE\_WIDTH value which is the number of clock pulses on one bit. Once this value is reached, the module go to RVCDATA state.
- **RVCDATA:** During this state, the system will sample the RX line every  $\frac{PULSE\_WIDTH}{2}$  clock pulses. When one bit is sampled, the valid\_out line is pulled to high and the bit counter is incremented. When the bit counter reach the word size the module go to STOP\_BIT state.
- STOP\_BIT: In this state, the module will wait until the clock counter reach the PULSE\_WIDTH value which is the number of clock pulses on one bit. Once this value is achieved, the store\_out signal is pulled to high and the module go to IDLE state.

#### RX FSM



Figure 2: RX Finite state machine diagram.

### 3 RS232 TX module

We have used the proposed scheme to perform the  $\operatorname{Tx}$  module. According to that, Figure 3 shows its behaviour.

- IDLE: this is the waiting state, where EOT and TX are set to 1. To start the sequence of sending new data, start must be set to '1', and in consequence we pass to START BIT state.
- START\_BIT: Now TX is set to zero indicating that new data is coming. The duration of this value is PULSE\_WIDTH pulses in order to get 115200 bps of baudrate.
- SEND\_DATA: in this state the information is sended. We send one bit during PULSE\_WIDTH each time. When the last bit is sended, we pass to STOP\_BIT state.
- STOP\_BIT: in this state TX is set to 1 during PULSE\_WIDTH, and after that EOT is set to 1 the same time. This indicates the end of the transmission and in consequence we back to IDLE state.

# TX FSM



Figure 3: TX Finite state machine diagram.

# 4 Full module validation

In order to validate the system, we used the testbench provided. As we can see in the Figure 4, the module works properly according to the modeled behavior.



Figure 4: Test results