# Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp.

The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Note: Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices.

Renesas Technology Corp. Customer Support Dept. April 1, 2003





# M16C/80 Group

# **Explanation of boot loader**

## 1.0 Abstract

This application note describes the communication protocol specifications of the boot loader and the rewrite program prepared by the user.

# 2.0 Introduction

The explanation of this issue is applied to the following condition:

Applicable MCU: M16C/80 group

#### 3.0 Contents

## 3.1 Overview of Bootloader

External ROM version of M16C/80 group with built-in bootloader (hereinafter referred to as "M16C/80 bootloader) contains firmware (hereinafter referred to as "bootloader") which downloads a boot program (hereinafter referred to as "rewrite program") to the microcontroller for reprogramming of the external Flash memory. Table 3.1.1 shows the product list of M16C/80 bootloader.

With a serial writer or personal computer, a rewrite program is downloaded to the internal RAM on the microcontroller for execution via serial communications with M16C/80 bootloader. Besides the said down-load function, the bootloader has another optional function, flash memory control function. This is to repro-gram a certain type of external flash memories (\*1).

The download and flash memory control functions are described in <u>3.2 Overview of bootloader mode 1 (clock synchronized)</u> and <u>3.3 Overview of boot loader mode 2 (clock asynchronized)</u>

\*1: Mitsubishi flash memory M5M29GB/T160BVP, M5M29GB/T320BVP and MCMs combined with the these flash memories only.

#### 3.1.1 Bootloader Mode

When a reset is released by applying an "H" level to CNVss pin, M16C/80 bootloader starts the operation in the microprocessor mode. On the other hand, when a reset is released by applying an "L" level to CNVss pin, M16C/80 bootloader starts the operation in the bootloader program and this mode is called "bootloader mode."

Table 3.1.1 Product List As of Oct., 2001

| Type No      | ROM capacity | RAM capacity | Package type | Remarks                   |
|--------------|--------------|--------------|--------------|---------------------------|
| M30800SFP-BL |              | 10 Kbytes    | 100P6S-A     | External ROM version with |
| M30800SGP-BL |              |              | 100P6Q-A     | built-in bootloader       |
| M30802SGP-BL |              |              | 144P6Q-A     |                           |
| M30803SFP-BL |              | 24 Kbytes    | 100P6S-A     |                           |
| M30803SGP-BL |              |              | 100P6Q-A     |                           |
| M30805SGP-BL |              |              | 144P6Q-A     |                           |

#### 3.1.2 Overview of Bootloader Mode

There are two bootloader modes: Bootloader mode 1, which is clock synchronized, and Bootloader mode 2, which is asynchronized. Communications with external devices are performed using a serial programmer (\*1).

These bootloader modes start when a reset is released by applying an "L" level to CNVss. Inputs/outputs of serial data are transferred in 8-bit units with UART1. The bootloader switches between mode 1 (clock synchronized) and mode 2 (clock asynchronized) according to the level of the SCLK pin when the reset is released.

To use bootloader mode 1 (clock synchronized), apply an "H" level to the SCLK pin and release the reset. The operation uses four UART1 pins CLK1, RxD1, TxD1 and RTS1. The CLK1 pin becomes the transfer clock input pin SCLK and inputs an external transfer clock. The TxD1 pin becomes TxD. This pin is for CMOS output. The RTS1 pin becomes BUSY output and outputs an "L" level when ready for reception and an "H" when reception starts.

To use bootloader mode 2 (clock asynchronized), apply an "L" level to the SCLK pin and release the reset. The operation uses two UART1 pins RxD1 and TxD1 as RxD and TxD.

The bootloader switches whether to enable or disable the built-in pull-up function according to the level of the BUSY pin when the reset is released. Immediately after being reset, if an "L" level is applied to the BUSY pin, then the pull-up function become disable, and if an "H" then enable. Table 3.1.2 shows pin functions, and Figure 3.1.1 to 3.1.3 show pin connections for bootloader mode.

\*1: Bootloader mode 1 (clock synchronized) can be used with PC card type flash memory programmer (M3A-0655G01/02) and Sunny Giken serial writer Multi Flash Write. Bootloader mode 2 (clock asynchronized) can be used with M16C Flash Starter (M3A-0806).

Note: Users are usually required to develop a serial writer together with a rewrite program.

## Renesas Technology Corp.

## **Table 3.1.2 Pin functions**

| Pin                                  | Name                      | I/O                                                                                                                      | Description                                                                                       |  |
|--------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|
| Vcc, Vss                             | Power input               |                                                                                                                          | Apply 4.2V to 5.5V(*1) to Vcc pin and 0V to Vss pin                                               |  |
| CNVss                                | CNVss                     | I                                                                                                                        | Connect to Vss pin                                                                                |  |
| RESET                                | RESET input               | I                                                                                                                        | RESET input pin. While reset is "L" level, a 20 cycle or longer clock must be input to XIN pin.   |  |
| XIN                                  | Clock input               | I Connect a ceramic resonator or crystal oscillator between and Xout pins. To input an externally generated clock, input |                                                                                                   |  |
| Хоит                                 | Clock output              | O to XIN pin and open XOUT pin.                                                                                          |                                                                                                   |  |
| BYTE                                 | BYTE input                | I                                                                                                                        | Connect this pin to Vcc or Vss.                                                                   |  |
| AVcc, AVss                           | Analog power supply input | I                                                                                                                        | Connect AVss to Vss and AVcc to Vcc, respectively.                                                |  |
| VREF                                 | Reference voltage input   | I                                                                                                                        | Enter the reference voltage for A-D converter from this pin.                                      |  |
| P0 <sub>0</sub> to P0 <sub>7</sub>   | Input port P0             | I/O                                                                                                                      | Connect to memory or input "H" or "L" level signal or open.                                       |  |
| P1 <sub>0</sub> to P1 <sub>7</sub>   | Input port P1             | I/O                                                                                                                      | Connect to memory or input "H" or "L" level signal or open.                                       |  |
| P20 to P27                           | Input port P2             | I/O                                                                                                                      | Connect to memory or input "H" or "L" level signal or open.                                       |  |
| P30 to P37                           | Input port P3             | I/O                                                                                                                      | Connect to memory or input "H" or "L" level signal or open.                                       |  |
| P40 to P47                           | Input port P4             | I/O                                                                                                                      | Connect to memory or input "H" or "L" level signal or open.                                       |  |
| P50 to P52                           | Input port P5             | I/O                                                                                                                      | Connect to memory or input "H" or "L" level signal or open.                                       |  |
| P53 to P54                           | Input port P5             | 1                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P55                                  | HOLD input                | I                                                                                                                        | Input "H" level signal.                                                                           |  |
| P56                                  | Input port P5             | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P57                                  | RDY input                 | ı                                                                                                                        | Input "H" level signal.                                                                           |  |
| P60 to P63                           | Input port P6             | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P64/RTS1                             | BUSY output (*2)          | 0                                                                                                                        | Boot loader mode 1: BUSY signal output. Boot loader mode 2: Monitors the program operation check. |  |
| P65/CLK1                             | SCLK input                | I                                                                                                                        | Boot loader mode 1: Serial clock input.<br>Boot loader mode 2: Input "L" level signal.            |  |
| P66/RxD1                             | RxD input                 | 1                                                                                                                        | Serial data input pin.                                                                            |  |
| P67/TxD1                             | TxD output                | 0                                                                                                                        | Serial data output pin.                                                                           |  |
| P70 to P77                           | Input port P7             | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P80 to P84<br>P86, P87               | Input port P8             | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P85                                  | NMI input                 | Ι                                                                                                                        | Connect this pin to Vcc.                                                                          |  |
| P9 <sub>0</sub> to P9 <sub>7</sub>   | Input port P9             | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P10 <sub>0</sub> to P10 <sub>7</sub> | Input port P10            | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P11 <sub>0</sub> to P11 <sub>4</sub> | Input port P11            | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P12 <sub>0</sub> to p12 <sub>7</sub> | Input port P12            | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P13 <sub>0</sub> to P13 <sub>7</sub> | Input port P13            | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P14 <sub>0</sub> to P14 <sub>6</sub> | Input port P14            | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |
| P15 <sub>0</sub> to P15 <sub>7</sub> | Input port P15            | I                                                                                                                        | Input "H" or "L" level signal or open.                                                            |  |

<sup>\*1:</sup> When using at 4.2 V or lower, max. operating frequency is 10MHz.

<sup>\*2:</sup> For further information, please refer to "BUSY Pin Function".

<sup>•</sup> Shading indicates pins used in bootloader mode.

# Renesas Technology Corp.



Figure 3.1.1 Pin connections for bootloader mode (100P6S)





Figure 3.1.2 Pin connections for bootloader mode (100P6Q)





Figure 3.1.3 Pin connections for bootloader mode (144P6Q)



# 3.1.3 BUSY Pin Description

Immediately after being reset, the BUSY(P6\_4/RTS1) pin functions as an input. And the bootloader selects whether to enable or disable the built-in pull-up function according to the level of BUSY pin at this moment. (On user's target board, please use a pull-up or pull-down of the BUSY pin to select enabling or disabling the pull-up function.) Immediately after being reset, if an "L" level is applied to the BUSY pin, the pull-up function is disabled, and if an "H" then enabled. After the selection, the BUSY pin functions as an output.

Table 3.1.3 shows pull-up pins when the internal pull-up function becomes enabled.

Table 3.1.3 Pull-up pins and settings for internal pull-up function

| Pull-up pin              | Setting of pull-up control register |
|--------------------------|-------------------------------------|
| P0 to P3 (Note)          | PUR0 = 0FF16                        |
| P4, P5 (Note)            | PUR1 = 0F16                         |
| P6 to P9 (P8_5 excluded) | PUR2 = 0FF16                        |
| P10 to P13               | PUR3 = 0FF16                        |
| P14, 15                  | PUR4 = 0F16                         |

Note: Before changing to microprocessor mode, please set the value of the P0 to P5 pull-up control registers, which function as bus, to "0" for disabling internal pull-up function.



#### 3.2 Overview of bootloader mode 1 (clock synchronized)

In bootloader mode 1, software commands, addresses and data are input and output between the MCU and serial programmer (\*1) using 4-wire clock-synchronized serial I/O (UART1). Bootloader mode 1 is engaged by releasing the reset with the SCLK pin "H" level.

In reception, software commands, addresses and program data are synchronized with the rise of the transfer clock that is input to the SCLK pin, and are then input to the MCU via the RxD pin. In transmission, the read data and status are synchronized with the fall of the transfer clock, and output from the TxD pin.

The TxD pin is for CMOS output. Transfer is in 8-bit units with LSB first. When busy, such as during transmission, reception, software command execution, the BUSY pin is "H" level. Accordingly, always start the next transfer after the BUSY pin is "L" level. (refer to figure 3.2.1 I/O Timing)

Bootloader mode 1 supports the download and the flash memory control functions. Here following are explained these function.

\*1: MAEC PC card type flash memory programmer and Sunny Giken Multi Flash Writer can be used for the serial programmer

# I/O Timing from Microcomputer Side

- (1) Turn ON power to target board.
- (2) Start flash memory write control.
- (3) Enter serial writing mode by cancelling reset.
- (4) Delete, write, read data from flash memory.
- (5) End flash memory write control.



Immediately after being reset, the BUSY pin functions as an input. And Bootloader sets the pull-up control registers. After that, the BUSY pin functions as an output. (When the BUSY pin is pulled up on the target board, the internal pull-up resistances are valid. When the BUSY pin is pulled down on the target board, the internal pull-up resistances are invalid.)

Figure 3.2.1 I/O Timing



#### 3.2.1 Download Function

# **Functional Description**

The download function of M16C/80 Bootloader is to download a rewrite program (\*1) to the internal RAM in the microcomputer using serial communications and then let the processing jump to the ad-dress in the RAM where the downloaded program has been located.

- \*1: The rewrite program should be prepared by the user according to the following notes.
  - The rewrite program should have two functions: (1) control function to write, erase and read to/from the external flash and (2) communication function to communicate with a serial writer.
  - When using a stack in the rewrite program, please setup the stack pointer within the program.
  - When the download is completed, the microcomputer starts the operation in single chip mode. Please change the processor mode from the single chip mode to microprocessor mode using the rewrite program before starting controls such as writing or erasing to the external flash memory.
  - Please do not use any interrupts in the rewrite program.
  - Please refer to the memory map of the Appendix 1 for the details of download area.

#### Software commands

Table 3.2.1 lists the software commands for bootloader mode 1.

Table 3.2.1 Software commands for download (Boot loader mode 1)

|   | Control command              | 1st byte<br>transfer | 2nd byte                  | 3rd byte                  | 4th byte                  | 5th byte                  | 6th byte                    |                                          |
|---|------------------------------|----------------------|---------------------------|---------------------------|---------------------------|---------------------------|-----------------------------|------------------------------------------|
| 1 | Download function            | FA <sub>16</sub>     | Size<br>(low)             | Size<br>(high)            | Check-<br>sum             | Data<br>input             | To required number of times |                                          |
| 2 | Download result output       | FA <sub>16</sub>     | Data output               |                           |                           |                           |                             |                                          |
| 3 | Version data output function | FB <sub>16</sub>     | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output   | Version<br>data<br>output to<br>9th byte |

Note 1: Shading indicates transfer from microcomputer to serial programmer. All other data is transferred from the serial programmer to the microcomputer.

#### **Download**

This command downloads a rewrite program to the internal RAM. The program as downloaded is stored in the internal RAM from address 60016 onward.

After a reset, the downloaded program is held in the internal RAM. Execute the download command as explained here following.

- (1) Transfer the "FA16" command code serially with the 1st byte.
- (2) Transfer the program size serially with the 2nd and 3rd bytes, as follows: low order size with the 2nd byte, and high-order size with the 3rd byte.
- (3) Transfer the check sum serially with the 4th byte. The check sum is added to all data sent with the 5th byte onward.
- (4) The program to execute is sent with the 5th byte onward. The size of the program to be transferred will vary depending on the internal RAM size. (Please refer to "3.6 Memory Map" about the size of the rewrite program.)

When all data has been transferred, the microcomputer automatically executes the download result output command.



Figure 3.2.2 Timing for download



# **Download Result Output**

After downloaded, the transferred check sum value from the serial programmer and the check sum value obtained by received data are compared. When the check sum values are matched, "FA16" and "0016"(success) are sent back, and then the processing jumps to the beginning of the downloaded program to execute it. When the values are not matched, "FA16" and "0116"(failure) are sent back and boot program stored in the microcomputer is transferred to RAM again, then this program is executed. (Return to the original state)

When the Download Function has been completed, the bootloader (microcomputer) outputs the execution result as explained here following.

- (1) When the Download Function has been completed, output the "FA16" command code with the 1st byte.
- (2) Output the download result code ("0016": success / "0116": failure) with the 2nd byte.



Figure 3.2.3 The timing of download result



# **Version Information Output Command**

This command outputs the version information data of bootloader.

Execute the version information output command as explained here following.

- (1) Transfer the "FB16" command code serially with the 1st byte.
- (2) The version information will be output serially from the 2nd byte to the 9th byte. This data is composed of 8 ASCII code characters (\*1).
- \*1: Version data format is 8 characters by ASCII code,

"VER. X. XX" (X:number).

It is output from "V".



Figure 3.2.4 Timing for version information output

# 3.2.2 Flash Memory Control Function

# **Functional Description**

If an external flash memory is M5M29GB/T160BVP, M5M29GB/T320BVP (made by MITSUBISHI) or MCM with these flash memories, the M16C/80 Bootloader is able to execute writing and erasing without rewrite program. (A connection example is shown in "3.7 Connection example of bootloader")

The M16C/80 Bootloader writes and erases a program to flash memory by communicating commands and data with serial programmer.

#### **Software Commands**

The following table lists the flash memory control commands and I/O data.

When only an external flash memory is M5M29GB/T160BVP, M5M29GB/T320BVP or MCM with these flash memories, the user is able to use these commands.

Table 3.2.2 Software commands for flash memory control (Boot loader mode 1)

|   | Control command           | 1st byte transfer | 2nd byte                | 3rd byte                 | 4th byte                   | 5th byte       | 6th byte       |                                |
|---|---------------------------|-------------------|-------------------------|--------------------------|----------------------------|----------------|----------------|--------------------------------|
| 1 | Page read                 | FF <sub>16</sub>  | Address<br>(middle)     | Address<br>(high)        | Data<br>output             | Data<br>output | Data<br>output | Data output to 259th byte      |
| 2 | Page program              | 4116              | Address<br>(middle)     | Address<br>(high)        | Data<br>input              | Data<br>input  | Data<br>input  | Data input<br>to 259th<br>byte |
| 3 | Block erase               | 2016              | Address<br>(middle)     | Address<br>(high)        | D016                       |                |                |                                |
| 4 | Erase all unlocked blocks | A7 <sub>16</sub>  | D016                    |                          |                            |                |                |                                |
| 5 | Read status register      | 7016              | SRD<br>output           | SRD1<br>output           |                            |                |                |                                |
| 6 | Clear status register     | 5016              |                         |                          |                            |                |                |                                |
| 7 | Read lock bit status      | 71 <sub>16</sub>  | Address<br>(middle)     | Address<br>(high)        | Lock bit<br>data<br>output |                |                |                                |
| 8 | Lock bit program          | 7716              | Address<br>(middle)     | Address<br>(high)        | D016                       |                |                |                                |
| 9 | Read check data           | FD <sub>16</sub>  | Data<br>output<br>(low) | Data<br>output<br>(high) |                            |                |                |                                |

Note 1: Shading indicates transfer from microcomputer to serial programmer. All other data is transferred from the serial programmer to the microcomputer.

Note 2: SRD refers to status register data, and SRD1 refers to status register 1 data.



# **Page Read Command**

This command reads the specified page (256 bytes) in the flash memory sequentially one byte at a time. The read area is set with a high address (A16 to A23) and middle address (A8 to A15), targeting the 256 bytes from xxxx0016 to xxxxFF16. (Refer to Figure 3.2.5)

Execute the page read command as explained here following.

- (1) Transfer the "FF16" command code serially with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
- (3) From the 4th byte onward, data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 will be output sequentially from the smallest address first in sync with the fall of the clock.



Figure 3.2.5 The designation of the address and command applicable area



Figure 3.2.6 Timing for page read

# **Page Program Command**

This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time. The area to be written to is set using a high address (A16 to A23) and middle address (A8 to A15), targeting the page between xxxx0016 and xxxxFF16.

Execute the page program command as explained here following.

- (1) Transfer the "4116" command code with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
- (3) From the 4th byte onward, as write data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 is input sequentially from the smallest address first, that page is automatically written.

When reception setup for the next 256 bytes ends, the BUSY signal changes from the "H" to the "L" level. The result of the page program can be known by reading the status register. For more information, see the section on the Read Status Register Command.

Each block can be write-protected with the lock bit. For more information, see the section on the <u>Lock Bit Program Command</u>. Additional writing is not allowed with already programmed pages.



Figure 3.2.7 Timing for the page program

#### **Block Erase Command**

This command erases the data in the specified block. Execute the block erase command as explained here following.

- (1) Transfer the "2016" command code serially with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
- (3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, the erase operation will start for the specified block in the flash memory.

When block erasing ends, the BUSY signal changes from the "H" to the "L" level. After block erase ends, the result of the block erase operation can be known by reading the status register. For more information, see the section on the Read Status Register Command.

Each block can be erase-protected with the lock bit. For more information, see the section on the <u>Lock Bit</u> Program Command.



Figure 3.2.8 Timing for block erasing

#### **Erase All Unlocked Blocks Command**

This command erases the content of all blocks. Execute the erase all unlocked blocks command as explained here following.

- (1) Transfer the "A716" command code serially with the 1st byte.
- (2) Transfer the verify command code "D016" with the 2nd byte. With the verify command code, the erase operation will start and continue for all blocks in the flash memory.

When block erasing ends, the BUSY signal changes from the "H" to the "L" level. The result of the erase operation can be known by reading the status register. For more information, see the section on the <u>Read Status Register Command</u>.

Each block can be erase-protected with the lock bit. For more information, see the section on the <u>Lock Bit</u> Program Command.



Figure 3.2.9 Timing for erasing all unlocked blocks

# **Read Status Register Command**

This command reads status information. Execute the read status register command as explained here following.

- (1) Transfer the "7016" command code serially with the 1st byte.
- (2) Output the contents of the status register (SRD) specified with the 2nd byte and the contents of status register 1 (SRD1) specified with the 3rd byte.

Details of "status register", refer to a section of the <u>Status Register(SRD)</u>.

Details of "status register 1", refer to a section of the <u>Status Register 1(SRD1)</u>.



Figure 3.2.10 Timing for reading the status register

# Status Register (SRD)

The status register indicates operating status of the flash memory and status such as whether an erase operation or a program ended successfully or in error. It can be read by executing the read status register command (7016). Also, the status register becomes "8016" by executing the clear status register command (5016).

After being reset, the status register outputs "8016" by executing the read status register command.

Table 3.2.3 gives the definition of each status register bit.

Table 3.2.3 Status register (SRD)

| SRD0 bits  | Ctatus nama                      | Defir               | nition              |
|------------|----------------------------------|---------------------|---------------------|
| SKD0 bits  | Status name                      | "1"                 | "0"                 |
| SR7 (bit7) | Write state machine (WSM) status | Ready               | Busy                |
| SR6 (bit6) | Reserved                         | -                   | -                   |
| SR5 (bit5) | Erase status                     | Terminated in error | Terminated normally |
| SR4 (bit4) | Program status                   | Terminated in error | Terminated normally |
| SR3 (bit3) | Block status after program       | Terminated in error | Terminated normally |
| SR2 (bit2) | Reserved                         | -                   | -                   |
| SR1 (bit1) | Reserved                         | -                   | -                   |
| SR0 (bit0) | Reserved                         | -                   | -                   |

#### Write State Machine (WSM) Status (SR7)

The write state machine (WSM) status indicates the operating status of the flash memory. When power is turned on, "1" (ready) is set for it. The bit is set to "0" (busy) during an auto write or auto erase operation, but it is set back to "1" when the operation ends.

#### **Erase Status (SR5)**

The erase status reports the operating status of the auto erase operation. If an erase error occurs, it is set to "1". If the clear status register command is executed, the erase status is set to "0".

#### **Program Status (SR4)**

The program status reports the operating status of the auto write operation. If a write error occurs, it is set to "1". If the clear status register command is executed, the program status is set to "0".

#### **Block Status After Program (SR3)**

If excessive data is written, "1" is set for the block status after-program at the end of the page write operation. The block status after-program becomes "0" by executing the clear status register command.

If "1" is written for any of the SR5, SR4 or SR3 bits, the page program, block erase, erase all unlocked blocks and lock bit program commands are not accepted. Before executing these commands, execute the clear status register command (5016).

# Status Register 1 (SRD1)

Status register 1 indicates the status of serial communications, results from check sum comparisons. It can be read after the SRD by executing the read status register command (7016). Also, bit SR9 of the status register 1 becomes "0" by executing the clear status register command (5016).

Table 3.2.4 gives the definition of each status register 1 bit.

Table 3.2.4 Status register 1 (SRD1)

| CDD0 bits  | Ctatus name               | Defin            | iition           |
|------------|---------------------------|------------------|------------------|
| SRD0 bits  | Status name               | "1"              | "0"              |
| SR7 (bit7) | Boot update completed bit | Update completed | Not update       |
| SR6 (bit6) | Reserved                  | -                | -                |
| SR5 (bit5) | Reserved                  | -                | -                |
| SR4 (bit4) | Check sum match bit       | Match            | Mismatch         |
| SR3 (bit3) | Reserved                  | -                |                  |
| SR2 (bit2) | Reserved                  | -                | -                |
| SR1 (bit1) | Data receive time out     | Time out         | Normal operation |
| SR0 (bit0) | Reserved                  | -                | -                |

#### **Boot Update Completed Bit (SR15)**

This flag indicates whether the rewrite program was downloaded to the internal RAM or not, using the download function. After the rewrite program is transferred serially using the download function, this bit is set to "1".

#### **Check Sum Consistency Bit (SR12)**

This flag indicates whether the check sum matches or not when a rewrite program is downloaded for execution using the download function.

#### **Data Reception Time Out (SR9)**

This flag indicates when a time out error is generated during data reception. If this flag is set during data reception, the received data is discarded and the microcomputer returns to the command wait state.



# **Clear Status Register Command**

This command clears the bits (SR3–SR5, SR9) which are set to "1" when the operation of the status register or status register 1 ends in error. When the "5016" command code is sent serially with the 1st byte, the aforementioned bits are set to "0". When the clear status register operation ends, the BUSY signal changes from the "H" to the "L" level.



Figure 3.2.11 Timing for clearing the status register

#### **Read Lock Bit Status Command**

This command reads the lock bit status of the specified block. Execute the read lock bit status command as explained here following. Write the highest address of specified block for addresses A8 to A23. Each block can be locked or unlocked.

locked: Erase and Writing is not possible unlocked: Erase and Writing is possible

- (1) Transfer the "7116" command code with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23, which are the highest address in the specified block with the 2nd and 3rd bytes respectively.
- (3) The lock bit data is output with the 4th byte. The 6th bit of the output data shows the status. "1" indicates that the block is unlocked, "0" that it is locked.



Figure 3.2.12 Timing for reading lock bit status

# **Lock Bit Program Command**

This command writes "0" (lock) for the lock bit of the specified block. Execute the lock bit program command as explained here following. Write the highest address of specified block for addresses A8 to A23.

- (1) Transfer the "7716" command code serially with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23, which are the highest address in the specified block with the 2nd and 3rd bytes respectively.
- (3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, "0" is written for the lock bit of the specified block.

When writing ends, the BUSY signal changes from the "H" to the "L" level. Lock bit status can be read with the read lock bit status command.

If the user want to make effective the contents of the lock bit, the user need make the write protect pin of the flash memory an "L" level. If the user want to make ineffective the contents of the lock bit, the user need make the write protect pin of the flash memory an "H" level. Details of the write protect pin, refer to the data sheet of flash memory (Refer to M5M29GB/T160BVP, M5M29GB/T320BVP data sheets).

The lock bit returns to "1" (unlocked) by setting the write protect pin of the flash memory to "H" level first and then executing the block erase or erase all unlocked blocks command.



Figure 3.2.13 Timing for lock bit program



#### **Read Check Data**

This command reads the check data that confirms that the write data, which the serial programmer sent with the page program command, was successfully received by the microcontroller. After reading out the 2-byte check data, the check data becomes "000016". Execute the Read Check Data command as explained here following.

Table 3.2.5 Formula of check data

| Check data form | Calculation method                                     |
|-----------------|--------------------------------------------------------|
| CRC operation   | CRC code is obtained using M16C CRC operation circuit. |

- (1) Transfer the "FD16" command code serially with the 1st byte.
- (2) The check data (low) is output with the 2nd byte and the check data (high) with the 3rd.

To use this read check data command, first execute the command and then set the check data to "000016". Next, execute the page program command the required number of times. After that, when the read check command is executed again, the check data for all of the written data that was sent with the page program command during this time is read.



Figure 3.2.14. Timing for read check data

#### 3.3 Overview of boot loader mode 2 (clock asynchronized)

In boot loader mode 2, software commands, addresses and data are input and output between the MCU and serial programmer (\*1) using 2-wire clock-asynchronized serial I/O (UART1). To use this mode, the main clock input oscillation frequency should be no fewer than 2MHz, nor more than 20MHz. Bootloader mode 2 is engaged by applying an "L" level to the P65 pin to release the reset.

The TxD pin is for CMOS output. Data transfer is in 8-bit units with LSB first, 1 stop bit and parity OFF. After the reset is released, connections can be established at 9,600 bps. And then the baud rate can also be changed from 9,600 bps to 19,200, 38,400, 57,600 or 115,200 bps.

Here following are explained initial communications with serial programmer, how frequency is identified, and two functions (Download function and Flash memory control function) supported by bootloader mode 2.

\*1: M16C FlashStart can be used as the serial programmer.

## 3.3.1 Initial communications with serial programmer

After a reset, the bit rate generator is adjusted to 9,600 bps by establishing initial communications with serial programmer.

- (1) Adjust the bit rate to 9,600 bps first, then transmit "0016" from a serial programmer 16 times at transfer intervals of a minimum 15 ms. (The MCU sets the bit rate generator so that "0016" can be successfully received.)
- (2) The MCU outputs the "B016" check code and initial communications end successfully (\* 2).
  Figure 3.3.1 shows a protocol of initial communication with a serial programmer. Figure 3.3.2 shows a I/O timing of initial communication.
- \*2. If the serial programmer cannot receive "B016" successfully, change the input oscillation frequency of the main clock.



Figure 3.3.1 Serial programmer and initial communication

# I/O Timing from Microcontroller Side (1) (2) Turn ON power to target board. Start flash memory write control. (3) Enter serial writing mode by canceling reset. (4)Turn ON power to serial programmer. (5)Started initial communication. Ended initial communication. (6)(2) (3) (4)(5)Target board power supply Input to RESET pin Input to CNVss pin P65 input \_15ms\_ RxD input : "00h" "B0h" TxD output 'B0h" P64 output • Starts operation in bootloader mode 2 • Setting up pins on the target board if P65 pin is an "L" level at a reset. (switching jumpers, etc.) must be completed before this point. • Immediately after a reset, this pin functions as an input. • RESET pin must be controlled on the And Bootloader sets the pull-up control register. After that, target board. this pin functions as an output. • When the pin is pulled up on the target board, the internal pull-up function is valid. When the pin is pulled down, the internal pull-up function is invalid.

Figure 3.3.2 I/O Timing for initial communication



# 3.3.2 Main clock input oscillation frequency and baud rate

Desired baud rate cannot be attained with some main clock input oscillation frequencies. Table 3.3.1 gives the main clock input oscillation frequency and the baud rate that can be attained for.

Table 3.3.1 Main clock oscillation frequency and the baud rate

| Main clock input operation frequency (MHz) | Baud rate<br>9,600bps | Baud rate<br>19,200bps | Baud rate<br>38,400bps | Baud rate<br>57,600bps | Baud rate<br>115,200bps |
|--------------------------------------------|-----------------------|------------------------|------------------------|------------------------|-------------------------|
| 20MHz                                      | <b>√</b>              | √                      | √                      | <b>√</b>               | √                       |
| 16MHz                                      | <b>√</b>              | $\checkmark$           | $\checkmark$           | <b>√</b>               | $\checkmark$            |
| 12MHz                                      | $\checkmark$          | $\checkmark$           | $\checkmark$           | $\checkmark$           | -                       |
| 10MHz                                      | $\checkmark$          | $\checkmark$           | $\checkmark$           | $\checkmark$           | -                       |
| 8MHz                                       | $\checkmark$          | $\checkmark$           | $\checkmark$           | $\checkmark$           | -                       |
| 7.3728MHz                                  | $\checkmark$          | $\checkmark$           | $\checkmark$           | $\checkmark$           | $\checkmark$            |
| 6MHz                                       | $\checkmark$          | $\checkmark$           | $\checkmark$           | -                      | -                       |
| 5MHz                                       | $\checkmark$          | $\checkmark$           | $\checkmark$           | ı                      | -                       |
| 4.5MHz                                     | $\checkmark$          | $\checkmark$           | $\checkmark$           | $\checkmark$           | -                       |
| 4.194304MHz                                | $\checkmark$          | $\checkmark$           | $\checkmark$           | -                      | -                       |
| 4MHz                                       | $\checkmark$          | $\checkmark$           | 1                      | ı                      | -                       |
| 3.58MHz                                    | $\checkmark$          | $\sqrt{}$              | $\sqrt{}$              | $\sqrt{}$              | $\sqrt{}$               |
| 2MHz                                       | $\checkmark$          | -                      | -                      | _                      | _                       |

√ :Communications possible

- :Communications not possible

#### 3.3.3 Download Function

#### **Functional Description**

The download function of M16C/80 Bootloader is to download a rewrite program (\*1) to internal RAM in the microcomputer using serial communications and then let the processing jump to the address in the RAM where the downloaded program has been located.

- \*1: The rewrite program should be prepared by the user according to the following notes.
  - The rewrite program should have two functions: (1) control function to write, erase and read to/from the external flash and (2) communication function to communicate with a serial writer.
  - When using a stack in the rewrite program, please setup the stack pointer within the program.
  - When the download is completed, the microcomputer starts the operation in single chip mode.
     Please change the processor mode from the single chip mode to microprocessor mode using the rewrite program before starting controls such as writing or erasing to the external flash memory.
  - Please do not use any interrupts in the rewrite program.
  - For the download area, please refer to the memory map of the Appendix 1.

#### Software commands

Table 3.3.2 lists the software commands for bootloader mode 2.

Table 3.3.2 Software commands for download (Boot loader mode 2)

|   | Control command              | 1st byte<br>transfer | 2nd byte                  | 3rd byte                  | 4th byte                  | 5th byte                  | 6th byte                             |                                 |
|---|------------------------------|----------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------------------|---------------------------------|
| 1 | Download function            | FA <sub>16</sub>     | Size<br>(low)             | Size<br>(high)            | Check-<br>sum             | Data<br>input             | To<br>required<br>number<br>of times |                                 |
| 2 | Download result output       | FA <sub>16</sub>     | Data<br>input             |                           |                           |                           |                                      |                                 |
| 3 | Version data output function | FB <sub>16</sub>     | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output            | Version data output to 9th byte |
| 4 | Baud rate 9600               | B0 <sub>16</sub>     | B0 <sub>16</sub>          |                           |                           |                           |                                      |                                 |
| 5 | Baud rate 19200              | B1 <sub>16</sub>     | B1 <sub>16</sub>          |                           |                           |                           |                                      |                                 |
| 6 | Baud rate 38400              | B2 <sub>16</sub>     | B2 <sub>16</sub>          |                           |                           |                           |                                      |                                 |
| 7 | Baud rate 57600              | B3 <sub>16</sub>     | B316                      |                           |                           |                           |                                      |                                 |
| 8 | Baud rate 115200             | B4 <sub>16</sub>     | B416                      |                           |                           |                           |                                      |                                 |

Note: Shading indicates transfer from microcomputer to serial programmer. All other data is transferred from the serial programmer to the microcomputer.

#### **Download**

This command downloads a rewrite program to the internal RAM. The program as downloaded is stored in the internal RAM from address 600<sub>16</sub> onward.

After a reset, the downloaded program is held in the internal RAM.

Execute the download command as explained here following.

- (1) Transfer the "FA16" command code serially with the 1st byte.
- (2) Transfer the program size serially with the 2nd and 3rd bytes, as follows: low order size with the 2nd byte, and high-order size with the 3rd byte.
- (3) Transfer the check sum serially with the 4th byte. The check sum is added to all data sent with the 5th byte onward.
- (4) The program to execute is sent with the 5th byte onward. The size of the program to be transferred will vary depending on the internal RAM size. (Please refer to "3.6 Memory Map" about the size of the rewrite program.)

When all data has been transferred, the microcomputer automatically executes the download result output command.



Figure 3.3.3 Timing for download



# **Download Result Output**

After downloaded, the transferred check sum value from the serial programmer and the check sum value obtained by received data are compared. When the check sum values are matched, "FA16" and "0016"(success) are sent back, and then the processing jumps to the beginning of the downloaded program to execute it. When the values are not matched, "FA16" and "0116"(failure) are sent back and boot program stored in the microcomputer is transferred to RAM again, then this program is executed. (Return to the original state)

When the Download Function has been completed, the bootloader (microcomputer) outputs the execution result as explained here following.

- (1) When the Download Function has been completed, output the "FA16" command code with the 1st byte.
- (2) Output the download result code ("0016": success / "0116": failure) with the 2nd byte.

| Microcomputer side pin<br>RxD(input)<br>(M16C reception data) |             |
|---------------------------------------------------------------|-------------|
| TxD(output)<br>(M16C transmit data)                           | FA16 Result |
|                                                               |             |

Figure 3.3.4 The timing of download result



# **Version Information Output Command**

This command outputs the version information data of bootloader.

Execute the version information output command as explained here following.

- (1) Transfer the "FB16" command code serially with the 1st byte.
- (2) The version information will be output serially from the 2nd byte to the 9th byte. This data is composed of 8 ASCII code characters (\*1).

\*1: Version data format is 8 characters by ASCII code,

"VER. X. XX" (X: number).

It is output from "V".



Figure 3.3.5 Timing for version information output



#### **Baud Rate 9600**

This command changes baud rate to 9,600 bps. Execute it as follows.

- (1) Transfer the "B016" command code serially with the 1st byte.
- (2) After the "B016" check code is output with the 2nd byte, change the baud rate to 9,600 bps.



Figure 3.3.6 Timing of baud rate 9600

#### Baud Rate 19200

This command changes baud rate to 19,200 bps. Execute it as follows.

- (1) Transfer the "B116" command code serially with the 1st byte.
- (2) After the "B116" check code is output with the 2nd byte, change the baud rate to 19,200 bps.



Figure 3.3.7 Timing of baud rate 19200



#### Baud Rate 38400

This command changes baud rate to 38,400 bps. Execute it as follows.

- (1) Transfer the "B216" command code serially with the 1st byte.
- (2) After the "B216" check code is output with the 2nd byte, change the baud rate to 38,400 bps.



Figure 3.3.8 Timing of baud rate 38400

#### Baud Rate 57600

This command changes baud rate to 57,600 bps. Execute it as follows.

- (1) Transfer the "B316" command code serially with the 1st byte.
- (2) After the "B316" check code is output with the 2nd byte, change the baud rate to 57,600 bps.



Figure 3.3.9 Timing of baud rate 57600



# **Baud Rate 115200**

This command changes baud rate to 115,200 bps. Execute it as follows.

- (1) Transfer the "B416" command code serially with the 1st byte.
- (2) After the "B416" check code is output with the 2nd byte, change the baud rate to 19,200 bps.

| Microcomputer side pin              |                    |
|-------------------------------------|--------------------|
| RxD(input)<br>(M16C reception data) | B416               |
| TxD(output)<br>(M16C transmit data) | B4 <sub>16</sub> \ |

Figure 3.3.10 Timing of baud rate 115200

# 3.3.4 Flash Memory Control Function

## **Functional Description**

If an external flash memory is M5M29GB/T160BVP, M5M29GB/T320BVP (made by MITSUBISHI) or MCM with these flash memories, the M16C/80 Bootloader is able to execute writing and erasing without rewrite program. (A connection example is shown in "3.7 Connection example of bootloader")

The M16C/80 Bootloader writes and erases a program to flash memory by communicating commands and data with serial programmer.

#### **Software Commands**

The following table lists the flash memory control commands and I/O data.

When only an external flash memory is M5M29GB/T160BVP, M5M29GB/T320BVP or MCM with these flash memories, the user is able to use these commands.

Commands from 10 to 14 are the commands for clock asynchronous communication control.

About these commands, refer to the section of Bootloader mode 2 Download function.

Table 3.3.3 Software commands for flash memory control (Bootloader mode 2)

|    | Control command           | 1st byte<br>transfer    | 2nd byte                | 3rd byte                 | 4th byte                   | 5th byte       | 6th byte       |                                 |
|----|---------------------------|-------------------------|-------------------------|--------------------------|----------------------------|----------------|----------------|---------------------------------|
| 1  | Page read                 | FF <sub>16</sub>        | Address<br>(middle)     | Address<br>(high)        | Data<br>output             | Data<br>output | Data<br>output | Data<br>output to<br>259th byte |
| 2  | Page program              | 41 <sub>16</sub>        | Address<br>(middle)     | Address<br>(high)        | Data<br>input              | Data<br>input  | Data<br>input  | Data<br>input to<br>259th byte  |
| 3  | Block erase               | 20 <sub>16</sub>        | Address<br>(middle)     | Address<br>(high)        | D0 <sub>16</sub>           |                |                |                                 |
| 4  | Erase all unlocked blocks | A7 <sub>16</sub>        | D0 <sub>16</sub>        |                          |                            |                |                |                                 |
| 5  | Read status register      | 70 <sub>16</sub>        | SRD<br>output           | SRD1<br>output           |                            |                |                |                                 |
| 6  | Clear status register     | 50 <sub>16</sub>        |                         |                          |                            |                |                |                                 |
| 7  | Read lock bit status      | <b>71</b> <sub>16</sub> | Address<br>(middle)     | Address<br>(high)        | Lock bit<br>data<br>output |                |                |                                 |
| 8  | Lock bit program          | 77 <sub>16</sub>        | Address<br>(middle)     | Address<br>(high)        | D0 <sub>16</sub>           |                |                |                                 |
| 9  | Read check data           | FD <sub>16</sub>        | Data<br>output<br>(low) | Data<br>output<br>(high) |                            |                |                |                                 |
| 10 | Baud rate 9600            | B0 <sub>16</sub>        | B0 <sub>16</sub>        |                          |                            |                |                |                                 |
| 11 | Baud rate 19200           | B1 <sub>16</sub>        | B1 <sub>16</sub>        |                          |                            |                |                |                                 |
| 12 | Baud rate 38400           | B2 <sub>16</sub>        | B2 <sub>16</sub>        |                          |                            |                |                |                                 |
| 13 | Baud rate 57600           | B3 <sub>16</sub>        | B3 <sub>16</sub>        |                          |                            |                |                |                                 |
| 14 | Baud rate 115200          | B4 <sub>16</sub>        | B4 <sub>16</sub>        |                          |                            |                |                |                                 |

Note 1: Shading indicates transfer from microcomputer to serial programmer. All other data is transferred from the serial programmer to the microcomputer.

Note 2: SRD refers to status register data. SRD1 refers to status register 1 data.

# **Page Read Command**

This command reads the specified page (256 bytes) in the flash memory sequentially one byte at a time. The read area is set with a high address (A16 to A23) and middle address (A8 to A15), targeting the 256 bytes from xxxx0016 to xxxxFF16. (Refer to Figure 3.3.11)

Execute the page read command as explained here following.

- (1) Transfer the "FF16" command code serially with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
- (3) From the 4th byte onward, data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 will be output sequentially from the smallest address first in sync with the fall of the clock.



Figure 3.3.11 The designation of the address and command applicable area



Figure 3.3.12 Timing for page read

## **Page Program Command**

This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time. The area to be written to is set using a high address (A16 to A23) and middle address (A8 to A15), targeting the page between xxxx0016 and xxxxFF16.

Execute the page program command as explained here following.

- (1) Transfer the "4116" command code with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
- (3) From the 4th byte onward, as write data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 is input sequentially from the smallest address first, that page is automatically written.

The result of the page program can be known by reading the status register. For more information, see the section on the Read Status Register Command.

Each block can be write-protected with the lock bit. For more information, see the section on the <u>Lock Bit Program Command</u>. Additional writing is not allowed with already programmed pages.



Figure 3.3.13 Timing for the page program

#### **Block Erase Command**

This command erases the data in the specified block. Execute the block erase command as explained here following.

- (1) Transfer the "2016" command code serially with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
- (3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, the erase operation will start for the specified block in the flash memory.

After block erase ends, the result of the block erase operation can be known by reading the status register. For more information, see the section on the Read Status Register Command.

Each block can be erase-protected with the lock bit. For more information, see the section on the <u>LockBit</u> <u>Program Command</u>.



Figure 3.3.14 Timing for block erasing



#### **Erase All Unlocked Blocks Command**

This command erases the content of all blocks. Execute the erase all unlocked blocks command as explained here following.

- (1) Transfer the "A716" command code serially with the 1st byte.
- (2) Transfer the verify command code "D016" with the 2nd byte. With the verify command code, the erase operation will start and continue for all blocks in the flash memory.

The result of the erase operation can be known by reading the status register. For more information, see the section on the Read Status Register Command.

Each block can be erase-protected with the lock bit. For more information, see the section on the <u>Lock Bit Program Command</u>.



Figure 3.3.15 Timing for erasing all unlocked blocks

## **Read Status Register Command**

This command reads status information. Execute the read status register command as explained here following.

- (1) Transfer the "7016" command code serially with the 1st byte.
- (2) Output the contents of the status register (SRD) specified with the 2nd byte and the contents of status register 1 (SRD1) specified with the 3rd byte.

Details of "status register", refer to section "<u>Status Register(SRD)</u>" of bootloader mode 1.

Details of "status register 1", refer to section "<u>Status Register 1(SRD1)</u>" of bootloader mode 1.



Figure 3.3.16 Timing for reading the status register



## **Clear Status Register Command**

This command clears the bits (SR3-SR5, SR9) which are set to "1" when the operation of the status register or status register 1 ends in error. When the "5016" command code is sent serially with the 1st byte, the aforementioned bits are set to "0".



Figure 3.3.17 Timing for clearing the status register

#### **Read Lock Bit Status Command**

This command reads the lock bit status of the specified block. Execute the read lock bit status command as explained here following. Write the highest address of the specified block for addresses A8 to A23. Each block can be locked or unlocked.

locked: Erase and Writing is not possible unlocked: Erase and Writing is possible

- (1) Transfer the "7116" command code with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23, which are the highest addresses in the specified block with the 2nd and 3rd bytes respectively.
- (3) The lock bit data is output with the 4th byte. The 6th bit of the output data shows the status. "1" indicates that the block is unlocked, "0" that it is locked.



Figure 3.3.18 Timing for reading lock bit status

## **Lock Bit Program Command**

This command writes "0" (lock) for the lock bit of the specified block. Execute the lock bit program command as explained here following. Write the highest address of the specified block for addresses A8 to A23. Each block can be locked or unlocked.

- (1) Transfer the "7716" command code serially with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23, which are the highest address in the specified block and with the 2nd and 3rd bytes respectively.
- (3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, "0" is written for the lock bit of the specified block.

Lock bit status can be read with the read lock bit status command.

If the user want to make effective the contents of the lock bit, the user need make the write protect pin of the flash memory an "L" level. If the user want to make ineffective the contents of the lock bit, the user need make the write protect pin of the flash memory an "H" level. Details of the write protect pin, refer to the data sheet of flash memory (Refer to M5M29GB/T160BVP, M5M29GB/T320BVP data sheets).

The lock bit returns to "1" (unlocked) by setting the write protect pin of the flash memory to "H" level first and then executing the block erase or erase all unlocked blocks command.



Figure 3.3.19 Timing for lock bit program



#### **Read Check Data**

This command reads the check data that confirms that the write data, which the serial programmer sent with the page program command, was successfully received by the microcontroller. After reading out the 2-byte check data, the check data becomes "000016". Execute the Read Check Data command as explained here following.

Table 3.3.4 Formula of check data

| Check data form | Calculation method                                     |
|-----------------|--------------------------------------------------------|
| CRC operation   | CRC code is obtained using M16C CRC operation circuit. |

- (1) Transfer the "FD16" command code serially with the 1st byte.
- (2) The check data (low) is output with the 2nd byte and the check data (high) with the 3rd.

To use this read check data command, first execute the command and then set the check data to "000016". Next, execute the page program command the required number of times. After that, when the read check command is executed again, the check data for all of the written data that was sent with the page program command during this time is read.



Figure 3.3.20 Timing for read check data

## 3.4 Examples of how to use bootloader mode 1

In bootloader mode 1, a user can download a rewrite program using MAEC (\*1) card type flash memory programmer or Sunny Giken Multi Flash Write (hereinafter referred to as "MFW-1"). Here a rewrite program using MFW-1 is explained. Table 3.4.1 shows commands used when MFW-1 is used. Figure 3.4.1 shows a flow chart of rewriting sample program with MFW-1 used. For the whole program, please refer to 3.8 program list.

\*1: MAEC is abbreviated name of Mitsubishi Semiconductor Application Engineering Corporation.

Table 3.4.1 Software commands (Boot loader mode 1)

| No. | Control command                 | 1st byte transfer | 2nd byte                  | 3rd byte                  | 4th byte                   | 5th byte                  | 6th byte                             |                                          |
|-----|---------------------------------|-------------------|---------------------------|---------------------------|----------------------------|---------------------------|--------------------------------------|------------------------------------------|
| 1   | Page read                       | FF16              | Address<br>(middle)       | Address<br>(high)         | Data<br>output             | Data<br>output            | Data<br>output                       | Data output to 259th byte                |
| 2   | Page program                    | 4116              | Address<br>(middle)       | Address<br>(high)         | Data<br>input              | Data<br>input             | Data<br>input                        | Data input<br>to 259th<br>byte           |
| 3   | Block erase                     | 2016              | Address<br>(middle)       | Address<br>(high)         | D016                       |                           |                                      |                                          |
| 4   | Erase all unlocked blocks       | A716              | D016                      |                           |                            |                           |                                      |                                          |
| 5   | Read status register            | 7016              | SRD<br>output             | SRD1<br>output            |                            |                           |                                      |                                          |
| 6   | Clear status register           |                   | -                         | -                         |                            |                           |                                      |                                          |
| 7   | Read lock bit status            | 7116              | Address<br>(middle)       | Address<br>(high)         | Lock bit<br>data<br>output |                           |                                      |                                          |
| 8   | Lock bit program                | 7716              | Address<br>(middle)       | Address<br>(high)         | D016                       |                           |                                      |                                          |
| 9   | Read check data                 | FD16              | Data<br>output<br>(low)   | Data<br>output<br>(high)  |                            |                           |                                      |                                          |
| 10  | Download function               | FA16              | Size (low)                | Size<br>(high)            | Check-sum                  | Data<br>input             | To<br>required<br>number<br>of times |                                          |
| 11  | Download result output function | FA <sub>16</sub>  | Data output               |                           |                            |                           |                                      |                                          |
| 12  | Version data output function    | FB16              | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output  | Version<br>data<br>output | Version<br>data<br>output            | Version<br>data<br>output to<br>9th byte |

Note 1: Shading indicates transfer from microcomputer to serial programmer. All other data is transferred from the serial programmer to the microcomputer.

Note 2: SRD refers to status register data. SRD1 refers to status register 1 data.

Note 3: Command No. 9 is unused when MFW-1 is used.



Figure 3.4.1 Flowchart of rewriting sample program with MFW-1 used





Figure 3.4.2 Initial setting



## (1) Include file, and setting of rewrite program start address and version information

- (1-1) Definition file includes the following two.
  - a. sfr80.inc: M16C/80 group SFR definition file
  - b. bl80.inc: files for RAM data declaration used in sample program and symbol definitions

## (1-2) Setting of rewrite program start address and version information

When downloading a rewrite program using the bootloader, please locate the program from address 60016. For the program size, please refer to the memory map of <u>3.6.4 When using MFW-1</u>".

In the rewrite program downloaded with the bootloader, 8-bit version data should be set from address 60016. Although you do not use the version data, it is still required to setup the data.

#### (2) Setting of stuck pointer

In the rewrite program, stack pointer (ISP) must be set up first. The setting value should be set in the internal RAM area not to overlap with the rewrite program. (The downloaded rewrite program is stored from address 60016. Refer to 3.6 Memory Map.)

## (3) Setting of the associated registers

- Changing of PM0: When the download of rewrite program is completed, the CPU starts the operation in single chip mode. And thus please change the mode to micro-processor mode.
- Setting of MCD and WCR: Set up main clock division and software wait according to the access timing with the
   external flash memory. (For the access timing of M16C/80 group, please refer to
   M16C/80 Data Sheet.)
- Setting of DS: Set up data bus width according to the connecting state of the external flash memory.

```
Main flow - clock synchronous serial I/O mode -
Main:
                       Initialize_2
                                              ; clock synchronous serial I/O mode
                                                                                   (4)
Loop_main:
               ta0os
       bset
       mov.b
               #0,ta0ic
Loop_main1:
       btst
               ir_ta0ic
                                              ; 300 usec ?
       jΖ
                       Loop_main1
               #0,ta0ic
       mov.b
               #0ffh,r1I
       mov.b
                                              ; #ffh --> r1l (transfer dummy data)
                                              ; transfer data --> transfer buffer
       mov.b
               r1l,u1tb
               busy_d
                                              ; busy input
       bclr
?:
       btst
                                              ; Reception start?
               busy
                       ?-
       įΖ
       bset
               ta0os
                                              ; 300 usec timer start
?:
               ir_ta0ic
                                              ; 300 usec ?
       btst
                                              ; jump Time_out at time out
                       Time_out
       jc
       btst
               ri_u1c1
                                              ; receive complete?
       jΖ
       mov.w
               u1rb,r0
                                              ; receive data --> r0
Command_check:
                                                                                      (5)
       cmp.b
               #0ffh,r0l
                                              ; Read
                                                              (ffh)
       jeq
                       Read
       cmp.b
               #041h,r0l
                                              ; Program
                                                              (41h)
                       Program
       jeq
               #020h,r0l
                                                              (20h)
       cmp.b
                                              ; Erase
       jeq
                       Erase
               #0a7h,r0l
                                              ; All erase (a7h)
       cmp.b
       jeq
                       All_erase
               #050h,r0l
                                              ; Clear SRD (50h)
       cmp.b
                       Clear_SRD
       jeq
               #071h,r0l
                                              ; Read LBS
                                                              (71h)
       cmp.b
                       Read_LB
       jeq
               #077h,r0l
                                              ; LB program(77h)
       cmp.b
       jeq
                       Program_LB
               #0fah,r0l
                                              ; Download
                                                              (fah)
       cmp.b
                       Do wnload
       jeq
               #070h,r0l
                                              ; Read SRD
                                                              (70h)
       cmp.b
                       Read SRD
       jeq
               #0fbh,r0l
       cmp.b
                                              ; Version out
                                                              (fbh)
                       Ver_output
       jeq
Command_err.
                       Initialize_21
                                              ; command error, UART1 reset
       jsr
       jmp
                       Loop_main
                                              ; command error,jump Loop_main
```

Figure 3.4.3 Main routine



#### (4) Initial setting of communication

An initial setting of serial communication is done by subroutine jump to communication initial setting processing part.

## (5) Command receive and decision process

Before starting command reception, wait 300 usec at 20 MHz first and then wait again until the BUSY pin (\*1) becomes "H". After the BUSY pin turns to "H", perform the command reception. If a time-out occurs during the command reception, the processing jumps to the time-out error process. When receiving 1 byte command data without a time-out error occurred, the command check is performed successively and then the processing branches to a matched command.

\*1: BUSY pin becomes "L" when the receiving preparation is completed and outputs "H" when the receiving operation starts.

```
Read
Read:
        mov.w #0,r3
                                                 ; receive number
        mov.b #0,addr_l
                                                  ; addr_l = 0
Read_loop:
        mov.b r1l,u1tb
                                                 ; data transfer
        bset
                ta0os
                                                 ; ta0 start
?:
                ir_ta0ic
                                                 ; time out error?
        btst
                                                  ; jump Time_out at time out
        jc
                         Time_out
        btst
                ri_u1c1
                                                  ; receive complete?
        inc
        mov.w u1rb,r0
                                                 ; receive data read --> r0
        add.w #1,r3
                                                 ; r3+1 increment
        cmp.w #2,r3
                                                 ; r3 = 2 ?
                        Read_data
                                                 ; jump Read_data at r3>3
        jgtu
        mov.w r3,a0
                                                  ; r3 --> a0
                                                                                            (6_{1})
        mov.b r0l,addr_l[a0]
                                                 ; Store address
        cmp.w #2,r3
                                                 ; r3 = 2 ?
        jltu
                        Read_loop
                                                 ; jump Read_loop at r3<2
        mov.w addr_l,a0
                                                 ; addr_l,m -> a0
        mov.b addr_h,a1
                                                 ; addr_h --> a1
        sha.l
                #16,a1
        add.l
                a0,a1
                                                 ; get read address
Read_data:
        ; Flash memory read & store to r11
                                                 ; address increment
        add.l
                #1,a1
        cmp.w #258,r3
                                                  ; r3 = 258 ?
                        Read_loop
                                                 ; jump Read_loop at r<260
        jne
        jmp
                        Loop_main
                                                 ; jump Loop_main
```

Figure 3.4.4 Read command process

## (6-1) Read command process (FF16)

This command is transmitted when any of blank, read, verify, and program/verify button of MFW-1 is pressed.

- Receive address information with the 2nd and 3rd bytes.
- Read out 1 byte data from the external flash memory and write it to r1l. (added by the user)
- Transmit the above read data to MFW-1.
- Repeat the data read-write-transfer operation 256 times.

```
Program
;+
Program:
        mov.w #0,r3
                                                 ; receive number
        mov.b #0,addr_I
                                                 ; addr_l = 0
Program_loop_1:
        mov.b r1l,u1tb
                                                 ; data transfer
        bset
              ta0os
                                                 : ta0 start
        mov.b #0,ta0ic
                                                 ; clear time out
?:
        btst
                ir_ta0ic
                                                 ; time out error?
                                                 ; jump Time_out at time out
        jc
                        Time_out
        btst
                ri_u1c1
                                                 ; receive complete?
        inc
                                                 ; receive data read --> r0
        mov.w u1rb,r0
        add.w #1,r3
                                                 ; r3 +1 increment
        mov.w r3,a0
                                                 ; r3 --> a0
        mov.b
               r0l,addr_l[a0]
                                                 ; Store address
        cmp.w #258,r3
                                                 : r3 = 258 ?
                                                                                            (6\ 2)
                                                 ; jump Program_loop_1 at r3<258
        jltu
                        Program_loop_1
        mov.w #0,r3
                                                 ; writing number (r3=0)
Program_loop_2:
        mov.b addr_h,a1
                                                 ; addr_h --> a1
                #16,a1
        sha.l
                                                 ; r3
                                                           -> a0
        mov.w r3,a0
        mov.w data[a0],r1
                                                 : data
                                                           -> r1
        mov.w addr_l,a0
                                                 ; addr_l,m -> a0
                a0,a1
        add.l
        ; data write
        add.w #2,addr_l
                                                 ; address +2 increment
        add.w #2,r3
                                                 ; writing number +2 increment
        cmp.w #255,r3
                                                 ; r3 = 255 ?
                        Program_loop_2
                                                 ; jump Program_loop_2 at r3<255
        jltu
Program_end:
                        Loop_main
        jmp
                                                 ; jump Loop_main
```

Figure 3.4.5 program command process

## (6-2) Program command process (4116)

This command is transmitted when either program or program/verify button of MFW-1 is pressed.

- Receive address information with the 2nd and 3rd bytes and successively receive the program data (256 bytes).
- Write the 256-byte data to the external flash memory. (added by the user)

Note: In the sample program, the increment of address (addr\_1) and writing number (r3) is "+2" on the assumption that the data is written in word units.



Figure 3.4.6 BlockErase command process

#### (6-3) Block erase command process (2016)

This command is transmitted when either erase or program button of MFW-1 is pressed. Note that this command is sent only when the erasing area is not all blocks. When the erasing area is all blocks, an All Erase command (A716), explained in (6-4) is sent.

- Receive address information with the 2nd and 3rd bytes and successively receive the verify command with the 4th byte.
- Check the verify command received with the 4th byte.
- Erase the data of the specified block in the external flash memory. (added by the user).



Figure 3.4.7 All Erase command process

#### (6-4) All erase command process (A716)

This command is transmitted when either erase or program button of MFW-1 is pressed. Note that the command is sent only when the erasing area is all blocks. When the erasing is not all blocks, an Block Erase command (2016), explained in (6-3) is sent.

- Receive the verify command with the 2th byte.
- Check the verify command received with the 2th byte.
- Erase the data of all blocks in the external flash memory. (added by the user).

```
;+
         Read SRD
Read_SRD:
       mov.w #0,r3
                                                ; receive number (r3=0)
       mov.b #80h,r11
                                                ; dummy SRD set
Read_SRD_loop:
        mov.b r11,u1tb
                                                ; data transfer
        bset
               ta0os
                                                ; ta0 start
        mov.b #0,ta0ic
                                                ; clear time out
?:
                                                                                         (6_{5})
        btst
                ir_ta0ic
                                                ; time out error?
                                                ; jump Time_out at time out
        jc
                        Time_out
        btst
                ri_u1c1
                                                ; receive complete?
        inc
                                                ; receive data read --> r0
        mov.w u1rb,r0
        mov.b SRD1,r11
                                                ; SRD1 data --> r1I
        add.w #1,r3
                                                ; r3 +1 increment
        cmp.w #2,r3
                                                ; r3=2 ?
        jltu
                        Read_SRD_loop
                                                ; jump Read_SRD_loop at r3<2
        jmp
                        Loop_main
                                                ; jump Loop_main
```

Figure 3.4.8 Read status command process

## (6-5) Read status command process (7016)

This command is used in communication control with MFW-1.

- Transfer "8016" as SRD data with the 2th byte.
- Transfer SRD1 data with the 3rd byte.

```
Clear S RD
Clear_SRD:
      and.b #10011100b,SRD1
                                         ; SRD1 dear
                    Loop_main
      jmp
                                         ; jump Loop_main
```

Figure 3.4.9 Clear status command process

## (6-6) Clear status command process (5016)

This command is used in communication control with MFW-1.

• Clear SRD1 data.



Figure 3.4.10. Read lock bit command process

(6-7) Read lock bit command process (7116)

This command is transmitted when either erase or program button of MFW-1 is pressed after a user selected "no change" with MFW-1.

- Receive address information with the 2nd and 3rd bytes.
- Transfer "AA16" as lock bit data with the 4th byte.



Figure 3.4.11 Lock bit program command process

## (6-8) Lock bit program command process (7716)

This command is transmitted when either erase or program button of MFW-1 is pressed.

- Receive address information with the 2nd and 3rd bytes and successively receive the verify command with the 4th byte.
- Check the verify command (D016).



Figure 3.4.12 Version output command process.

## (6-9) Version output command process (FB16)

This command is used in communication control with MFW-1.

• Transfer version information with the 2nd to 9th bytes.



Figure 3.4.13 Download command process.

#### (6-10) Download command process (FA16)

When a user selects the download function, this command is sent on starting of communications with bootloader after MFW-1 startup.

- Change processor mode to single chip mode.
- Jump to the specified address (download processing area) of bootloader on the internal ROM of the microprocessor.



# 3.5. Examples of how to use bootloader mode 2

In bootloader mode 2, you can download a rewrite program using MAEC M16C Flash Starter. Here a rewrite program using M16C Flash Starter is explained. Table 3.5.1 shows commands when M16C Flash Starter is used. Figure 5.1 shows a flowchart of rewriting sample program with M16C Flash Starter used.

For the whole program, please refer to 3.8 program list.

Table 3.5.1 Software commands using M16C Flash Starter

| No | Control command              | 1st byte transfer | 2nd byte                  | 3rd byte                  | 4th byte                   | 5th byte                  | 6th byte                    |                                 |
|----|------------------------------|-------------------|---------------------------|---------------------------|----------------------------|---------------------------|-----------------------------|---------------------------------|
| 1  | Page read                    | FF16              | Address<br>(middle)       | Address<br>(high)         | Data<br>output             | Data<br>output            | Data<br>output              | Data<br>output to<br>259th byte |
| 2  | Page program                 | 4116              | Address<br>(middle)       | Address<br>(high)         | Data<br>input              | Data<br>input             | Data<br>input               | Data input<br>to 259th<br>byte  |
| 3  | Block erase                  | 2016              | Address<br>(middle)       | Address<br>(high)         | D016                       |                           |                             |                                 |
| 4  | Erase all unlocked blocks    | A716              | D016                      |                           |                            |                           |                             |                                 |
| 5  | Read status register         | 7016              | SRD<br>output             | SRD1<br>output            |                            |                           |                             |                                 |
| 6  | Clear status register        | 5016              |                           | ·                         |                            |                           |                             |                                 |
| 7  | Read lock bit status         | 7116              | Address<br>(middle)       | Address<br>(high)         | Lock bit<br>data<br>output |                           |                             |                                 |
| 8  | Lock bit program             | 7716              | Address<br>(middle)       | Address<br>(high)         | D016                       |                           |                             |                                 |
| 9  | Read check data              | FD16              | Data<br>output<br>(low)   | Data<br>output<br>(high)  |                            |                           |                             |                                 |
| 10 | Download function            | FA16              | Size (low)                | Size<br>(high)            | Check-sum                  | Data<br>input             | To required number of times |                                 |
| 11 | Download result output       | FA <sub>16</sub>  | Data<br>output            |                           |                            |                           |                             |                                 |
| 12 | Version data output function | FB16              | Version<br>data<br>output | Version<br>data<br>output | Version<br>data<br>output  | Version<br>data<br>output | Version<br>data<br>output   | Version data output to 9th byte |
| 13 | Baud rate 9600               | B016              | B016                      |                           |                            |                           |                             |                                 |
| 14 | Baud rate 19200              | B116              | B116                      |                           |                            |                           |                             |                                 |
| 15 | Baud rate 38400              | B216              | B216                      |                           |                            |                           |                             |                                 |
| 16 | Baud rate 57600              | B316              | B316                      |                           |                            |                           | _                           |                                 |
| 17 | Baud rate 115200             | B416              | B416                      |                           |                            |                           |                             |                                 |

Note 1: Shading indicates transfer from microcontroller to serial programmer. All other data is transferred from the serial programmer to the microcontroller.

Note 2: SRD refers to status register data. SRD1 refers to status register 1 data.

Note 3: Commands No. 3 and No. 7 to No. 9 are unused with M16C Flash Starter.



Figure 3.5.1 Flowchart of rewriting sample program with M16C Flash Starter used

| ;+           | Include        | file                                               |        |                                         | +                                     |
|--------------|----------------|----------------------------------------------------|--------|-----------------------------------------|---------------------------------------|
| ;++++        | +++++++        | +++++++++++++++++                                  | +++++  | +++++++++++++++++++++++++++++++++++++++ | · <b>+</b>                            |
|              | . list         | off                                                |        |                                         | _                                     |
|              |                | sfr800.inc                                         |        | ; SFR header include                    | ) (1:                                 |
|              |                | bl80.inc                                           |        | ; Bootloader definition include         | ) (.                                  |
| _            | . list         | on                                                 |        |                                         |                                       |
| ;<br>·       |                |                                                    |        | ++++++++++++++++                        |                                       |
| .+           | Version        |                                                    |        | +                                       |                                       |
| , ·<br>;++++ |                |                                                    | +++++  | +++++++++++++++                         |                                       |
| ;            |                |                                                    |        |                                         |                                       |
|              | .section       | rom,code                                           |        |                                         | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
|              | .org           | 0600h                                              |        | ; Do wnload address                     | ) (1                                  |
|              | .byte          | 'VER.0.01'                                         |        | ; Version infomation                    |                                       |
| ;            |                |                                                    |        |                                         |                                       |
| ;====        | Boot pr        | ==== ==== === === ===                              | ====== |                                         |                                       |
| ,+<br>·      |                | ogram start<br>=================================== |        | <del>+</del>                            |                                       |
| ,            | <br>am_start:  |                                                    |        |                                         |                                       |
| ;            |                |                                                    |        |                                         |                                       |
| ;+           | Initialize     | e_1 +                                              |        |                                         | _                                     |
| ;            | 1-1-           | //L-1                                              |        | . atauli a sintan ant                   | ) (2                                  |
|              | ldc            | #Istack,ISP                                        |        | ; stack pointer set                     |                                       |
| ,<br>:       |                |                                                    |        |                                         |                                       |
| ,<br>;+      | Process        | sor mode register                                  | +      |                                         |                                       |
| ;+           |                | tem clock control register                         | +      |                                         |                                       |
| ;            |                |                                                    |        |                                         |                                       |
| CP U_        |                |                                                    |        |                                         |                                       |
|              | mov.b          | #3,prcr                                            |        | ; Protect off                           | \                                     |
|              |                | #00000011b,pm0                                     |        | ; wait off, micro processor mode        | 1                                     |
|              |                | #02h,mcd                                           |        | ; f2                                    |                                       |
|              | mov.b<br>mov.b | #20h,cm1<br>#08h,cm0                               |        | •                                       | (3                                    |
|              | mov.b          | #00001111b,ds                                      |        | ,<br>; data bus width 16bit             | 1                                     |
|              | mov.b          | #10101010b,wcr                                     |        | ; all 2 wait                            | 1                                     |
|              | mov.b          | #0,prcr                                            |        | ; Protect on                            |                                       |
|              |                | - /1                                               |        | ,                                       |                                       |
|              |                |                                                    |        |                                         |                                       |
|              |                |                                                    |        |                                         |                                       |

Figure 3.5.2. Initial setting



#### (1) Include file, and setting of rewrite program start address and version information

- (1-1) Definition file includes the following two.
  - a. sfr80.inc: M16C/80 group SFR definition file
  - b. bl80.inc: files for RAM data declaration used in sample program and symbol definitions
- (1-2) Setting of rewrite program start address and version information

When downloading a rewrite program using the bootloader, please locate the program from address 60016. For the program size, please refer to "3.6.3 When using M16C Flash Starter."

In the rewrite program downloaded with the bootloader, 8-bit version data should be set from address 60016. Although you do not use the version data, it is still required to setup the data.

#### (2) Setting of stuck pointer

In the rewrite program, stack pointer (ISP) must be set up first. The setting value should be set in the internal RAM area not to overlap with the rewrite program. (The downloaded rewrite program is stored from address 60016. Refer to 3.8 Memory Map.)

#### (3) Setting of the associated registers

- Changing of PM0: When the download of rewrite program is completed, the CPU starts the operation in single chip mode. And thus please change the mode to micro-processor mode.
- Setting of MCD and WCR: Set up main clock division and software wait according to the access timing with the
  external flash memory. (For the access timing of M16C/80 group, please refer to
  M16C/80 Data Sheet.)
- Setting of DS: Set up data bus width according to the connecting state of the external flash memory.



```
Main flow - UART mode -
U_Main:
        btst
                updata_f
                                         ; if "C"flag is "0", updata_f set "1"
        bmltu
                updata_f
        jc
                                         ; if "C"flag is "1", initialize execute(jump U_Main1)
                                                                                              (4)
        jmp
                        U_Loop_main
U_Main1:
        bclr
                updata_f
        bclr
                freq_set1
                                         ; freq set flag clear
        bclr
                freq_set2
                #01111111b.data
                                         ; Initialize Baud rate
        mov.b
                        Initialize_3
                                         ; UART mode Initialize
                                                                                              (5)
                                         ; counbter1,2 reset
        mov.b
                #0100000b,r1l
                #1000000b,r1h
        mov.b
        mov.w
                u1rb,r0
                                         ; receive data --> r0
U_Loop_main:
        bclr
                                         ; Transmission disabled
                te u1c1
        bset
                re_u1c1
                                         ; Reception enabled
                                         ; receive complete ?
        btst
                ri_u1c1
        įΖ
                                         ; receive data --> r0
                u1rb.r0
        mov.w
        btst
                freq_set2
                        U_Freq_check
        įΖ
U_Command_check:
                #0ffh,r0l
                                                         (ffh)
        cmp.b
                                         ; Read
                        U_Read
        jeq
                #041h,r0l
                                         ; Program
                                                         (41h)
        cmp.b
        jeq
                        U_Program
                #020h,r0l
                                         ; Erase
                                                         (20h)
        cmp.b
        jeq
                        U_Erase
                #0a7h,r0l
                                         ; All e ra se
        cmp.b
                                                         (a7h)
                        U_All_erase
        jeq
        cmp.b
                #050h,r0l
                                         ; Clear SRD
                                                         (50h)
                        U_Clear_SRD
        jeq
                                         ; Read LBS
        cmp.b
                #071h,r0l
                                                         (71h)
                        U_Read_LB
        ieq
                                                                                               (6)
                #077h,r0l
        cmp.b
                                         ; LB program
                                                         (77h)
                        U_Program_LB
        jeq
        cmp.b
                #0fah,r0l
                                         ; Download
                                                         (fah)
        jeq
                        U_Downbad
        cmp.b
                #0fdh,r0l
                                         ; Read check
                                                         (fdh)
        jeq
                        U_Read_check
                #070h,r0l
                                         ; Read SRD
                                                         (70h)
        cmp.b
        jeq
                        U_Read_SRD
                #0fbh,r0l
                                         ; Version out
                                                         (fbh)
        cmp.b
        jeq
                        U_Ver_output
                #0b0h,r0l
                                         ; Baud rate 9600bps (b0h)
        cmp.b
                        U_BPS_B0
        jeq
        cmp.b
                #0b1h,r0l
                                         ; Baud rate 19200bps (b1h)
                        U_BPS_B1
        jeq
        cmp.b
                #0b2h,r0l
                                         ; Baud rate 38400bps (b2h)
                        U_BPS_B2
        jeq
                #0b3h,r0l
                                         ; Baud rate 57600bps (b3h)
        cmp.b
                        U_BPS_B3
        jeq
                #0b4h,r0l
                                         ; Baud rate 115200bps (b4h)
        cmp.b
        jeq
                        U_BPS_B4
                                         ; command error, UART mode Initialize
                        U_Initia lize_31
        isr
        jmp
                        U_Loop_main
                                         ; jump U_Loop_main
```

Figure 3.5.3 Main routine



#### (4) Communication initial setting decision process

If a reset is executed after the download of a rewrite program is completed, the processing branches to command decision processing part without branching to communication initial setting processing part.

## (5) Initial setting of communication

This process will be executed when the system is reset after the download of a rewrite program is completed.

## (6) Command decision process

After receiving 1 byte command data from M16C Flash Starter, the processing goes to judge if the setting of the bit rate generator has been completed. If not, then command check is performed. With the result of command check, the processing branches to a matched command.



```
Read - UART mode -
U_Read:
        mov.w #0,r3
                                                   ; receive number
        mov.b #0,addr_l
                                                   ; addr_l = 0
        btst
                 ri_u1c1
                                                   ; receive complete?
        inc
                u1rb,r0
                                                   ; receive data read --> r0
        mov.w
                                                   ; r3 +1 increment
                 #1,r3
        add.w
        mov.w
                r3,a0
                                                   ; r3 --> a0
        mov.b
                 r0l,addr_l[a0]
                                                   ; Store address
                 #2,r3
                                                   ; r3 = 2?
        cmp.w
                                                   ; jump Read_loop at r3<2
        jltu
        mov.w
                addr I,a0
                                                   ; addr I,m -> a0
                 addr_h,a1
                                                   ; addr_h --> a1
        mov.b
                 #16,a1
        sha.l
        add.l
                 a0,a1
                                                   ; a1 is address-data
        bclr
                 re_u1c1
                                                   ; Reception disabled
                                                                                                  (7-1)
        bset
                 te_u1c1
                                                   ; Transmission enabled
U_Read_data:
                 #258,r3
                                                   ; r3 = 258 ?
        cmp.w
        jΖ
                         U_Read_end
        ; Flash memory read
               r1l,u1tb
                                                   ; r1I --> transmit buffer register
        mov.b
        btst
                 ti_u1c1
                                                   ; transmit buffer empty?
        jnc
        add.I
                 #1,a1
                                                   ; address increment
        add.w
                 #1,r3
                                                   ; counter increment
                         U_Read_data
                                                   ; jump U_Read_data
        jmp
U_Read_end:
        btst
                 txept_u1c0
                                                   ; Transmit register empty?
        inc
                         U_Read_end
                         U_Loop_main
        jmp
```

Figure 3.5.4 Read command process

## (7-1) Read command process (FF16)

This command is transmitted when any of blank or read (B.P.R., E.P.R.) button of M16C Flash Starter is pressed.

- Receive address information with the 2nd and 3rd bytes.
- Read out 1 byte data from the external flash memory and write it to r1l. (added by the user)
- Transfer the above read data to M16C Flash Starter.
- Repeat the data read-write-transfer operation 256 times.

```
Program - UART mode -
U_Program:
       mov.w #0,r3
                                               ; receive number
       mov.b #0,addr I
                                               ; addr I = 0
       mov.w sum,crcd
                                               ; for Read check command
U_Program_loop:
        btst
               ri u1c1
                                                ; receive complete?
       jnc
                        U_Program_loop
       mov.w u1rb,r0
                                               ; receive data read --> r0
       add.w #1,r3
                                               ; r3 +1 increment
        mov.w r3,a0
                                               ; r3 --> a0
        mov.b r0l,addr_l[a0]
                                               ; Store address
        cmp.w #258,r3
                                               ; r3 = 258 ?
        iltu
                        U_Program_loop
                                               ; jump U_Program_loop at r3<258
                                               ; writing number (r3=0)
        mov.w #0,r3
U_Program_loop_2:
       mov.b addr_h,a1
                                               ; addr_h --> a1
              #16,a1
        sha.l
                                                                                             (7-2)
        mov.w r3,a0
                                               ; r3
                                                         -> a0
        mov.w data[a0],r1
                                               ; data
                                                         -> r1
        mov.w addr_l,a0
                                               ; addr_l,m -> a0
        add.l a0,a1
        ; data write
        mov.b r1l,crcin
                                               ; for Read check command
       mov.b r1h, crcin
        add.w #2,addr_l
                                               ; address +2 increment
        add.w #2,r3
                                               ; writing number +2 increment
       cmp.w #255,r3
                                               ; r3 = 255 ?
                        U_Program_loop_2
       jltu
                                               ; jump U_Program_loop_2 at r3<255
U_Program_end:
       mov.w crcd,sum
                                               ; for Read check command
       jmp
                        U_Loop_main
                                               ; jump U_Loop_main
```

Figure 3.5.5 Program command process

#### (7-2) Program command process (4116)

This command is transmitted when program (B.P.R., E.P.R.) button of M16C Flash Starter is pressed.

- Receive address information with the 2nd and 3rd bytes and successively receive the program data (256 bytes).
- Write the 256-byte data to the external flash memory. (added by the user)

Note: In the sample program, the increment of address (addr\_1) and writing number (r3) is "+2" on the assumption that the data is written in word units.

```
;+
                All erase (unlock block) - UART mode - +
U_All_erase:
       btst
                                                ; receive complete?
               ri_u1c1
                       U_All_erase
       jnc
       mov.w u1rb,r0
                                                ; receive data read --> r0
       cmp.b #0d0h,r0l
                                                ; Confirm command check
                                                                                              (7-3)
       jne
                       U_All_erase_end; jump U_All_erase_end at Confirm command error
       ; All erase
U_All_erase_end:
                                               ; jump U_Loop_main
       jmp
                       U_Loop_main
```

Figure 3.5.6 All Erase command process

## (7-3) All erase command process (A716)

This command is transmitted when either erase (E.P.R.) button of M16C Flash Start is pressed.

- Receive the verify command with the 2nd byte.
- Check the verify command (D016) received with the 2nd byte.
- Erase the data of all blocks in the external flash memory. (added by the user).

```
Read SRD - UART mode
U_Read_SRD:
        bclr
                re_u1c1
                                                 ; Reception disabled
        mov.w #0,r3
                                                 ; receive number (r3=0)
        mov.b #80h,r1l
                                                 ; dummy SRD set
                te_u1c1
                                                 ; Transmission enabled
        bset
U_Read_SRD_loop:
       mov.b
                r1l,u1tb
                                                 ; r1I --> transmit buffer register
?:
                                                                                               (7-4)
                                                 ; transmit buffer empty?
        btst
                ti_u1c1
        inc
        mov.b SRD1,r11
                                                 : SRD1 data --> r11
        add.w
                #1,r3
                                                 ; r3 +1 increment
        cmp.w #2,r3
                                                 ; r3=2 ?
                        U_Read_SRD_loop
                                                 ; jump U_Read_SRD_loop at r3<2
        jltu
U_Read_SRD_end:
                txept_u1c0
                                                 ; Transmit register empty ?
        btst
        jnc
                        U_Read_SRD_end
        jmp
                        U_Loop_main
                                                ; jump U_Loop_main
```

Figure 3.5.7 Read status command process

#### (7-4) Read status command process (7016)

This command is used in communication control with M16C Flash Starter.

- Transfer "8016" as SRD data with the 2nd byte.
- Transfer SRD1 data with the 3rd byte.

```
;-------;+ Clear SRD - UART mode +
;-------
U_Clear_SRD:
    and.b #10010000b,SRD1 ; SRD1 clear
;
    jmp U_Loop_main ; jump U_Loop_main
;

(7-5)
```

Figure 3.5.8 Clear status command process

## (7-5) Clear status command process (5016)

This command is used in communication control with M16C Flash Starter.

• Clear SRD1 data.

```
Version output - UART mode -
U_Ver_output:
                                                  ; Version address offset (a0=0)
        mov.w #0,a0
        bclr
                re_u1c1
                                                  ; Reception disabled
                te_u1c1
                                                  ; Transmission enabled
        bset
U_Ver_loop:
        mov.b ver[a0],u1tb
                                                 ; Version data transfer
?:
        btst
                ti_u1c1
                                                  ; transmit buffer empty?
                                                                                              (7-6)
                         ?-
        jnc
                                                  ; a0 +1 increment
        add.w
                #1,a0
        cmp.w
                #8,a0
                                                  ; a0=8 ?
        jltu
                        U_Ver_loop
                                                  ; jump U_Ver_loop at a0<8
U_Ver_end:
        btst
                txept_u1c0
                                                  ; Transmit register empty?
                        U_Ver_end
        inc
                        U_Loop_main
                                                  ; jump U_Loop_main
        jmp
```

Figure 3.5.9 Version output command process

## (7-6) Version output command process (FB16)

This command is used in communication control with M16C Flash Starter.

• Transfer version information with the 2nd to 9th bytes.

```
Down load - UART mode -
U_Download:
       mov.b #3,prcr
                                              ; Protect off
       mov.w #0000h,pm0
                                              ; wait off, single chip mode
       mov.b #02h,mcd
                                               ; f2
       mov.b #20h,cm1
                                                                                        (7-7)
       mov.b #08h,cm0
       mov.b #0,prcr
                                              ; Protect on
       jmp.a
                       U_Download_program
                                              ; jump U_Down load_program
```

Figure 3.5.10 Download command process

## (7-7) Download command process (FA16)

This command is transmitted when download button of M16C Flash Starter is pressed.

- Change the processor mode into single chip mode.
- Jump to the specified address (download processing area) of bootloader on the internal ROM of the microprocessor.



```
Baud rate change - UART mode +
U_BPS_B0:
       mov.b baud,data
                                               ; Baud rate 9600bps
                       U_BPS_SET
       jmp
U_BPS_B1:
               baud+1,data
                                               ; Baud rate 19200bps
        mov.b
                       U_BPS_SET
        jmp
U_BPS_B2:
               baud+2,data
                                               ; Baud rate 38400bps
       mov.b
                       U_BPS_SET
       jmp
U_BPS_B3:
               baud+3,data
                                               ; Baud rate 57600bps
       mov.b
                       U_BPS_SET
        jmp
U_BPS_B4:
       mov.b baud+4,data
                                               ; Baud rate 115200bps
                                                                                          (7-8)
U_BPS_SET:
                                               ; Reception disabled
       bclr
               re_u1c1
       bset
               te_u1c1
                                               ; Transmission enabled
       mov.b r0l,u1tb
                                               ; r0l --> transmit buffer register
       btst
               ti_u1c1
                                               ; transmit buffer empty?
       jnc
?:
       btst
               txept_u1c0
       inc
               te_u1c1
                                               ; Transmission
                                                               disabled
       bclr
                                               ; UART mode Initialize
                       U_blank_end
        jsr
        jmp
                       U_Loop_main
                                               ; jump U_Loo_main
```

Figure 3.5.11. Baud rate change command process

#### (7-8) Baud rate change command process (B016, B116, B216, B316, B416)

This command is used in communication control with M16C Flash Starter.

- Create baud rate change data.
- Transmit the data of the same contents as the 1st byte with the 2nd byte.
- Change baud rate (UART re-initialization).

```
Freg check - UART mode -
U\_Freq\_check:
       bclr
              re_u1c1
                                           ; Reception disabled
       btst
              0,r1 h
                                           ; counter = 8 times
       jc
                     U_Freq_check_4
       btst
             freq_set1
                     U_Freq_check_1
       btst
              5,r0h
                                           ; fer_u1rb
                     U_Freq_check_3
       įΖ
                     U_Freq_check_2
       ami
U_Freq_check_1:
       cmp.b #00h,r0l
                                           ; "00h"?
                     U_Freq_check_3
       jeq
U_Freq_check_2:
       or.b
              r1h,r1l
                                           ; r1I = counter1 or counter2
U_Freq_check_3:
       xor.b
              data,r1l
                                           ; Baud = Baud xor r1l
       mov.b
              r1l,data
                                           ; data set
       mov.b r1h,r1l
       rot.b
              #-1,r1I
       rot.b
              #-1,r1h
                                           ; counter sift
       rot.b
             #-1,r1l
                     U_Freq_check_6
       jmp
U_Freq_check_4:
             freq_set1
                                           ; Baud get ?
       btst
                     U_Freq_set_1
                                           ; Yes , finished
       bset
              freq_set1
                                           : fer u1rb
       htst
              5,r01
       jz
                     U_Freq_check_5
       xor.b
              data.r1h
       mov.b r1h,data
U_Freq_check_5:
       mov.b data,data+1
                                           ; Min Baud --> data+1
       mov.b #01000000b,r1l
                                           ; counter reset
              #1000000b,r1h
       mov.b
                                                                                     (8)
      mov.b #10000000b,data
                                           ; Re set
U_Freq_check_6:
                     U_blank_end
                                           ; UART mode Initialize
       jsr
?:
       btst
              p6_6
       jz
                     U_Loop_main
       jmp
U_Freq_set_1:
       cmp.b #00h,r0l
                                           ; "00h"?
       jeq
                     U_Freq_set_2
       xor.b
              data,r1h
       mov.b
              r1h,data
U_Freq_set_2:
       bset
              freq_set2
              data,r1l
                                           ; Max Baud --> data
       mov.b
              data+1,r1l
       sub.b
       shl.b
              #-1,r11
              data+1.r1l
       add.b
       mov.b
              r1l.baud
                                           : 9600bps
       shl.b
              #-1,r1
                                           ; 19200bps
       mov.b
              r1l,baud+1
       shl.b
              #-1,r1I
                                           ; 38400bps
       mov.b
              r1l,baud+2
       mov.b
              baud,r0l
                                           ; 57600bps
       mov.b
              #0,r0h
       divu.b
       mov.b
              r0l,baud+3
       mov.b
              baud+3,r0l
                                           ; 115200bps
              #-1,r0l
       shl.b
              r0l,baud+4
       mov.b
              baud.data
       mov.b
              #0b0h,r0l
                                           : "B0h" set
       mov.b
                     U blank end
       isr
                                           ; UART mode Initialize
                     U_BPS_SET
       jmp
```

Figure 3.5.12 Bit rate generator setting process

#### (8) Bit rate generator setting process

In the aforesaid (6) command decision process, if the setting complete flag (freq\_set2) is set to uncompleted ("0") in the bit rate generator setting completion check process, the processing branches to this command. In this process (8), the bit rate generator is adjusted to match the main clock input oscillation frequency (2 MHz to 20 MHz) by receiving "0016" at 9600 bps from M16C Flash Starter 16 times. The highest speed is taken from the first 8 transmissions and the lowest from the last 8. These values are then used to calculate the bit rate generator value for a baud rate of 9,600 bps.

#### (9) UART1 initialize process

UART1 associated registers are initialized in this process. This processing part is called from (5) initial setting of communication, (7-8) baud rate change command process and (8) bit rate generator setting process.

```
Subroutine: Initialize_3 - UART mode
Initialize 3:
U_blank_end:
;+ UART1 +
;---- UART nit rate generator 1
      mov.w data,u1brg
U_Initia lize_31:
;---- Function select register B0
      mov.b #0000000b,psl0
;---- Function select register A0
      mov.b #10010000b,ps0
                                         ; When you hope busy output OFF, set
"#1000000b"
;---- UART1 transmit/receive mode register
      mov.b #0,u1c1
                                         ; transmit/receive disable
      mov.b #0,u1mr
                                         ; u1mr reset
      mov.b #00000101b,u1mr
              |||||++----transfer data 8 bit long
              |||||+----- Internal clock
              ||||+---- one stop bit
              ||++----parity disabled
                                                                                  (9)
              |+---- sleep mode deselected
;---- UART1 transmit/receive control register 0
       mov.b #00000100b,u1c0
              |||||++-----f1 select
              ||||++----- RTS select
              |||+-----CRT/RTS enabled
              ||+----- CMOS output(TxD)
              ++---- Must always be "0"
;---- UART transmit/receive control register 2
      mov.b #0000000b,ucon
              |||||++----Transmit buffer empty
              |||+++---- Invalid
              ||+----- Must always be "0"
              |+---- CTS/RTS shared
              +----- fixed
;---- UART1 transmit/received control register 1
      mov.b #0000000b,u1c1
              ||||||+----- Transmission disabled
              |||||+-----Transmission enabled
              |||||+----- Reception disabled
              ||||+----- Reception enabled
              ++++---- fixed
      rts
```

Figure 3.5.13 UART1 initialize process

# 3.6 Memory map

# 3.6.1 RAM=10K

(M30800SFP-BL, M30800SGP-BL, M30802SGP-BL)



Figure 3.6.1 Memory map (RAM=10K)

# 3.6.2 RAM=24K

M30803SFP-BL, M30803SGP-BL, M30805SGP-BL



Figure 3.6.2 Memory map (RAM=24K)



# 3.6.3 When using M16C Flash Starter



Figure 3.6.3 Memory map (when using M16C Flash Starter)

# 3.6.4 When using MFW-1



Figure 3.6.4 Memory map (when using MFW-1)



# 3.7 Connection example of bootloader

### 3.7.1 Bootloader Mode 1



Figure 3.7.1 Connection example of bootloader mode 1

# 3.7.2 Bootloader Mode 2



Figure 3.7.2 Connection example of bootloader mode 2



#### 3.8 Program list

#### 3.8.1 Sample program when using MFW-1

```
System Name : Rewrite Program for M16C/80 BootLoader
  File Name : sample_Sync.a30
MCU : M3080xSGP-BL
; *
;* MCU : M3080xSGP-BL
;* Xin : 2M-20MHz (for Sync mode )
;* Copyright,2001 MITSUBISHI ELECTRIC CORPORATION
   AND MITSUBISHI SEMICONDUCTOR SYSTEM CORPORATION
Include file
.list off
.include sfr80.inc
.include bl80.inc
                     ; SFR header include
                     ; Bootloader definition include
   .list
          on
;+ Version table
.section
          rom,code
          0600h
                      ; Download address
   .ora
          'VER.1.01'
                      ; Version infomation
   .byte
i+ Boot program start
Program_start:
  Initialize_1
:-----
   ldc
          #Istack,ISP
                     ; stack pointer set
;-----
  Processor mode register
   & System clock control register
:-----
CPU_set:
                    ; Protect off
; wait off, micro processor mode
   mov.b #3,prcr
   mov.w #00000011b,pm0
                     ; f2
   mov.b #02h,mcd
   mov.b #20h,cm1
   mov.b #08h.cm0
                    ; data bus width 16bit
; all 2wait
   mov.b #00001111b,ds
   mov.b #10101010b,wcr
   mov.b #0,prcr
                      ; Protect on
```



```
Main flow - clock synchronous serial I/O mode -
Initialize_2
                                      ; clock synchronous serial I/O mode
      jsr
Loop_main:
      bset
            ta0os
      mov.b #0,ta0ic
Loop_main1:
                                      ; 300 usec ?
      btst
            ir_ta0ic
      jz
                  Loop_main1
      mov.b #0,ta0ic
                                      ; #ffh --> r1l (transfer dummy data)
      mov.b #0ffh,r1l
      mov.b rll,ultb
                                      ; transfer data --> transfer buffer
            4,pd6
                                      ; busy input
      bclr
?:
      btst
            4,p6
                                      ; Reception start?
      jz
                   ?-
                                      ; 300 usec timer start
      bset
            ta0os
?:
            ir_ta0ic
                                      ; 300 usec ?
      btst
                                      ; jump Time_out at time out
      jс
                   Time_out
      btst
            ri_ulc1
                                      ; receive complete ?
      iΖ
                                      ; receive data --> r0
      mov.w ulrb,r0
Command_check:
      cmp.b #0ffh,r0l
                                                   (ffh)
                                      ; Read
      jeq
                 Read
      cmp.b
            #041h,r01
                                      ; Program
                                                   (41h)
      jeq
                  Program
            #020h,r01
      cmp.b
                                      ; Erase
                                                   (20h)
      jeq
                  Erase
      cmp.b
            #0a7h,r01
                                      ; All erase
                                                   (a7h)
      jeq
                   All_erase
      cmp.b #050h,r01
                                      ; Clear SRD
                                                   (50h)
      jeq
                   Clear_SRD
      cmp.b #071h,r01
                                      ; Read LBS
                                                   (71h)
      jeq
                  Read_LB
      cmp.b #077h,r01
                                      ; LB program
                                                   (77h)
      jeq
                  Program_LB
            #0fah,r01
                                      ; Download
      cmp.b
                                                   (fah)
      jeq
                   Download
      cmp.b #070h,r01
                                      ; Read SRD
                                                   (70h)
                   Read SRD
      jeq
      cmp.b #0fbh,r0l
                                      ; Version out (fbh)
      jeq
                   Ver_output
Command_err:
      jsr
                   Initialize_21
                                      ; command error, UART1 reset
      jmp
                  Loop_main
                                      ; command error, jump Loop_main
```

```
;-----
       Read
Read:
      mov.w #0,r3
                                     ; receive number
      mov.b #0,addr_l
                                      ; addr_1 = 0
Read_loop:
      mov.b rll,ultb
                                      ; data transfer
                                     ; ta0 start
      bset ta0os
      mov.b #0,ta0ic
                                     ; clear time out
?:
      btst ir_ta0ic
                                     ; time out error ?
                                     ; jump Time_out at time out
      jс
                 Time_out
      btst ri_ulc1
                                     ; receive complete ?
      jnc
      mov.w ulrb,r0
                                      ; receive data read --> r0
      add.w #1,r3
                                      ; r3 +1 increment
      cmp.w \#2,r3
                                      ; r3 = 2 ?
      jgtu Read_data
                                     ; jump Read_data at r3>3
      mov.w r3,a0
                                     ; r3 --> a0
      mov.b r01,addr_1[a0]
                                     ; Store address
      cmp.w #2,r3
                                      i r3 = 2 ?
      jltu Read_loop
                                     ; jump Read_loop at r3<2</pre>
;
      mov.w addr_1,a0
                                     ; addr_1,m --> a0
      mov.b addr h,al
                                     ; addr_h --> a1
      sha.l #16,a1
      add.l a0,a1
                                      ; al is address-data
Read_data:
      ; Flash memory read & sotre to rll
      add.l #1,a1
                                      ; address increment
      cmp.w #258,r3
                                      i r3 = 258 ?
                                      ; jump Read_loop at r<260
      jne
                  Read_loop
      jmp
                  Loop_main
                                     ; jump Loop_main
```

```
;-----
      Program
;-----
Program:
     mov.w #0,r3
                                    ; receive number
     mov.b #0,addr_l
                                    ; addr_1 = 0
Program_loop_1:
     mov.b rll,ultb
                                    ; data transfer
     bset ta0os
                                    ; ta0 start
     mov.b #0,ta0ic
                                    ; clear time out
?:
     btst ir_ta0ic
                                    ; time out error ?
                                    ; jump Time_out at time out
      jc
            Time_out
     btst ri_ulc1
                                    ; receive complete ?
      jnc
     mov.w ulrb,r0
                                    ; receive data read --> r0
      add.w #1,r3
                                    ; r3 +1 increment
     mov.w r3,a0
                                    ; r3 --> a0
     mov.b r01,addr_1[a0]
                                    ; Store address
      cmp.w #258,r3
                                    ; r3 = 258 ?
      jltu Program_loop_1
                                    ; jump Program_loop_1 at r3<258</pre>
     mov.w #0,r3
                                    ; writing number (r3=0)
Program_loop_2:
     mov.b addr_h,a1
                                    ; addr_h --> a1
      sha.l #16,a1
     mov.w r3,a0
                                    ; r3 --> a0
     mov.w data[a0],r1
                                    ; data --> r1
     mov.w addr_l,a0
                                    ; addr_1,m --> a0
     add.l a0,a1
      ; data write
      add.w #2,addr_l
                                    ; address +2 increment
      add.w #2,r3
                                    ; writing number +2 increment
     cmp.w #255,r3
                                    ; r3 = 255 ?
      jltu Program_loop_2
                                    ; jump Program_loop_2 at r3<255</pre>
Program_end:
                Loop_main
      jmp
                                    ; jump Loop_main
```

```
;-----
      Block erase
;-----
Erase:
     mov.w #1,r3
                                 ; receive number (r3=1)
Erase_loop:
     mov.b rll,ultb
                                ; data transfer
     bset ta0os
                                 ; ta0 start
     mov.b #0,ta0ic
                                 ; clear time out
?:
     btst ir_ta0ic
                               ; time out error ?
     jc
           Time_out
                                ; jump Time_out at time out
     btst ri_ulcl
                                ; receive complete ?
     jnc
     mov.w ulrb,r0
                                ; receive data read --> r0
     mov.w r3,a0
                                 ; r3 --> a0
     mov.b r01,addr_1[a0]
                                 ; Store address
     add.w #1,r3
                                 ; r3 +1 increment
     cmp.w #4,r3
                                ; r3=4 ?
     jltu Erase_loop
                                 ; jump Erase_loop at r3<4</pre>
;
     cmp.b #0d0h,data
                                ; Confirm command check
          Erase_end
     jne
                                 ; jump Erase_end at Confirm command error
     ; Block Erase
Erase_end:
     jmp
               Loop_main
                                ; jump Loop_main
;-----
     All erase ( unlock block )
All_erase:
     mov.b rll,ultb
                                 ; data transfer
     bset ta0os
                                ; ta0 start
     mov.b #0,ta0ic
                                 ; clear time out
?:
     btst ir_ta0ic
                                ; time out error ?
          Time_out
     jс
                                 ; jump Time_out at time out
     btst ri_ulc1
                                 ; receive complete ?
     jnc ?-
     mov.w ulrb,r0
                                ; receive data read --> r0
     cmp.b #0d0h,r01
                                ; Confirm command check
           All_erase_end
     jne
                                 ; jump All_erase_end at Confirm command
error
     ; All Erase
All_erase_end:
     jmp Loop_main ; jump Loop_main
```

```
;-----
  Read SRD
;-----
Read_SRD:
    mov.w #0,r3
                               ; receive number (r3=0)
     mov.b #80h,r11
                               ; dummy SRD set
Read_SRD_loop:
                               ; data transfer
     mov.b rll,ultb
     bset ta0os
                               ; ta0 start
     mov.b #0,ta0ic
                               ; clear time out
?:
     btst ir_ta0ic
                               ; time out error ?
     jc
           Time_out
                               ; jump Time_out at time out
                               ; receive complete ?
     btst ri_ulc1
     jnc
     mov.w ulrb,r0
                               ; receive data read --> r0
     mov.b SRD1,r11
                               ; SRD1 data --> r11
     add.w #1,r3
                               ; r3 +1 increment
                               ; r3=2 ?
     cmp.w #2,r3
     jltu Read_SRD_loop
                               ; jump Read_SRD_loop at r3<2</pre>
;
               Loop_main
                               ; jump Loop_main
     jmp
;-----
     Clear SRD
:-----
Clear_SRD:
     and.b #10011100b,SRD1
                               ; SRD1 clear
     jmp
              Loop_main
                               ; jump Loop_main
;-----
    Read Lock Bit
;-----
Read_LB:
     mov.w #1,r3
                               ; receive number (r3=1)
Read_LB_loop:
     mov.b rll,ultb
                               ; data transfer
     bset ta0os
                               ; ta0 start
     mov.b #0,ta0ic
                               ; clear time out
?:
     btst ir_ta0ic
                               ; time out error ?
                               ; jump Time_out at time out
     jc
          Time_out
                               ; receive complete ?
     btst ri_ulc1
     jnc
     mov.w ulrb,r0
                               ; receive data read --> r0
     mov.w r3,a0
                               ; r3 --> a0
     mov.b r0l,addr_l[a0]
                               ; Store address
     add.w #1,r3
                               ; r3 +1 increment
     cmp.w #3,r3
                               ; r3=3 ?
     jltu Read_LB_loop
                               ; jump Read_LB_loop at r3<3</pre>
     jgtu Read_LB_end
                               ; jump Read_LB_end at r3>3
     mov.w #00aah,r1
                               ; dummy read LB status set
```



```
jmp
               Read_LB_loop
                               ; jump Read_LB_loop
Read_LB_end:
               Loop_main
                               ; jump Loop_main
 jmp
;-----
   Program Lock Bit
;-----
Program_LB:
     mov.w #1,r3
                               ; receive number (r3=1)
Program_LB_loop:
     mov.b rll,ultb
                               ; data transfer
     bset ta0os
                               ; ta0 start
     mov.b #0,ta0ic
                               ; clear time out
?:
     btst ir_ta0ic
                               ; time out error ?
           Time_out
     jc
                               ; jump Time_out at time out
                               ; receive complete ?
     btst ri_ulc1
     jnc
                             ; receive data read --> r0
     mov.w ulrb,r0
     mov.w r3,a0
                               ; r3 --> a0
     mov.b r0l,addr_l[a0]
                               ; Store address
     add.w #1,r3
                               ; r3 +1 increment
     cmp.w #4,r3
                               ; r3=4 ?
     jltu Program_LB_loop ; jump Program_LB_loop at r3<4
              cmp.b #0d0h,data
     ine
error
Program_LB_end:
    jmp
               Loop_main
                               ; jump Loop_main
;-----
      Version output
;-----
Ver_output:
     mov.w #0,a0
                               ; Version address offset (a0=0)
Ver_output_loop:
     mov.b ver[a0],ultb
                               ; Version data transfer
                               ; ta0 start
     bset ta0os
     mov.b #0,ta0ic
                               ; clear time out
?:
     btst ir_ta0ic
                               ; time out error ?
          Time_out
                               ; jump Time_out at time out
     jc
     btst ri_u1c1
                               ; receive complete ?
     jnc
     mov.w ulrb,r0
                               ; receive data read --> r0
     add.w #1,a0
                               ; a0 +1 increment
     cmp.w #8,a0
                               ; a0=8 ?
     jltu Ver_output_loop
                               ; jump Ver_output_loop at a0<8</pre>
Ver_output_end:
     jmp
              Loop_main
                               ; jump Loop_main
```

```
;-----
   Download
Download:
    mov.b #3,prcr
                            ; Protect off
    mov.w #0000h,pm0
                            ; wait off, single chip mode
    mov.b #02h,mcd
                            ; f2
    mov.b #20h,cm1
    mov.b #08h,cm0
    mov.b #0,prcr
                            ; Protect on
    jmp.a Download_program
                            ; jump Download_program
;-----
     Time_out
;-----
Time_out:
    bset sr9
                            ; SRD1 time out flag set
    jmp
             Command_err
                            ; jump Command_err at time out
;+ Subroutine : Initialize_2
Initialize_2:
                            ; check complete at r0=ffffh
    bset sr10
    bset srll
    bset blank
                            ; blank flag set
;-----
     UART1
Initialize_21:
;---- Function select register A0
   mov.b #10010000b,ps0
;---- Function select register B0
    mov.b #0000000b,ps10
;---- UART1 transmit/receive mode register
    mov.b #0,u1c1
                                 ; transmit/receive disable
    mov.b #0,u1mr
                                 ; ulmr reset
    mov.b #00001001b,u1mr
;
         |||||+++---- clock synchronous SI/O
          ||||+---- external clock
          ++++---- fixed
```

```
;---- UART1 transmit/receive control register 0
     mov.b #00000100b,u1c0
           |||| |++---- f1 select
           |||| +---- RTS select
           |||+---- CTS/RTS enabled
           |+---- falling edge select
           +---- LSB first
;---- UART transmit/receive control register 2
     mov.b #0000000b,ucon
           |||||++---- Transmit buffer empty
           ||||++---- Continuous receive mode disabled
           ||++---- CLK/CLKS normal
           |+---- CTS/RTS shared
           +---- fixed
;---- UART1 transmit/receive control register 1
     mov.b #00000101b,u1c1
           | \ | \ | \ | \ | +---- Transmission enabled
           |||| +----- Reception enabled
           ++++--- fixed
;-----
      Timer A0
;-----
;---- Timer A0 mode register
     mov.b #00000010b,ta0mr
           |||| +----- Pulse not output
           |||+---- One-shot start flag
           ||+---- fixed
           ++---- f1 select
     mov.b #0,ta0ic
                                 ; clear TAO interrupt flag
;;;;
     mov.w #6000-1,ta0
                                 ; set 300 usec at 20 MHz
          ta0s
     bset
     mov.b #0,ta0ic
                                 ; clear TAO interrupt flag changed 0629
     rts
     .end
```

### 3.8.2 Sample program when using M16C Flash Starter

```
System Name : Rewrite Program for M16C/80 BootLoader
  File Name : sample_UART.a30
  MCU : M3080xSGP-BL
Xin : 2M-20MHz (for UART mode )
;*-----*
 Copyright, 2001 MITSUBISHI ELECTRIC CORPORATION
   AND MITSUBISHI SEMICONDUCTOR SYSTEM CORPORATION
Include file
off
   .list
   .include
         sfr80.inc
                 ; SFR header include
          bl80.inc
                     ; Bootloader definition include
   .include
   .list
          on
Version table
.section rom,code
                     ; Download address
   .org
          0600h
          'VER.1.01'
                     ; Version infomation
   .byte
;+ Boot program start
Program_start:
    Initialize_1
;-----
   ldc
          #Istack,ISP
                     ; stack pointer set
;-----
  Processor mode register
   & System clock control register
;-----
CPU_set:
   mov.b #3,prcr
                     ; Protect off
   mov.w #00000011b,pm0
                     ; wait off, micro processor mode
                     ; f2
   mov.b #02h,mcd
   mov.b #20h,cm1
   mov.b #08h,cm0
                    ; data bus width 16bit
   mov.b #00001111b,ds
   mov.b #10101010b,wcr
                     ; all 2wait
   mov.b #0,prcr
                     ; Protect on
 _____
```

```
Transfer Program -- UART mode
; +
            (1) Main flow
                                                          +
            (2) Communication program for flash memory control
                                                          +
; +
Main flow - UART mode -
U Main:
     btst
           updata_f
                                  ; if "C"flag is "0", updata_f set "1"
     bmltu updata_f
                                        "C"flag
                                                 is "1", initialize
                 U_Main1
                                     if
execute(jump U_Main1)
                 U_Loop_main
     jmp
                                  ;
U Main1:
     bclr updata_f
     bclr
          freq_set1
                                  ; freq set flag clear
     bclr freq_set2
     mov.b #01111111b,data
                                  ; Initialize Baud rate
                                  ; UART mode Initialize
     jsr
                 Initialize_3
     mov.b #01000000b,r11
                                  ; counbter1,2 reset
     mov.b #10000000b,r1h
                                  ; receive data --> r0
     mov.w ulrb,r0
U_Loop_main:
                                  ; Transmission disabled
     bclr
           te_u1c1
                                  ; Reception enabled
     bset
           re_u1c1
?:
     btst
                                  ; receive complete ?
          ri_u1c1
     jz
     mov.w ulrb,r0
                                  ; receive data --> r0
     btst
           freq_set2
     jz
                 U_Freq_check
U_Command_check:
     cmp.b #0ffh,r0l
                                  ; Read
                                              (ffh)
     jeq
                 U_Read
     cmp.b #041h,r01
                                  ; Program
                                              (41h)
     jeq
                U_Program
     cmp.b #0a7h,r0l
                                  ; All erase
                                              (a7h)
     jeq
                U_All_erase
                                   ; Clear SRD
     cmp.b #050h,r01
                                              (50h)
     jeq
                U_Clear_SRD
     cmp.b #0fah,r0l
                                   ; Download
                                              (fah)
     jeq
                 U_Download
     cmp.b #070h,r01
                                  ; Read SRD
                                              (70h)
     jeq
                 U_Read_SRD
                                  ; Version out (fbh)
     cmp.b
           #0fbh,r01
     jeq
                 U_Ver_output
     cmp.b #0b0h,r0l
                                  ; Baud rate 9600bps (b0h)
     jeq
                 U_BPS_B0
                                  ; Baud rate 19200bps (b1h)
     cmp.b #0b1h,r01
     jeq
                 U_BPS_B1
                                   ; Baud rate 38400bps (b2h)
     cmp.b #0b2h,r01
```

```
jeq
                 U_BPS_B2
      cmp.b #0b3h,r01
                                   ; Baud rate 57600bps (b3h)
      jeq
            U_BPS_B3
      cmp.b #0b4h,r01
                                   ; Baud rate 115200bps (b4h)
            U_BPS_B4
                 jsr
      jmp
                 U_Loop_main
                                   ; jump U_Loop_main
;-----
      Read - UART mode -
;-----
U_Read:
     mov.w #0,r3
                                   ; receive number
     mov.b #0,addr_l
                                   ; addr_1 = 0
?:
     btst ri_ulc1
                                   ; receive complete ?
      jnc
     mov.w ulrb,r0
                                   ; receive data read --> r0
     add.w #1,r3
                                   ; r3 +1 increment
     mov.w r3,a0
                                   ; r3 --> a0
     mov.b r0l,addr_l[a0]
                                   ; Store address
     cmp.w #2,r3
                                   ; r3 = 2 ?
      jltu
                                   ; jump Read_loop at r3<2</pre>
;
     mov.w addr_1,a0
                                   ; addr_1,m --> a0
     mov.b addr_h,a1
                                   ; addr_h --> a1
     sha.l #16,a1
     add.l a0,a1
                                   ; al is address-data
     bclr
          re_u1c1
                                   ; Reception disabled
     bset te_ulc1
                                   ; Transmission enabled
U_Read_data:
     cmp.w #258,r3
                                   i r3 = 258?
      jz
                 U_Read_end
      ; Flash memory read & store to rll
     mov.b rll,ultb
                                   ; rll --> transmit buffer register
?:
     btst ti_u1c1
                                   ; transmit buffer empty ?
      jnc
     add.l #1,a1
                                   ; address increment
      add.w #1,r3
                                   ; counter increment
      jmp
                 U_Read_data
                                   ; jump U_Read_data
U_Read_end:
     btst txept_u1c0
                                   ; Transmit register empty ?
      jnc
                U_Read_end
     jmp
                 U_Loop_main
```

```
;-----
      Program - UART mode -
;-----
U_Program:
     mov.w #0,r3
                                   ; receive number
     mov.b #0,addr_l
                                   ; addr_1 = 0
     mov.w sum,crcd
                                    ; for Read check command
U_Program_loop:
     btst ri_ulc1
                                    ; receive complete ?
      jnc
           U_Program_loop
     mov.w ulrb,r0
                                   ; receive data read --> r0
     add.w #1,r3
                                   ; r3 +1 increment
     mov.w r3,a0
                                   ; r3 --> a0
     mov.b r01,addr_1[a0]
                                   ; Store address
                                   i r3 = 258?
      cmp.w #258,r3
      jltu U_Program_loop
                                    ; jump U_Program_loop at r3<258</pre>
     mov.w #0,r3
                                    ; writing number (r3=0)
U_Program_loop_2:
     mov.b addr_h,a1
                                    ; addr_h --> a1
     sha.l #16,a1
     mov.w r3,a0
                                    ; r3
                                            --> a0
     mov.w data[a0],r1
                                          --> r1
                                    ; data
     mov.w addr_l,a0
                                    ; addr_1,m --> a0
      add.l a0,a1
      ; data write
                                   ; for Read check command
     mov.b rll,crcin
     mov.b rlh,crcin
     add.w #2,addr_l
                                    ; address +2 increment
      add.w #2,r3
                                    ; writing number +2 increment
      cmp.w #255,r3
                                    ; r3 = 255 ?
      jltu U_Program_loop_2
                                    ; jump U_Program_loop_2 at r3<255</pre>
U_Program_end:
     mov.w crcd, sum
                                   ; for Read check command
            U_Loop_main
                                    ; jump U_Loop_main
;-----
           All erase ( unlock block ) - UART mode -
;-----
U_All_erase:
     btst ri_ulc1
                                   ; receive complete ?
      jnc
               U_All_erase
     mov.w ulrb,r0
                                   ; receive data read --> r0
     mov.w ulrb,r0 ; receive data read --> r0
cmp.b #0d0h,r0l ; Confirm command check
jne U_All_erase_end ; jump U_All_erase_end at Confirm command
error
      ; All erase
U_All_erase_end:
     jmp U_Loop_main ; jump U_Loop_main
```

```
;-----
   Read SRD - UART mode
;-----
U_Read_SRD:
    bclr re_u1c1
                                ; Reception disabled
    mov.w #0,r3
                                ; receive number (r3=0)
     mov.b #80h,r11
                                ; dummy SRD set
     bset te_ulc1
                                ; Transmission enabled
U_Read_SRD_loop:
                                ; rll --> transmit buffer register
     mov.b rll,ultb
?:
     btst ti_ulc1
                                ; transmit buffer empty ?
     jnc
     mov.b SRD1,r11
                                ; SRD1 data --> r11
     add.w #1,r3
                                ; r3 +1 increment
     cmp.w #2,r3
                                ; r3=2 ?
     jltu U_Read_SRD_loop
                               ; jump U_Read_SRD_loop at r3<2</pre>
U_Read_SRD_end:
     btst txept_u1c0
                                ; Transmit register empty ?
     jnc
               U_Read_SRD_end
     jmp
               U_Loop_main
                               ; jump U_Loop_main
;-----
      Clear SRD - UART mode
;-----
U_Clear_SRD:
     and.b #10010000b,SRD1
                               ; SRD1 clear
               U_Loop_main
                               ; jump U_Loop_main
     jmp
;-----
      Version output - UART mode -
;-----
U_Ver_output:
     mov.w #0,a0
                                ; Version address offset (a0=0)
                                ; Reception disabled
     bclr re_u1c1
     bset te_ulc1
                                ; Transmission enabled
U_Ver_loop:
     mov.b ver[a0],u1tb
                               ; Version data transfer
?:
     btst ti_ulc1
                                ; transmit buffer empty ?
     jnc
     add.w #1,a0
                                ; a0 +1 increment
                                i a0=8 ?
     cmp.w #8,a0
     jltu U_Ver_loop
                                ; jump U_Ver_loop at a0<8
U_Ver_end:
     btst txept_u1c0
                                ; Transmit register empty ?
     jnc
               U_Ver_end
                               ; jump U_Loop_main
     jmp
               U_Loop_main
```



```
;-----
   Download - UART mode -
;-----
U_Download:
     mov.b #3,prcr
                               ; Protect off
     mov.w #0000h,pm0
                               ; wait off, single chip mode
     mov.b #02h,mcd
                                ; £2
     mov.b #20h,cm1
     mov.b #08h,cm0
     mov.b #0,prcr
                               ; Protect on
     jmp.a U_Download_program
                               ; jump U_Download_program
;-----
      Baud rate change - UART mode
;-----
U_BPS_B0:
     mov.b baud,data
                               ; Baud rate 9600bps
     jmp U_BPS_SET
U_BPS_B1:
     mov.b baud+1,data
                               ; Baud rate 19200bps
              U_BPS_SET
     jmp
U_BPS_B2:
     mov.b baud+2,data
                                ; Baud rate 38400bps
           U_BPS_SET
     jmp
U_BPS_B3:
     mov.b baud+3,data
                               ; Baud rate 57600bps
     jmp
           U BPS SET
U_BPS_B4:
     mov.b baud+4,data
                                ; Baud rate 115200bps
U_BPS_SET:
     bclr re_ulc1
                                ; Reception disabled
                                ; Transmission enabled
     bset te_ulc1
     mov.b r01,u1tb
                                ; r0l --> transmit buffer register
                                ; transmit buffer empty ?
     btst ti_ulc1
     jnc
               ? -
?:
     btst txept_u1c0
     jnc
               ? –
                               ; Transmission disabled
     bclr te_u1c1
               U_blank_end
                               ; UART mode Initialize
     jsr
               U_Loop_main
                               ; jump U_Loo_main
     jmp
```



```
Freq check - UART mode -
U_Freq_check:
      bclr
          re_ulc1
                                    ; Reception disabled
      btst 0,r1h
                                    ; counter = 8 times
      jс
                  U_Freq_check_4
      btst
           freq_set1
      jс
                  U_Freq_check_1
      btst 5,r0h
                                    ; fer_ulrb
      jz
                  U_Freq_check_3
                  U_Freq_check_2
      jmp
U_Freq_check_1:
      cmp.b #00h,r01
                                    ; "00h"?
      jeq
              U_Freq_check_3
U_Freq_check_2:
                                    ; rll = counter1 or counter2
      or.b r1h,r1l
U_Freq_check_3:
      xor.b data,r11
                                    ; Baud = Baud xor rll
      mov.b rll,data
                                    ; data set
      mov.b r1h,r1l
      rot.b #-1,r11
      rot.b #-1,r1h
                                    ; counter sift
      rot.b #-1,r11
      jmp
                 U_Freq_check_6
U_Freq_check_4:
      btst freq_set1
                                    ; Baud get ?
               U_Freq_set_1
                                    ; Yes , finished
      jс
      bset freq_set1
      btst 5,r01
                                    ; fer_ulrb
      jz
                 U_Freq_check_5
      xor.b data,r1h
      mov.b r1h,data
U_Freq_check_5:
      mov.b data,data+1
                                    ; Min Baud --> data+1
      mov.b #01000000b,r11
                                    ; counter reset
      mov.b #1000000b,r1h
      mov.b #1000000b,data
                                    ; Reset
U_Freq_check_6:
                  U_blank_end
                                    ; UART mode Initialize
      jsr
?:
      btst p6_6
      jz
                  ?-
      jmp
                  U_Loop_main
U_Freq_set_1:
      cmp.b #00h,r01
                                    ; "00h"?
      jeq
                  U_Freq_set_2
      xor.b data,r1h
      mov.b rlh,data
U_Freq_set_2:
      bset freq_set2
      mov.b data,r11
                                    ; Max Baud --> data
      sub.b data+1,r11
      shl.b #-1,r11
      add.b data+1,r1l
```

```
mov.b rll,baud
                                  ; 9600bps
     shl.b #-1,r11
                                  ; 19200bps
     mov.b r11,baud+1
     shl.b #-1,r11
                                  ; 38400bps
     mov.b r11,baud+2
     mov.b baud,r01
                                  ; 57600bps
     mov.b #0,r0h
     divu.b #6
     mov.b r01,baud+3
mov.b baud+3,r01
                                  ; 115200bps
     shl.b #-1,r01
     mov.b r01,baud+4
     mov.b baud,data
     mov.b #0b0h,r01
                                 ; "B0h" set
                U_blank_end
     jsr
                                 ; UART mode Initialize
                 U_BPS_SET
     jmp
i+ Subroutine : Initialize_3 - UART mode
Initialize_3:
U_blank_end:
;+ UART1
;-----
;---- UART nit rate generator 1
     mov.w data,u1brg
U_Initialize_31:
;---- Function select register B0
     mov.b #0000000b,ps10
;---- Function select register A0
     mov.b #10010000b,ps0
                                        ; When you hope busy output OFF, set
"#1000000b"
;---- UART1 transmit/receive mode register
     mov.b #0,u1c1
                                        ; transmit/receive disable
     mov.b #0,u1mr
                                        ; ulmr reset
     mov.b #00000101b,u1mr
            |||||++---- transfer data 8 bit long
;
            |||||+---- Internal clock
            ||||+---- one stop bit
            ||++---- parity disabled
            |+---- sleep mode deselected
```



```
;---- UART1 transmit/receive control register 0
     mov.b #00000100b,u1c0
            |||||++---- f1 select
            ||||++---- RTS select
            |||+---- CRT/RTS enabled
            | | | +---- CMOS output(TxD)
            ++---- Must always be "0"
;---- UART transmit/receive control register 2
     mov.b #0000000b,ucon
            |||||++---- Transmit buffer empty
            |||+++---- Invalid
            ||----- Must always be "0"
            |+---- CTS/RTS shared
            +---- fixed
;---- UART1 transmit/received control register 1
     mov.b #0000000b,u1c1
            ||||||+---- Transmission disabled
            |||||||+----- Transmission enabled
            | \ | \ | \ | \ | \ | \ | Reception disabled
            ||||+---- Reception enabled
            ++++---- fixed
     rts
     .end
```

# 3.8.3 Include file sample for the sample program

It is include sample for the section of "3.8.1 Sample program when using MFW-1" and "3.8.2 Sample program when using M16C Flash Starter".

```
;* file name : definition of Download sample program *
; *
                     for M16C/80 Bootloader
; *
;* Version : 0.01 ( 2000- 8- 1 )
           for Bootloader Ver.1.00
  define of symbols
;-----
               .equ 000400h
Ram_TOP
               .equ 000400n
.equ 002a00h
Istack
                                     ;; Stack pointer
                      .equ 000400h ;; SB base
SB_base
Download_program .equ OffelOOh ;; Download
                                               function
                                                              top
address(Bootloader model Sync)
U_Download_program .equ Offe200h ;; Download function
                                                              top
address(Bootloader mode2 UART)
;
Vector .equ Offffdch
  .section memory,data
  .org Ram_TOP
                               ;; not use
SRD:
                .blkb 1
SRD1:
                .blkb 1
                                ;; SRD1
                      10
                                 ;; version infomation
ver:
                .blkb
                      1
SF:
                .blkb
                                ;; status flag
                .blkb 4
                                ;;
unuse:
                .blkb 1 .blkb 1 .blkb 1
addr_1:
                               ;; address L
addr_m:
                                ;; address M
                                ;; address H
addr_h:
                .blkb 300
data:
                                ;; data buffer
buff:
                .blkb 20
                                ;;
                     .blkb 1 ;; not use
ID err:
                .blkb 2
sum:
                                ;;
                .blkb 5
baud:
                                ;;
                     .blkb 2 ;; not use
BY sts:
```



```
.btequ 0,SRD1
sr8
                                              ;;
                      .btequ 1,SRD1
.btequ 2,SRD1
.btequ 3,SRD1
.btequ 4,SRD1
.btequ 5,SRD1
sr9
                                              ;; Time out bit
sr10
                                            ;; ID check(for Internal flash memory)
                                            ;; ID check(for Internal flash memory)
sr11
                                             ;; check sum bit
sr12
sr13
                       .btequ 5,SRD1
                                              ;;
                       .btequ 6,SRD1
                                              ;;
sr14
                       .btequ 7,SRD1
                                              ;; download check bit
sr15
                       .btequ 0,SF
ram_check
                                              ;; not use
                      .btequ 1,SF
blank
                                              ;; not use
old_mode
                      .btequ 2,SF
                                             ;; not use
                      .btequ 3,SF
freq_set1
                                             ;;
freq_set2
                       .btequ 4,SF
                                              ;;
                       .btequ 5,SF
                                              ;; download flag
updata_f
;
```

| 1/     | • •     |       |    |      |          |         |       |
|--------|---------|-------|----|------|----------|---------|-------|
| Keep   | satety  | tirst | ın | vour | CITCUII  | . desic | ากรเ  |
| I VOOP | JULIOLY | 11101 |    | you  | OII OUII |         | 41 10 |

• Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.
- Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- All information contained in these materials, including product data, diagrams, charts, programs and
  algorithms represents information on products at the time of publication of these materials, and are
  subject to change by Mitsubishi Electric Corporation without notice due to product improvements or
  other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or
  an authorized Mitsubishi Semiconductor product distributor for the latest product information before
  purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Semiconductor home page (http://www.mitsubishichips.com).
- When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device
  or system that is used under circumstances in which human life is potentially at stake. Please contact
  Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when
  considering the use of a product contained herein for any specific purposes, such as apparatus or
  systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.