









**DS90LT012A, DS90LV012A** 

SNLS141E - AUGUST 2002 - REVISED MARCH 2024

# DS90LV012A / DS90LT012A 3-V LVDS Single CMOS Differential Line Receiver

#### 1 Features

- Compatible with ANSI TIA/EIA-644-A Standard
- >400 Mbps (200 MHz) switching rates
- 100 ps differential skew (typical)
- 3.5 ns maximum propagation delay
- Integrated line termination resistor (102 $\Omega$  typical)
- Single 3.3V power supply design (2.7V to 3.6V
- Power down high impedance on LVDS inputs
- Accepts small swing (350 mV typical) differential signal levels
- LVDS receiver inputs accept LVDS/BLVDS/ LVPECL inputs
- Supports open, short and terminated input fail-safe
- Pinout simplifies PCB layout
- Low Power Dissipation (10mW typical@ 3.3V static)
- SOT-23 5-lead package
- Leadless WSON-8 package (3x3 mm body size)
- Electrically similar to the DS90LV018A
- Fabricated with advanced CMOS process technology
- Industrial temperature operating range (-40°C to +85°C)



## 2 Description

The DS90LV012A and DS90LT012A are single CMOS differential line receivers designed for applications requiring ultra low power dissipation, low noise, and high data rates. The devices are designed to support data rates in excess of 400 Mbps (200 MHz) utilizing Low Voltage Differential Swing (LVDS) technology

The DS90LV012A and DS90LT012A accept low voltage (350 mV typical) differential input signals and translates them to 3-V CMOS output levels. The receivers also support open, shorted, and terminated  $(100\Omega)$  input fail-safe. The receiver output will be HIGH for all fail-safe conditions. The DS90LV012A has a pinout designed for easy PCB layout. The DS90LT012A includes an input line termination resistor for point-to-point applications.

The DS90LV012A and DS90LT012A, and companion LVDS line driver provide a new alternative to high power PECL/ECL devices for high speed interface applications.

#### **Device Information**

| _           | e vice informatio      | ••                |  |  |  |  |
|-------------|------------------------|-------------------|--|--|--|--|
| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |  |  |
| DS90LV012A  | WSON-8, SOT-23<br>DBV  | 3.00 mm x 3.00 mm |  |  |  |  |
| DS90LT012A  | WSON-8, SOT-23<br>DBV  | 3.00 mm x 3.00 mm |  |  |  |  |

For all available packages, see the orderable addendum at the end of the datasheet.





# **Table of Contents**

| 1 Features1                           | 7.2 Typical Application10                               |
|---------------------------------------|---------------------------------------------------------|
| 2 Description1                        | 8 Power Supply Recommendations11                        |
| 3 Pin Configuration and Functions3    | 9 Layout11                                              |
| 4 Specifications4                     | 9.1 Layout Guidelines11                                 |
| 4.1 Absolute Maximum Ratings4         | 9.2 Differential Traces11                               |
| 4.2 Recommended Operating Conditions4 | 9.3 Cables and Connectors, General Comments 11          |
| 4.3 Electrical Characteristics5       | 10 Device and Documentation Support12                   |
| 4.4 Switching Characteristics6        | 10.1 Receiving Notification of Documentation Updates 12 |
| 5 Parameter Measurement Information7  | 10.2 Support Resources12                                |
| 6 Detailed Description8               | 10.3 Trademarks                                         |
| 6.1 Functional Block Diagram8         | 10.4 Electrostatic Discharge Caution12                  |
| 6.2 Feature Description8              | 10.5 Glossary12                                         |
| 6.3 Device Functional Modes9          | 11 Revision History 12                                  |
| 7 Application and Implementation10    | 12 Mechanical, Packaging, and Orderable                 |
| 7.1 Application Information           | Information12                                           |



# 3 Pin Configuration and Functions



Figure 3-1. Top View See Package Number DBV (R-PDSO-G5)



Figure 3-2. Top View See Package Number NGK0008A

**Table 3-1. Pin Functions & Descriptions** 

| Package P | in Number | PIN Name | Description                      |  |  |  |  |  |  |  |
|-----------|-----------|----------|----------------------------------|--|--|--|--|--|--|--|
| SOT-23    | WSON      | FIN Name | Description                      |  |  |  |  |  |  |  |
| 4         | 1         | IN-      | Inverting receiver input pin     |  |  |  |  |  |  |  |
| 3         | 3         | IN+      | Non-inverting receiver input pin |  |  |  |  |  |  |  |
| 5         | 8         | TTL OUT  | Receiver output pin              |  |  |  |  |  |  |  |
| 1         | 6         | $V_{DD}$ | Power supply pin, +3.3V ± 0.3V   |  |  |  |  |  |  |  |
| 2         | 2 2, 7    |          | Ground pin                       |  |  |  |  |  |  |  |
|           | 4, 5      | NC       | No connect                       |  |  |  |  |  |  |  |



## 4 Specifications

## 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                       | MIN  | MAX   | UNIT  |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>DD</sub> )     | -0.3 | 4     | V     |
| Input Voltage (IN+, IN−)              | -0.3 | 3.9   | V     |
| Output Voltage (TTL OUT)              | -0.3 | 0.3   | V     |
| Output Short Circuit Current          |      | -100  | mA    |
| Package Power Dissipation             |      | 25    | °C    |
| NGK Package                           |      | 2.26  | W     |
| Derate NGK Package                    | 18.1 | 25    | mW/°C |
| Thermal resistance $(\theta_{JA})$    |      | 55.3  | C/W   |
| DBV Package                           |      | 902   | mW    |
| Derate DBV Package                    | 7.22 | 25    | mW/°C |
| Thermal resistance $(\theta_{JA})$    |      | 138.5 | °C/W  |
| Storage temperature, T <sub>stg</sub> | -65  | 150   | °C    |
| Lead Temperature Soldering (4 sec.)   |      | 260   | °C    |
| Junction Temperature                  |      | 150   | °C    |
| ESD Ratings <sup>(2)</sup>            |      | •     |       |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. Section 4.3 specifies conditions of device operation.

- (2) ESD Ratings:
  - DS90LV012A:
    - HBM (1.5 kΩ, 100 pF) ≥ 2kV
    - EIAJ (0Ω, 200 pF) ≥ 900V
    - CDM ≥ 2000V
    - IEC direct (330Ω, 150 pF) ≥ 5kV
  - DS90LT012A:
    - HBM (1.5 kΩ, 100 pF) ≥ 2kV
    - EIAJ (0Ω, 200 pF) ≥ 700V
    - CDM ≥ 2000V
    - IEC direct (330Ω, 150 pF) ≥ 7kV

## 4.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                  | MIN  | NOM  | MAX  | UNIT |
|--------------------------------------------------|------|------|------|------|
| Supply Voltage (V <sub>DD</sub> )                | +2.7 | +3.3 | +3.6 | V    |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40  | 25   | +85  | °C   |

Product Folder Links: DS90LT012A DS90LV012A



### 4.3 Electrical Characteristics

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (1) (2)

| PARAMETER        |                                              | TES                         | CONDITIONS                                           | PIN             | MIN  | TYP  | MAX                    | UNIT |
|------------------|----------------------------------------------|-----------------------------|------------------------------------------------------|-----------------|------|------|------------------------|------|
| V <sub>TH</sub>  | Differential Input High Threshold            |                             | he specified common                                  | IN+, IN-        |      | -30  | 0                      | mV   |
| V <sub>TL</sub>  | Differential Input Low Threshold             | mode voltage                | (V <sub>CM</sub> ) range. <sup>(3)</sup>             |                 | -100 | -30  |                        | mV   |
| V <sub>CM</sub>  | Common-Mode Voltage                          | V <sub>DD</sub> = 2.7V, V   | V <sub>DD</sub> = 2.7V, V <sub>ID</sub> = 100mV      |                 | 0.05 |      | 2.35                   | V    |
|                  |                                              | $V_{DD} = 3.0V \text{ to}$  | 3.6V, V <sub>ID</sub> = 100mV                        |                 | 0.05 |      | V <sub>DD</sub> - 0.3V | V    |
| I <sub>IN</sub>  | Input Current (DS90LV012A)                   | V <sub>IN</sub> = +2.8V     | V <sub>DD</sub> = 3.6V or 0V                         |                 | -10  | ±1   | +10                    | μΑ   |
|                  |                                              | V <sub>IN</sub> = 0V        |                                                      |                 | -10  | ±1   | +10                    | μΑ   |
|                  |                                              | V <sub>IN</sub> = +3.6V     | V <sub>DD</sub> = 0V                                 |                 | -20  |      | +20                    | μA   |
| ΔI <sub>IN</sub> | Change in Magnitude of I <sub>IN</sub>       | V <sub>IN</sub> = +2.8V     | V <sub>DD</sub> = 3.6V or 0V                         |                 |      | 4    |                        | μA   |
|                  |                                              | V <sub>IN</sub> = 0V        |                                                      |                 |      | 4    |                        | μA   |
|                  |                                              | V <sub>IN</sub> = +3.6V     | V <sub>DD</sub> = 0V                                 |                 |      | 4    |                        | μA   |
| I <sub>IND</sub> | Differential Input Current                   | $V_{IN+} = +0.4V,$          | V <sub>IN+</sub> = +0.4V, V <sub>IN-</sub> = +0V     |                 |      | 0.0  |                        |      |
|                  | (DS90LT012A)                                 | V <sub>IN+</sub> = +2.4V,   | V <sub>IN+</sub> = +2.4V, V <sub>IN-</sub> = +2.0V   |                 |      | 3.9  | 4.4                    | mA   |
| R <sub>T</sub>   | Integrated Termination Resistor (DS90LT012A) |                             |                                                      |                 |      | 102  |                        | Ω    |
| C <sub>IN</sub>  | Input Capacitance                            | IN+ = IN- = G               | SND                                                  |                 |      | 3    |                        | pF   |
| V <sub>OH</sub>  | Output High Voltage                          | I <sub>OH</sub> = -0.4 mA   | I <sub>OH</sub> = -0.4 mA, V <sub>ID</sub> = +200 mV |                 | 2.4  | 3.1  |                        | V    |
|                  |                                              | $I_{OH} = -0.4 \text{ m/s}$ | I <sub>OH</sub> = -0.4 mA, Inputs terminated         |                 |      | 3.1  |                        | V    |
|                  |                                              | $I_{OH} = -0.4 \text{ m/s}$ | I <sub>OH</sub> = -0.4 mA, Inputs shorted            |                 |      | 3.1  |                        | V    |
| V <sub>OL</sub>  | Output Low Voltage                           | I <sub>OL</sub> = 2 mA, V   | I <sub>OL</sub> = 2 mA, V <sub>ID</sub> = -200 mV    |                 |      | 0.3  | 0.5                    | V    |
| I <sub>OS</sub>  | Output Short Circuit Current                 | V <sub>OUT</sub> = 0V (4)   | V <sub>OUT</sub> = 0V <sup>(4)</sup>                 |                 | -15  | -50  | -100                   | mA   |
| V <sub>CL</sub>  | Input Clamp Voltage                          | I <sub>CL</sub> = −18 mA    |                                                      |                 |      | -0.7 |                        | V    |
| I <sub>DD</sub>  | No Load Supply Current                       | Inputs Open                 |                                                      | V <sub>DD</sub> |      | 5.4  | 9                      | mA   |

<sup>(1)</sup> Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground unless otherwise specified (such as V<sub>ID</sub>).

All typicals are given for:  $V_{DD} = +3.3V$  and  $T_A = +25^{\circ}C$ ..

V<sub>DD</sub> is always higher than IN+ and IN− voltage. IN+ and IN− are allowed to have voltage range −0.05V to +2.35V when V<sub>DD</sub> = 2.7V and  $|V_{ID}|/2$  to  $V_{DD}$  = 0.3V when  $V_{DD}$  = 3.0V to 3.6V.  $V_{ID}$  is not allowed to be greater than 100 mV when  $V_{CM}$  = 0.05V to 2.35V when  $V_{DD}$  = 2.7V or when  $V_{CM}$  =  $|V_{ID}|/2$  to  $V_{DD}$  - 0.3V when  $V_{DD}$  = 3.0V to 3.6V. Output short circuit current ( $I_{OS}$ ) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted

at a time, do not exceed maximum junction temperature specification.



## 4.4 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                   | PARAMETER                                                            | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|-------------------|----------------------------------------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low                           | C <sub>L</sub> = 15 pF      | 1.0 | 1.8 | 3.5 | ns   |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High                           | V <sub>ID</sub> = 200 mV    | 1.0 | 1.7 | 3.5 | ns   |
| t <sub>SKD1</sub> | Differential Pulse Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub>   (3) | (Figure 5-1 and Figure 5-2) | 0   | 100 | 400 | ps   |
| t <sub>SKD3</sub> | Differential Part to Part Skew (4)                                   |                             | 0   | 0.3 | 1.0 | ns   |
| t <sub>SKD4</sub> | Differential Part to Part Skew (5)                                   |                             | 0   | 0.4 | 1.5 | ns   |
| t <sub>TLH</sub>  | Rise Time                                                            |                             |     | 350 | 800 | ps   |
| t <sub>THL</sub>  | Fall Time                                                            |                             |     | 175 | 800 | ps   |
| f <sub>MAX</sub>  | Maximum Operating Frequency (6)                                      |                             | 200 | 250 |     | MHz  |

- (1) C<sub>L</sub> includes probe and jig capacitance.
- (2) Generator waveform for all tests unless otherwise specified: f = 1 MHz, Z<sub>O</sub> = 50Ω, t<sub>r</sub> and t<sub>f</sub> (0% to 100%) ≤ 3 ns for IN±.
- (3) t<sub>SKD1</sub> is the magnitude difference in differential propagation delay time between the positive-going-edge and the negative-going-edge of the same channel.
- (4) t<sub>SKD3</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices at the same V<sub>DD</sub> and within 5°C of each other within the operating temperature range.
- (5) t<sub>SKD4</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over the recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as |Max Min| differential propagation delay.
- (6) f<sub>MAX</sub> generator input conditions: t<sub>r</sub> = t<sub>f</sub> < 1 ns (0% to 100%), 50% duty cycle, differential (1.05V to 1.35 peak to peak). Output criteria: 60%/40% duty cycle, V<sub>OL</sub> (max 0.4V), V<sub>OH</sub> (min 2.4V), load = 15 pF (stray plus probes). The parameter is ensured by design. The limit is based on the statistical analysis of the device over the PVT range by the transition times (t<sub>TLH</sub> and t<sub>THL</sub>).

Product Folder Links: DS90LT012A DS90LV012A



## **5 Parameter Measurement Information**



Figure 5-1. Receiver Propagation Delay and Transition Time Test Circuit



Figure 5-2. Receiver Propagation Delay and Transition Time Waveforms



## **6 Detailed Description**

## 6.1 Functional Block Diagram



Figure 6-1. DS90LV012A Top View



Figure 6-2. DS90LT012A Top View

## **6.2 Feature Description**

#### 6.2.1 Termination

#### DS90LV012A:

Use a termination resistor which best matches the differential impedance or your transmission line. The resistor should be between  $90\Omega$  and  $130\Omega$ . Remember that the current mode outputs need the termination resistor to generate the differential voltage. LVDS will not work without resistor termination. Typically, connecting a single resistor across the pair at the receiver end will suffice.

Surface mount 1% - 2% resistors are the best. PCB stubs, component lead, and the distance from the termination to the receiver inputs should be minimized. The distance between the termination resistor and the receiver should be < 10mm (12mm MAX).

#### DS90LT012A:

The DS90LT012A integrates the terminating resistor for point-to-point applications. The resistor value will be between  $90\Omega$  and  $133\Omega$ .

#### 6.2.2 Threshold

The LVDS Standard (ANSI/TIA/EIA-644-A) specifies a maximum threshold of  $\pm 100$ mV for the LVDS receiver. The DS90LV012A and DS90LT012A support an enhanced threshold region of -100mV to 0V. This is useful for fail-safe biasing. The threshold region is shown in the Voltage Transfer Curve (VTC) in Figure 6-3. The typical DS90LV012A or DS90LT012A LVDS receiver switches at about -30mV. Note that with  $V_{ID} = 0$ V, the output will be in a HIGH state. With an external fail-safe bias of  $\pm 25$ mV applied, the typical differential noise margin is now the difference from the switch point to the bias point. In the example below, this would be  $\pm 5$ mV of Differential Noise Margin ( $\pm 25$ mV – ( $\pm 30$ mV)). With the enhanced threshold region of  $\pm 100$ mV to 0V, this small external fail-safe biasing of  $\pm 25$ mV (with respect to 0V) gives a DNM of a comfortable  $\pm 100$ mV. With the standard threshold region of  $\pm 100$ mV, the external fail-safe biasing would need to be  $\pm 25$ mV with respect to  $\pm 100$ mV or  $\pm 125$ mV, giving a DNM of  $\pm 155$ mV which is stronger fail-safe biasing than is necessary for the DS90LV012A or DS90LT012A. If more DNM is required, then a stronger fail-safe bias point can be set by changing resistor values.



Figure 6-3. VTC of the DS90LV012A and DS90LT012A LVDS Receivers

#### 6.2.3 Fail-Safe Feature

The LVDS receiver is a high gain, high speed device that amplifies a small differential signal (20mV) to CMOS logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver's internal fail-safe circuitry is designed to source/sink a small amount of current, providing fail-safe protection (a stable known state of HIGH output voltage) for floating, terminated or shorted receiver inputs.

- 1. **Open Input Pins.** The DS90LV012A and DS90LT012A are single receiver devices. It is not required to tie the receiver inputs to ground or any supply voltage. Internal failsafe circuitry will ensure a HIGH, stable output state for open inputs.
- 2. Terminated Input. If the driver is disconnected (cable unplugged), or if the driver is in a power-off condition, the receiver output will again be in a HIGH state, even with the end of cable 100Ω termination resistor across the input pins. The unplugged cable can become a floating antenna which can pick up noise. If the cable picks up more than 10mV of differential noise, the receiver may see the noise as a valid signal and switch. To insure that any noise is seen as common-mode and not differential, a balanced interconnect should be used. Twisted pair cable will offer better balance than flat ribbon cable.
- 3. **Shorted Inputs.** If a fault condition occurs that shorts the receiver inputs together, thus resulting in a 0V differential input voltage, the receiver output will remain in a HIGH state. Shorted input fail-safe is not supported across the common-mode range of the device (GND to 2.4V). It is only supported with inputs shorted and no external common-mode voltage applied.

External lower value pull up and pull down resistors (for a stronger bias) may be used to boost fail-safe in the presence of higher noise levels. The pull up and pull down resistors should be in the  $5k\Omega$  to  $15k\Omega$  range to minimize loading and waveform distortion to the driver. The common-mode bias point should be set to approximately 1.2V (less than 1.75V) to be compatible with the internal circuitry.

The DS90LV012A and DS90LT012A are compliant to the original ANSI EIA/TIA-644 specification and is also compliant to the new ANSI EIA/TIA-644-A specification with the exception the newly added  $\Delta I_{IN}$  specification. Due to the internal fail-safe circuitry,  $\Delta I_{IN}$  cannot meet the 6 $\mu$ A maximum specified. This exception will not be relevant unless more than 10 receivers are used.

Additional information on fail-safe biasing of LVDS devices may be found in AN-1194 (SNLA051).

#### 6.2.4 Probing LVDS Transmission Lines

Always use high impedance (>  $100k\Omega$ ), low capacitance (< 2 pF) scope probes with a wide bandwidth (1 GHz) scope. Improper probing will give deceiving results.

### **6.3 Device Functional Modes**

Table 6-1. Truth Table

| INPUTS                                  | OUTPUT  |
|-----------------------------------------|---------|
| [IN+] - [IN-]                           | TTL OUT |
| V <sub>ID</sub> ≥ 0V                    | Н       |
| V <sub>ID</sub> ≤ −0.1V                 | L       |
| Full Fail-safe OPEN/SHORT or Terminated | Н       |

## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 7.1 Application Information

General application guidelines and hints for LVDS drivers and receivers may be found in the following application notes: LVDS Owner's Manual (SNLA187), AN-808 (SNLA028), AN-977 (SNLA166), AN-971 (SNLA165), AN-916 (SNLA219), AN-805 (SNOA233), AN-903 (SNLA034).

LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in . This configuration provides a clean signaling environment for the fast edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically the characteristic impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  should be selected to match the media, and is located as close to the receiver input pins as possible. The termination resistor converts the driver output (current mode) into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The DS90LV012A and DS90LT012A differential line receivers are capable of detecting signals as low as 100 mV, over a  $\pm 1V$  common-mode range centered around  $\pm 1.2V$ . This is related to the driver offset voltage which is typically  $\pm 1.2V$ . The driven signal is centered around this voltage and may shift  $\pm 1V$  around this center point. The  $\pm 1V$  shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise, or a combination of the two. The AC parameters of both receiver input pins are optimized for a recommended operating input voltage range of 0V to  $\pm 1.4V$  (measured from each pin to ground). The device will operate for receiver input voltages up to  $\pm 1.4V$  (measured from each pin to ground). The device will operate for receiver input voltages up to  $\pm 1.4V$  (measured from each pin to ground). The device will operate for receiver input voltages up to  $\pm 1.4V$  (measured from each pin to ground).

#### 7.2 Typical Application



Figure 7-1. Balanced System Point-to-Point Application (DS90LV012A)



Figure 7-2. Balanced System Point-to-Point Application (DS90LT012A)

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## 8 Power Supply Recommendations

Bypass capacitors must be used on power pins. Use high frequency ceramic (surface mount is recommended)  $0.1\mu F$  and  $0.001\mu F$  capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed circuit board will improve decoupling. Multiple vias should be used to connect the decoupling capacitors to the power planes. A  $10\mu F$  (35V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board between the supply and ground.

## 9 Layout

## 9.1 Layout Guidelines

Use at least 4 PCB board layers (top to bottom): LVDS signals, ground, power, TTL signals.

Isolate TTL signals from LVDS signals, otherwise the TTL signals may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by a power/ground plane(s).

Keep drivers and receivers as close to the (LVDS port side) connectors as possible.

For PC board considerations for the WSON package, please refer to application note AN-1187 "Leadless Leadframe Package" (SNOA401). It is important to note that to optimize signal integrity (minimize jitter and noise coupling), the WSON thermal land pad, which is a metal (normally copper) rectangular region located under the package, should be attached to ground and match the dimensions of the exposed pad on the PCB (1:1 ratio).

#### 9.2 Differential Traces

Use controlled impedance traces which match the differential impedance of your transmission medium (ie. cable) and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs should be < 10mm long). This will help eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1mm apart radiate far less noise than traces 3mm apart since magnetic field cancellation is much better with the closer traces. In addition, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver.

Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result! (Note that the velocity of propagation,  $v = c/E_r$  where c (the speed of light) = 0.2997mm/ps or 0.0118 in/ps). Do not rely solely on the autoroute function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number of vias and other discontinuities on the line.

Avoid 90° turns (these cause impedance discontinuities). Use arcs or 45° bevels.

Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable.

### 9.3 Cables and Connectors, General Comments

When choosing cable and connectors for LVDS it is important to remember:

Use controlled impedance media. The cables and connectors you use should have a matched differential impedance of about  $100\Omega$ . They should not introduce major impedance discontinuities.

Balanced cables (e.g. twisted pair) are usually better than unbalanced cables (ribbon cable, simple coax) for noise reduction and signal quality. Balanced cables tend to generate less EMI due to field canceling effects and also tend to pick up electromagnetic radiation a common-mode (not differential mode) noise which is rejected by the receiver.

For cable distances < 0.5M, most cables can be made to work effectively. For distances  $0.5M \le d \le 10M$ , CAT 3 (category 3) twisted pair cable works well, is readily available and relatively inexpensive.

## 10 Device and Documentation Support

## 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 10.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 11 Revision History

| Changes from Revision D (April 2013) to Revision E (March 2024)                                |        |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------|--------|--|--|--|--|--|--|--|
| Updated the numbering format for tables, figures, and cross-references throughout the document |        |  |  |  |  |  |  |  |
| Changes from Revision C (March 2008) to Revision D (April 2013)                                | Page   |  |  |  |  |  |  |  |
| Changed layout of National Data Sheet to TI format                                             | 1<br>1 |  |  |  |  |  |  |  |
| Changed layout of Mational Bata Officer to 11 format                                           |        |  |  |  |  |  |  |  |

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DS90LT012A DS90LV012A

23-May-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                |              |              |
| DS90LT012ATMF/NOPB    | Active | Production    | SOT-23 (DBV)   5 | 1000   LARGE T&R      | Yes  | SN            | Level-1-260C-UNLIM | -40 to 85    | N03          |
| DS90LT012ATMF/NOPB.A  | Active | Production    | SOT-23 (DBV)   5 | 1000   LARGE T&R      | Yes  | SN            | Level-1-260C-UNLIM | -40 to 85    | N03          |
| DS90LV012ATMF/NOPB    | Active | Production    | SOT-23 (DBV)   5 | 1000   SMALL T&R      | Yes  | SN            | Level-1-260C-UNLIM | -40 to 85    | N02          |
| DS90LV012ATMF/NOPB.A  | Active | Production    | SOT-23 (DBV)   5 | 1000   SMALL T&R      | Yes  | SN            | Level-1-260C-UNLIM | -40 to 85    | N02          |
| DS90LV012ATMFX/NO.A   | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | SN            | Level-1-260C-UNLIM | -40 to 85    | N02          |
| DS90LV012ATMFX/NOPB   | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | SN            | Level-1-260C-UNLIM | -40 to 85    | N02          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Sep-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device              | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90LT012ATMF/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| DS90LV012ATMF/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| DS90LV012ATMF/NOPB  | SOT-23          | DBV                | 5 | 1000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| DS90LV012ATMFX/NOPB | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| DS90LV012ATMFX/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |







\*All dimensions are nominal

| 7 III dill'orio di Ciricini di |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| DS90LT012ATMF/NOPB             | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| DS90LV012ATMF/NOPB             | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| DS90LV012ATMF/NOPB             | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| DS90LV012ATMFX/NOPB            | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| DS90LV012ATMFX/NOPB            | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated