# Freescale Semiconductor User's Guide

Document Number: MPC5746REVB176UG Rev. 1.6, 9/2015



# Qorivva MPC5746R-176DS/252DS Evaluation Board (EVB) User's Guide

by: Bill Terry32-bit Automotive Applications

### 1 Introduction

This document describes the Qorivva MPC5746R evaluation board (EVB) for the 176LQFP, the 252MAPBGA, and the 144LQFP packages. The EVB is targeted at providing a platform for the evaluation and development of the MPC5746R automotive MCU, facilitating hardware and software development as well as debugging. Settings for switches, jumpers, LEDs, and push-buttons are shown for basic operation of the prototype version of the EVB.

This document is preliminary and is subject to change without notice.

### 2 Features

The EVB provides the following primary features listed below:

 Standalone operation or use with the optional MPC57XXXMB main board

#### **Contents**

|   | Intro | oduction                            |
|---|-------|-------------------------------------|
|   | Fea   | tures                               |
|   | Mod   | dular concept                       |
|   | EVE   | 3 configuration                     |
|   | 4.1   | Methods of operation                |
|   | 4.2   | Power source                        |
|   | 4.3   | Clock Configuration Options 5       |
|   | 4.4   | Micro Second Channel Connections 5  |
|   | 4.5   | ADC Channel Filters 6               |
|   | 4.6   | SIPI Interface7                     |
|   | 4.7   | JTAG Interface                      |
|   | 4.8   | I/O Connectivity and Port Routing 9 |
|   | Res   | et switches                         |
|   | LED   | 0s                                  |
|   | Tes   | t points                            |
|   | EVE   | 3 Top View                          |
|   | Sch   | ematics                             |
| 0 | EVE   | 3 Errata                            |
| 1 | Rev   | rision history 17                   |



#### Modular concept

- Socketed MPC5746R in 176-pin LQFP package, 144-pin LQFP package, or 252MAPBGA package
- Power options
  - Power supplied via the two interface connectors when using the EVB with the optional

#### MPC57XXXMMB main board

- Power supplied via terminal block when using the EVB in standalone configuration
- Debug and trace
  - debug via JTAG connector
  - Trace using internal trace memory
- Clocks
  - 20 MHz crystal
  - SMA connector for external clock
  - Oscillator
- MicroSecond Channel
  - SAMTECH connector providing easy connection to microsecond channel pins
- I/O connectivity
  - Access to all port pins when using the EVB with the optional MPC57XXXMB main board— Access to SCI, CAN, LIN, and UART physical interfaces when using the EVB with the optional MPC57XXXMB main board
- Switches
  - Power-on reset
- LEDs for power indication
- Test points

### 3 Modular concept

The MPC5746R-176DS/252DS/144DS is part of a modular EVB hardware system that consists of:

- A common main board that provides power and access to common communication interfaces and the MCU I/O port pins. The MPC5746R-176DS/252DS/144DS is compatible with the MPC57XXXMB main board.
- A package-specific EVB to support all available production package types of the MPC5746R<sup>1</sup>.

#### NOTE

The MPC57XXXMB User Guide should be obtained to provide additional configuration information when used with the MPC5746-xxxDS.

See Figure 1., "MPC5746R EVB and main board system" for an illustration of the modular EVB hardware system concept.

Qorivva MPC5746R-176DS/252DS Evaluation Board (EVB) User's Guide, Rev. 1.6

<sup>1.</sup> The MPC5746R Emulation Device (ED) requires separate hardware that may be ordered through your Freescale Salesperson or Representative.



Figure 1. MPC5746R EVB and main board system

This section provides information on how to configure the jumper settings on the EVB. Default settings are marked as such.

### 4.1 Methods of operation

Power to the EVB is supplied by one of two options:

- 1. The MPC57XXXMB main board generates the 5 V/3.3 V/1.25 V supplies and provides these to the EVB via the interface connectors.
- 2. In standalone configuration, external 5 V/3.3 V/1.25 V supplies are provided to the EVB via the terminal block. (This option provides minimal access to I/O)

#### 4.2 Power source

The default jumper settings are configured for using the EVB with the MPC57XXXMB main board. Power is supplied from the main board to the EVB via the two interface connectors.

The EVB can also operate as a standalone device, where power can be supplied from an external power source.

Table 1 summarizes the jumper settings for the available power options.

Jumper Setting Description

J23 Choose one:
1-2 ON
2-3 ON

Setting Description

Main IO Voltage Supply - VDD\_HV\_IO\_MAIN
5V supply from motherboard (default)
5V supply from external source

Table 1. Jumper Settings — Power Options

Qorivva MPC5746R-176DS/252DS Evaluation Board (EVB) User's Guide, Rev. 1.6

Table 1. Jumper Settings — Power Options (continued)

| Jumper | Setting                                                       | Description                                                                                                                                                          |
|--------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J19    | Choose one:<br>1-3 ON<br>7-9 ON<br>3-4 ON<br>7-8 ON           | Low voltage power select - VDD_LV_SELECT 3.3V mother board supply (default) 5.0V mother board supply 3.3V external supply 5.0V external supply                       |
| J18    | Choose one:<br>3-5 ON<br>3-4 ON<br>1-3 ON                     | Low voltage core select - VDD_LV 1.25V external supply 1.25V internal regulator supply 1.25V mother board supply (default)                                           |
| J22    | Choose one:<br>1-2 ON<br>2-3 ON                               | SAR ADC Voltage Supply - VDD_HV_ADV_SAR 5.0V mother board supply (default) 5.0V external supply                                                                      |
| J8     | Choose one:<br>1-2 ON<br>2-3 ON                               | SD ADC Voltage Supply - VDD_HV_ADV_SD 5.0V mother board supply (default) 5.0V external supply                                                                        |
| J3     | Choose one:<br>7-9 ON<br>1-3 ON<br>7-8 ON<br>3-4 ON           | High voltage JTAG power - VDD_HV_IO_JTAG 5.0V mother board supply 3.3V mother board supply (default) 5.0V external supply 3.3V external supply                       |
| J5     | Choose one:<br>7-9 ON<br>1-3 ON<br>3-4 ON<br>7-8 ON           | Microsecond Channel I/O Segment Voltage Supply - VDD_HV_IO_MSC 5.0V mother board supply (default) 3.3V mother board supply 3.3V external supply 5.0V external supply |
| J20    | Choose one<br>7-9 ON<br>1-3 ON<br>3-4 ON<br>7-8 ON            | Ethernet I/O Segment Voltage Supply - VDD_HV_IO_FEC 5.0V mother board supply 3.3V mother board supply (default) 3.3V external supply 5.0V external supply            |
| J14    | Choose one:<br>1-2 ON<br>2-3 ON                               | High voltage PMC supply - VDD_HV_PMC 5.0V motherboard supply (default) 5.0V external supply                                                                          |
| J4     | Choose one:<br>7-9 ON<br>1-3 ON<br>3-4 ON<br>7-8 ON<br>3-5 ON | Standby RAM Supply Input - VDDSTBY 5.0V mother board supply 3.3V mother board supply (default) 3.3V external supply 5.0V external supply GND (default)               |
| J17    | Choose one:<br>Installed<br>Removed                           | BCTRL - On-chip regulator pass transistor control Control enabled Control disabled                                                                                   |
| J12    | Choose one:<br>1-2<br>2-3                                     | Oscillator Power - OSC_PWR 3.3V mother board supply (default) 3.3V external supply                                                                                   |

If stand alone operation is desired, the following power supplies connections should be made on J6 (see Table 2). If using the external supplies option, the user should reference the MPC5746R Data Sheet to ensure that IDD requirements for each supply are met.

 J6
 Description

 Pin 1
 1.25 V

 Pin 2
 3.3 V

 Pin 3
 5 V

**GND** 

Table 2. External power input

### 4.3 Clock Configuration Options

The EVB provides three clocking options that are controlled by jumpers:

Pin 4

- On board 20 MHz crystal oscillator
- On board oscillator
- SMA connector for external clock source

Table 3 summarizes the jumper settings for the available clock options. Note that some of these jumpers are 'non-populated' by default and the clock source is configured by default for crystal oscillator operation.

Table 3. Jumper Settings - Clock Configuration

|                         | Jumpers                                                | Selected Clock Source |                      |         |  |
|-------------------------|--------------------------------------------------------|-----------------------|----------------------|---------|--|
| Reference<br>Designator | Description                                            | Crystal<br>(default)  | Oscillator           | SMA     |  |
| JP2                     | Shunt to terminate EXTAL with 49.9 ohm resistor to GND | Remove                | Remove               | Install |  |
| JP3                     | Shunt to connect EXTAL to crystal                      | Install               | Remove               | Remove  |  |
| JP4                     | Shunt to connect EXTAL to oscillator                   | Remove                | Install              | Remove  |  |
| JP5                     | Shunt to connect EXTAL to SMA connector                | Remove                | Remove               | Install |  |
| JP6                     | Shunt to connect XTAL to GND                           | Remove                | Install              | Install |  |
| J10                     | Oscillator enable                                      | Remove                | Install <sup>1</sup> | Remove  |  |

<sup>&</sup>lt;sup>1</sup> If the oscillator is selected as the clock source, check that J12 (see Table 1) is used to select the desired oscillator power.

### 4.4 Micro Second Channel Connections

The microsecond channel signals on MSC1 are grouped at a SAMTECH ERF-8 connector on the EVB to provide easier user access. This also allows better trace routing of the differential pair signals. The connections of MSC1 on the connector are shown in Figure 2.

Qorivva MPC5746R-176DS/252DS Evaluation Board (EVB) User's Guide, Rev. 1.6

Note that by default these signals are not routed to the motherboard via the motherboard interface connectors. However, zero ohm resistors may be installed at the reference designators listed in Figure 2 if the signals need to be routed to the motherboard for use as GPIO or other purposes.



Figure 2. Samtech ERF8 - MSC1 Connections (20-pin)

The following table lists the port and pins associated with each of the MSC channel signals.

| Signal | Name       | Device | Pin Assignment |           |  |
|--------|------------|--------|----------------|-----------|--|
| Signal | Name       | Port   | 176LQFP        | 252MAPBGA |  |
| MSC1   | MSC1_SOUTN | PA7    | 165            | C6        |  |
|        | MSC1_SOUTP | PA8    | 164            | A6        |  |
|        | MSC1_CLKN  | PA9    | 161            | A7        |  |
|        | MSC1_CLKP  | PA10   | 160            | B7        |  |
|        | MSC1_RX    | PA11   | 159            | C7        |  |
|        | MSC1_CS1   | PA12   | 158            | B8        |  |
|        | MSC1_CS0   | PA13   | 157            | A8        |  |

**Table 4. MSC Signal Mapping** 

#### 4.5 ADC Channel Filters

For convenience, the EVB implements analog RC filters on one differential ADC channel pair, and two single ended ADC channels. The single ended filter configuration is shown in Figure 3, and the differential pair filter configuration is shown in Figure 4. The user may modify these component values for the desired application.



Figure 3. Single Ended ADC Channel Filters



Figure 4. Differential ADC Channel Filter

### 4.6 SIPI Interface

A SIPI interface is provided on the EVB for high speed interprocessor communications. The SIPI interface connections are shown in Figure 5 and listed in Table 5.



Figure 5. SIPI Interface

| Pin | Signal   | Pin | Signal   |
|-----|----------|-----|----------|
| 1   | SIPI TXP | 2   | GND      |
| 3   | SIPI TXN | 4   | GND      |
| 5   | GND      | 6   | SIPI_CLK |
| 7   | SIPI RXN | 8   | GND      |

10

**GND** 

Table 5. SIPI connector (J1)

#### **JTAG Interface** 4.7

9

SIPI RXP

A standard JTAG interface is provided on the EVB for debug connections. Note that the Aurora high speed debug interface is only available with the MPC5746R BD trace adapter board provided as part of the Freescale calibration solution. The JTAG interface connections are shown in Figure 6 and listed in Table 6.



Figure 6. JTAG Interface

| Pin | Signal         | Pin | Signal  |
|-----|----------------|-----|---------|
| 1   | TDI            | 2   | GND     |
| 3   | TDO            | 4   | GND     |
| 5   | TCK            | 6   | GND     |
| 7   | EVTI0          | 8   | PORST_B |
| 9   | RESET_B        | 10  | TMS     |
| 11  | VDD_HV_IO_JTAG | 12  | GND     |
| 13  | EVTO0          | 14  | JCOMP   |

Table 6. JTAG connector (J7)

#### 4.8 I/O Connectivity and Port Routing

Most of the MCU's I/Os are routed to the main mother board. These include the pins associated with the FlexCAN, Ethernet, and LinFlex interfaces and other normal GPIO pins. The MPC57XXXMB provides physical layer drivers for these communication protocols. See the MPC57XXXMB User Guide for the correct jumper settings to enable and configure these drivers and associated circuits.

Table 7 lists the mapping from the MPC5746R device ports to the existing headers/ports on the MPC57XXXMB motherboard, and to the FlexCAN, Ethernet, UART and LinFlex drivers.

Qorivva MPC5746R-176DS/252DS Evaluation Board (EVB) User's Guide, Rev. 1.6 Freescale Semiconductor 9

Table 7. Port to Motherboard Mapping — 144LQFP, 176LQFP and 252MAPBGA

|                | MPC5746R            |                      | Pin Number |          |            | MPC57XXXMB Motherboard |                         |  |
|----------------|---------------------|----------------------|------------|----------|------------|------------------------|-------------------------|--|
| Function       |                     |                      |            |          |            |                        | WPC5/AAAWB Wotherboard  |  |
| Port           | 144LQFP             | 176LQFP<br>252MAPBGA | 144LQFP    | 176LQFP  | 252MAPBGA  | 144LQFP                | 176LQFP<br>252MAPBGA    |  |
| PA[0]          | MSC0_CS0            | _                    | 142        | 174      | A3         | PP[7] <sup>2</sup>     | PA[0]                   |  |
| PA[1]          | MSC0_CS1/SIPI_RXN   | SIPI_RXN             | 141        | 173      | В3         | PP[8] <sup>2</sup>     | no connect <sup>1</sup> |  |
| PA[2]          | MSC0_RX/SIPI_RXP    | SIPI_RXP             | 140        | 172      | A4         | PP[9] <sup>2</sup>     | no connect <sup>1</sup> |  |
| PA[3]          | MSC0_CLKN           | _                    | 139        | 171      | B4         | PP[10] <sup>2</sup>    | PA[3]                   |  |
| PA[4]          | MSC0_CLKP/SIPI_CLK  | SIPI_CLK             | 138        | 170      | C4         | PP[11] <sup>2</sup>    | no connect <sup>1</sup> |  |
| PA[5]          | MSC0_SOUTN/SIPI_TXN | SIPI_TXN             | 137        | 169      | C5         | PP[12] <sup>2</sup>    | no connect <sup>1</sup> |  |
| PA[6]          | MSC0_SOUTP/SIPI_TXP | SIPI_TXP             | 136        | 168      | B5         | PP[13] <sup>2</sup>    | no connect <sup>1</sup> |  |
| PA[7]          | n/a                 | MSC1_SOUTN           |            | 165      | C6         | n/a                    | PP[7] <sup>2</sup>      |  |
| PA[8]          | n/a                 | MSC1_SOUTP           |            | 164      | C7         | n/a                    | PP[8] <sup>2</sup>      |  |
| PA[9]          | n/a                 | MSC1_CLKN            |            | 161      | A6         | n/a                    | PP[9 <sup>2</sup> ]     |  |
| PA[10]         | n/a                 | MSC1_CLKP            |            | 160      | A7         | n/a                    | PP[10] <sup>2</sup>     |  |
| PA[11]         | n/a                 | MSC1_RX              |            | 159      | B7         | n/a                    | PP[11] <sup>2</sup>     |  |
| PA[12]         | n/a                 | MSC1_CS1             |            | 158      | B8         | n/a                    | PP[12] <sup>2</sup>     |  |
| PA[13]         | n/a                 | MSC1_CS0             |            | 157      | A8         | n/a                    | PP[13] <sup>2</sup>     |  |
| PB[0]          | TDO                 |                      | 143        | 175      | D1         | no o                   | onnect <sup>3</sup>     |  |
| PB[1]          | TDI                 |                      | 144        | 176      | E3         |                        | onnect <sup>3</sup>     |  |
| 1 0[1]         | 161                 |                      | 177        | 170      | Lo         | no c                   | onnect                  |  |
| PC[0]          | FEC_REF_0           |                      | 45         | 56       | Y9         |                        | A[15]                   |  |
| PC[1]          | FEC_TXC             |                      | 46         | 57       | W9         |                        | K[14]                   |  |
| PC[2]          | FEC_TXE             |                      | 47         | 58       | V9         |                        | C[14]                   |  |
| PC[3]          | FEC_TXD             |                      | 48         | 59       | U9         |                        | M[5]                    |  |
| PC[4]<br>PC[5] | FEC_TXD<br>FEC_TXD  |                      | 49<br>50   | 60<br>61 | W10<br>V10 |                        | M[4]<br>E[12]           |  |
| PC[6]          | FEC_TXD             |                      | 51         | 62       | U10        |                        | C[15]                   |  |
| PC[7]          | FEC_RXE             |                      | 54         | 65       | Y11        |                        | C[12]                   |  |
| PC[8]          | FEC_RXD             |                      | 55         | 66       | V11        |                        | C[13]                   |  |
| PC[9]          | FEC_RXD             |                      | 56         | 67       | U11        |                        | 'M[1]                   |  |
| PC[10]         | FEC_RXD             | 03                   | 57         | 68       | Y12        | Р                      | K[15]                   |  |
| PC[11]         | FEC_RXER            |                      | 58         | 69       | W12        | Р                      | M[3]                    |  |
| PC[12]         |                     |                      | 59         | 70       | V12        | P                      | C[10]                   |  |
| PC[13]         | ] FEC_RXDV          |                      | 60         | 71       | U12        | Р                      | M[0]                    |  |
| PD[0]          | _                   |                      | 37         | 45       | Y3         | F                      | PL[0]                   |  |
| PD[1]          | _                   |                      | 38         | 46       | W3         |                        | PL[1]                   |  |
| PD[2]          | _                   |                      |            |          | Y4         |                        | PL[2]                   |  |
| PD[3]          | _                   |                      |            |          | W4         | F                      | PL[3]                   |  |
| PD[4]          | _                   |                      |            | 47       | V4         | F                      | PL[4]                   |  |

Qorivva MPC5746R-176DS/252DS Evaluation Board (EVB) User's Guide, Rev. 1.6

Table 7. Port to Motherboard Mapping — 144LQFP, 176LQFP and 252MAPBGA

| MPC5746R |            |                      | Pin Number |         |                         | MPC57XXXMB Motherboard |                      |
|----------|------------|----------------------|------------|---------|-------------------------|------------------------|----------------------|
| Function |            |                      |            |         | WPC5/AAAWB Wollierboard |                        |                      |
| Port     | 144LQFP    | 176LQFP<br>252MAPBGA | 144LQFP    | 176LQFP | 252MAPBGA               | 144LQFP                | 176LQFP<br>252MAPBGA |
| PD[5]    | _          |                      |            |         | Y5                      | F                      | PL[5]                |
| PD[6]    | _          |                      |            |         | W5                      | F                      | PL[6]                |
| PD[7]    | _          |                      | 39         | 48      | V5                      | F                      | PL[7]                |
| PD[8]    | FEC_MD     | С                    | 40         | 49      | V6                      | Р                      | C[3]                 |
| PD[9]    | _          |                      |            |         | Y7                      | F                      | PL[9]                |
| PD[10]   | _          |                      |            | 52      | W7                      | Р                      | L[10]                |
| PD[11]   | _          |                      |            | 53      | V7                      | Р                      | L[11]                |
| PD[12]   | _          |                      |            |         | U7                      | P                      | L[12]                |
| PD[13]   | FEC_MDI    | 0                    | 43         | 54      | Y8                      | P                      | C[2]                 |
| PD[14]   | _          |                      | 44         | 55      | W8                      | P                      | L[14]                |
| PD[15]   | _          |                      |            |         | V8                      | Р                      | L[15]                |
| PE[0]    | _          |                      |            |         | U8                      | F                      | E[0]                 |
| PF[0]    | LIN2TX     |                      |            | 126     | G20                     | DI                     | D[14]                |
| PF[1]    | LIN2RX     |                      |            | 127     | G19                     |                        | D[15]                |
| PF[2]    | LIN3TX     |                      |            | 121     | G18                     |                        | PF[2]                |
| PF[3]    | LIN3RX     |                      |            |         | G17                     |                        | PF[3]                |
| PF[4]    | CANOTX     |                      |            |         | F19                     |                        | PF[4]                |
| PF[5]    | CANORX     |                      |            |         | D19                     |                        | PF[5]                |
| PF[6]    | CAN1TX     |                      |            |         | E20                     |                        | PF[6]                |
| PF[7]    | CAN1RX     |                      |            |         | E18                     |                        | PF[7]                |
| PF[8]    | CANTICA    | <u> </u>             |            |         | D20                     |                        | PF[8]                |
| PF[9]    |            |                      |            |         | D19                     |                        | PF[9]                |
| PF[10]   | CAN1TX     | ,                    |            |         | D18                     |                        | F[10]                |
| PF[11]   | CANORX/CAN |                      | 106        | 130     | C20                     |                        | F[11]                |
| PF[12]   | CANOTX     |                      | 107        | 131     | C19                     |                        | C[9]                 |
| PF[13]   | CANORX     |                      | 108        | 132     | B20                     |                        | C[8]                 |
| 11[10]   | CANOICA    | `                    | 100        | 132     | BZU                     | '                      | T                    |
| PG[1]    | CAN2RX     | (                    | 109        | 133     | A18                     | P                      | G[14]                |
| PG[2]    | CAN2TX     |                      | 110        | 134     | A17                     | F                      | E[5]                 |
| PG[3]    | _          |                      |            |         | B17                     | PG[3]                  |                      |
| PG[4]    | _          |                      |            |         | C18                     | PG[4]                  |                      |
| PG[5]    | LIN1RX     |                      | 111        | 135     | B16                     | PE[6]                  |                      |
| PG[6]    | LIN1TX     |                      | 112        | 136     | A16                     | PE[7]                  |                      |
| PG[7]    | _          |                      |            |         | C17                     | PG[7]                  |                      |
| PG[9]    | CAN3RX     | (                    | 113        | 137     | C16                     | PA[11]                 |                      |
| PG[10]   | _          |                      |            | 138     | A15                     | PG[10]                 |                      |
| PG[11]   | CAN3TX     |                      | 115        | 140     | B15                     | PA[10]                 |                      |
| PG[12]   | _          |                      | 116        | 141     | B14                     | P                      | G[12]                |
| PG[13]   | _          |                      | 117        | 142     | A14                     | P                      | G[13]                |

Table 7. Port to Motherboard Mapping — 144LQFP, 176LQFP and 252MAPBGA

| MPC5746R |          |                      | Pin Number |         |           | MPC57XXXMB Motherboard    |                      |  |
|----------|----------|----------------------|------------|---------|-----------|---------------------------|----------------------|--|
| Function |          |                      |            |         |           | WIFCS/AAAWID WIGHTEIDOAIG |                      |  |
| Port     | 144LQFP  | 176LQFP<br>252MAPBGA | 144LQFP    | 176LQFP | 252MAPBGA | 144LQFP                   | 176LQFP<br>252MAPBGA |  |
| PG[14]   | _        |                      |            |         | C15       | PI                        | [14]                 |  |
| PG[15]   | _        |                      |            |         | C14       | PI                        | E[15]                |  |
| PH[0]    | <u> </u> |                      | 118        | 143     | D14       | P                         | H[0]                 |  |
| PH[1]    |          |                      | 110        | 110     | A13       |                           | H[1]                 |  |
| PH[2]    |          |                      |            |         | B13       |                           | H[2]                 |  |
| PH[3]    | _        |                      | 119        | 144     | C13       |                           | H[3]                 |  |
| PH[4]    | _        |                      |            |         | D14       |                           | H[4]                 |  |
| PH[5]    | _        |                      |            |         | A12       | Р                         | H[5]                 |  |
| PH[6]    | _        |                      |            |         | C12       | Р                         | H[6]                 |  |
| PH[7]    | _        |                      | 120        | 145     | D12       | Р                         | H[7]                 |  |
| PH[8]    | _        |                      | 121        | 146     | B11       | Р                         | H[8]                 |  |
| PH[9]    | _        |                      |            |         | C11       | Р                         | H[9]                 |  |
| PH[10]   | _        |                      |            |         | D11       | PI                        | H[10]                |  |
| PH[11]   | _        |                      | 125        | 150     | A10       | PI                        | H[11]                |  |
| PH[12]   | _        |                      | 126        | 151     | B10       | Pl                        | H[12]                |  |
| PH[13]   | _        |                      |            |         | C10       | Pl                        | H[13]                |  |
| PH[14]   | _        |                      | 127        | 152     | D10       | PI                        | H[14]                |  |
| PH[15]   |          |                      | 128        | 153     | A9        | Pl                        | H[15]                |  |
| PI[0]    | _        |                      | 129        | 154     | B9        | F                         | PI[0]                |  |
| PI[1]    | _        |                      | 130        | 155     | C9        | F                         | PI[1]                |  |
| PI[2]    | _        |                      |            |         | D9        | F                         | PI[2]                |  |
| PI[3]    | _        |                      | 131        | 156     | C8        | F                         | 1[3]                 |  |
| PI[4]    | _        |                      |            |         | D8        | F                         | PI[4]                |  |
| PI[5]    | _        |                      |            |         | D7        | F                         | 1[5]                 |  |
| PJ[0]    | _        |                      | 10         | 10      | H1        | Р                         | J[0]                 |  |
| PJ[1]    | _        |                      | 11         | 11      | G4        | P                         | J[1]                 |  |
| PJ[2]    | _        |                      |            |         | H2        | P                         | J[2]                 |  |
| PJ[3]    | _        |                      |            | 12      | H3        | P                         | J[3]                 |  |
| PJ[4]    | EVTI_0   |                      | 12         | 13      | H4        | no co                     | onnect <sup>3</sup>  |  |
| PJ[5]    | _        |                      | 17         | 18      | J2        | P                         | J[5]                 |  |
| PJ[6]    | _        |                      |            |         | J3        | PJ[6]                     |                      |  |
| PJ[7]    | EVTO_0   | )                    | 18         | 19      | J4        | no co                     | onnect <sup>3</sup>  |  |
| PJ[8]    | _        |                      |            |         | K2        | P                         | J[8]                 |  |
| PJ[9]    | _        |                      |            |         | K3        | PJ[9]                     |                      |  |
| PJ[10]   | _        |                      |            |         | K4        | P.                        | J[10]                |  |
| PJ[11]   | _        |                      | 24         | 25      | L3        | P                         | J[11]                |  |
| PJ[12]   | _        |                      |            | 26      | L4        | P                         | J[12]                |  |
| PJ[13]   |          |                      |            | 27      | M3        | P                         | J[13]                |  |

Qorivva MPC5746R-176DS/252DS Evaluation Board (EVB) User's Guide, Rev. 1.6

Table 7. Port to Motherboard Mapping — 144LQFP, 176LQFP and 252MAPBGA

| MPC5746R         |              |                      | Pin Number |          |              | MPC57XXXMB Motherboard  |                         |  |
|------------------|--------------|----------------------|------------|----------|--------------|-------------------------|-------------------------|--|
| Function         |              |                      |            |          |              | WPC5/XXXWB Wotherboard  |                         |  |
| Port             | 144LQFP      | 176LQFP<br>252MAPBGA | 144LQFP    | 176LQFP  | 252MAPBGA    | 144LQFP                 | 176LQFP<br>252MAPBGA    |  |
| PJ[14]           | _            |                      | 25         | 28       | M4           | P                       | [14]                    |  |
| PJ[15]           | _            |                      |            | 29       | N2           | Po                      | J[15]                   |  |
| PK[0]            |              |                      |            | 30       | N3           | D                       | S[0]                    |  |
| PK[0]            |              |                      | 26         | 31       | N4           |                         | S[0]<br>S[1]            |  |
| PK[1]            |              |                      | 27         | 32       | P1           |                         | S[2]                    |  |
| PK[4]            | <u>_</u> _   |                      | 21         | 33       | P2           |                         | S[4]                    |  |
| PK[5]            |              |                      | 28         | 34       | P3           |                         | S[5]                    |  |
| PK[7]            |              |                      | 31         | 37       | P4           |                         | S[7]                    |  |
| PK[8]            |              |                      | 32         | 38       | R1           |                         | S[8]                    |  |
| PK[9]            |              |                      | 02         | 39       | R3           |                         | S[9]                    |  |
| PK[10]           |              |                      | 33         | 40       | T2           |                         | S[9]<br>S[10]           |  |
| PK[11]           |              |                      | 34         | 41       | T3           |                         | S[11]                   |  |
| PK[12]           |              |                      | 34         | 42       | U1           |                         | 6[12]                   |  |
| PK[13]           |              |                      | 35         | 43       | U2           |                         | 6[13]                   |  |
| PK[14]           |              |                      | 36         | 44       | V1           |                         | 6[14]                   |  |
| 1 1(14)          |              |                      | 30         |          | VI           | 1 (                     | 7[17]                   |  |
| PW[0]            | _            |                      |            |          | Y13          | P                       | N[0]                    |  |
| PW[1]            | _            |                      | 64         | 76       | W13          | P)                      | N[1]                    |  |
| PW[2]            | _            |                      |            | 75       | V13          | P                       | N[2]                    |  |
| PW[3]            | _            |                      | 63         | 74       | U13          | P                       | N[3]                    |  |
| DVIO             |              |                      |            |          | 1140         | D                       | VIO1                    |  |
| PX[0]            | _            |                      | 73         | 89       | U19<br>U18   |                         | X[0]                    |  |
| PX[1]            | _            |                      | 73         |          |              |                         | X[1]                    |  |
| PX[2]            | _            |                      | 71         | 88<br>87 | V18<br>Y17   |                         | X[2]                    |  |
| PX[3]<br>PX[4]   |              |                      | 71         | 07       | W17          |                         | X[3]<br>X[4]            |  |
|                  |              |                      | 68         | 84       | VV17         |                         | ^[4]<br>X[5]            |  |
| PX[5]<br>PX[6]   |              |                      | 00         | 04       | Y16          |                         | X[6]                    |  |
| PX[7]            |              |                      | 67         | 83       | W16          |                         | X[7]                    |  |
| PX[8]            |              |                      | 07         | 83       | U14          |                         | Λ[/]<br>X[8]            |  |
| PX[9]            |              |                      |            | 82       | Y15          |                         |                         |  |
| PX[10]           | <u></u>      |                      | 66         | 81       | W15          | PX[9]                   |                         |  |
|                  |              |                      | UU         | 01       | V15<br>V15   | PX[10]                  |                         |  |
| PX[11]<br>PX[12] |              |                      |            | 80       | Y14          | PX[11]                  |                         |  |
| PX[12]<br>PX[13] | _            |                      |            | 79       | W14          | PX[12]<br>PX[13]        |                         |  |
|                  |              |                      | 65         | 79       | VV 14<br>V14 |                         |                         |  |
| PX[14]           |              |                      | 00         | 78       | V14<br>V16   | PX[14]<br>PX[15]        |                         |  |
| PX[15]           | <del>_</del> |                      |            | 11       | V 10         | P7                      | ([10]                   |  |
| PY[0]            | SD2_0        |                      |            | 101      | N20          | n/a                     | no connect <sup>4</sup> |  |
| PY[1]            | SD2_1        |                      | 80         | 100      | N19          | no connect <sup>6</sup> | no connect <sup>5</sup> |  |

#### **Reset switches**

Table 7. Port to Motherboard Mapping — 144LQFP, 176LQFP and 252MAPBGA

| MPC5746R |          |                      |         | Pin Number |                      |                         | MPC57XXXMB Motherboard  |  |
|----------|----------|----------------------|---------|------------|----------------------|-------------------------|-------------------------|--|
| Function |          |                      |         |            | MPC5/XXXMB Motherboa |                         |                         |  |
| Port     | 144LQFP  | 176LQFP<br>252MAPBGA | 144LQFP | 176LQFP    | 252MAPBGA            | 144LQFP                 | 176LQFP<br>252MAPBGA    |  |
| PY[2]    | _        |                      |         | 99         | N18                  |                         | PT[2]                   |  |
| PY[3]    | _        |                      |         |            | N17                  | P.                      | [3]                     |  |
| PY[4]    | _        |                      |         | 98         | P20                  | P.                      | Γ[4]                    |  |
| PY[5]    | _        |                      |         |            | P19                  | P.                      | Γ[5]                    |  |
| PY[6]    | _        |                      | 79      | 97         | P18                  | P.                      | Γ[6]                    |  |
| PY[7]    | _        |                      |         | 96         | P17                  | P.                      | Γ[7]                    |  |
| PY[8]    | _        |                      |         |            | R20                  | P.                      | Γ[8]                    |  |
| PY[9]    | _        |                      | 78      | 95         | R19                  | P.                      | Γ[9]                    |  |
| PY[10]   | _        |                      |         | 94         | R18                  | PT                      | [10]                    |  |
| PY[11]   | _        |                      |         |            | T20                  | PT                      | [11]                    |  |
| PY[12]   | _        |                      |         |            | T19                  | PT                      | [12]                    |  |
| PY[13]   | _        |                      | 77      | 93         | T18                  | PT                      | [13]                    |  |
| PY[14]   | _        |                      |         |            | U20                  | PT                      | [14]                    |  |
| PY[15]   | _        |                      | 74      | 90         | V20                  | PT[15]                  |                         |  |
| D7(0)    |          |                      | 100     | 100        | 1100                 | 5.                      | IFO3                    |  |
| PZ[0]    | _        |                      | 102     | 123        | H20                  |                         | N[0]                    |  |
| PZ[1]    |          |                      | 101     | 122        | H19                  |                         | N[1]                    |  |
| PZ[2]    |          |                      | 100     | 121        | H18                  |                         | N[2]                    |  |
| PZ[3]    |          |                      | 99      | 120        | H17                  |                         | N[3]                    |  |
| PZ[4]    |          |                      | 98      | 119        | J20                  |                         | N[4]                    |  |
| PZ[5]    | <u> </u> |                      | 97      | 118        | J19                  |                         | N[5]                    |  |
| PZ[6]    |          |                      | 96      | 117        | J18                  |                         | N[6]                    |  |
| PZ[7]    | <u> </u> |                      | 95      | 116        | J17                  | PN[7]                   |                         |  |
| PZ[8]    |          |                      | 90      | 111        | K18                  | PB[0]                   |                         |  |
| PZ[9]    | _        |                      | 89      | 110        | K17                  | PB[1]                   |                         |  |
| PZ[10]   | _        |                      | 88      | 109        | L18                  | PB[2]                   |                         |  |
| PZ[11]   | _        |                      | 87      | 108        | L17                  | PB[3]                   |                         |  |
| PZ[12]   | _        |                      | 86      | 107        | M18                  | PB[4]                   |                         |  |
| PZ[13]   | _        |                      | 85      | 106        | M17                  | PB[5]                   |                         |  |
| PZ[14]   | _        |                      | 84      | 105        | M20                  | no connect <sup>5</sup> | no connect <sup>6</sup> |  |
| PZ[15]   | _        |                      | 83      | 104        | M19                  | no connect <sup>4</sup> | no connect <sup>6</sup> |  |

Routed to Samtech connector 1 on daughter card.

### 5 Reset switches

The push-button switch SW1 provides a power-on-reset signal to the MCU.

<sup>&</sup>lt;sup>2</sup> Routed to Samtech connector 2 on daughter card and to this port number on MB via a zero ohm resistor..

Routed to JTAG connector on daughter card

<sup>&</sup>lt;sup>4</sup> Routed to N side of differential PI-filter on daughter card

<sup>&</sup>lt;sup>5</sup> Routed to P side of differential PI-filter on daughter card

<sup>&</sup>lt;sup>6</sup> Routed to Pi-filter on daughter card

### 6 LEDs

LEDs shown in Table 8 provide indicators for:

- Power from external 5.0 V supply
- Reset states

Table 8. LEDs

| LED | Description        |
|-----|--------------------|
| D1  | 5V External Supply |
| D2  | RESET_B            |
| D3  | PORST_B            |

## 7 Test points

Test points shown in Table 9 are available to allow probing of various voltages and signals.

Table 9. Test points

| Test Point | Description    |
|------------|----------------|
| TP1        | SIPI_CLK       |
| TP2        | VDD_HV_MSC     |
| TP3        | VDD_STBY       |
| TP4        | VDD_HV_IO_JTAG |
| TP5        | SIPI_TXP       |
| TP6        | SIPI_TXN       |
| TP7        | SIPI_RXN       |
| TP8        | SIPI_RXP       |
| TP9        | GND            |
| TP10       | GND            |
| TP11       | VSSA_JTAG      |
| TP12       | VDD_HV_ADV_SD  |
| TP13       | VSSA_ADC       |
| TP14       | VDD_HV_PMC     |
| TP15       | VDD_HV_FLA     |
| TP16       | VDD_LV_CORE    |
| TP17       | GND            |
| TP18       | GND            |
| TP19       | VDD_HV_IO_FEC  |
| TP20       | VDD_HV_ADV_SAR |

Qorivva MPC5746R-176DS/252DS Evaluation Board (EVB) User's Guide, Rev. 1.6

#### **Schematics**

Table 9. Test points (continued)

| Test Point | Description    |  |  |
|------------|----------------|--|--|
| TP21       | VDD_HV_IO_MAIN |  |  |

### 8 Schematics

The MPC5746R-176DS, MPC5746R-252DS and MPC5746R-144DS schematics are available as an attachment in this PDF document. To access the schematic open the bookmark window and click on the paper clip icon on the left side of the page.

### 9 EVB Errata

EVB errata are listed in the following table.

#### **Errata List**

| Errata | Description                                                                                                                                                                                                                                                                                                                                               | Affected                      |                                       |    | Workaround                                                                                                                                                                             |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                                                                                                                                                                                                                                                                                                                           | 176DS 252DS 144DS WORKATOUTIU | • • • • • • • • • • • • • • • • • • • |    |                                                                                                                                                                                        |
| 1      | Port pin PG[9] (CAN3RX) on the MPC5746R was routed to motherboard port pin PA[13] instead of PA[11]. PA[11] is also routed on the motherboard to J38, which is a selectable RX pin for the CAN transceiver. This prevents the CAN RX signal from being connected directly via motherboard trace to the PG[9] pin on the MPC5746R for the CAN3RX function. | Yes                           | No                                    | No | To connect the RX signal from the CAN bus interface (J6) to the CAN3RX signal on the MPC5746R device at pin PG[9], place a wire jumper from PA[13] on the motherboard to pin 3 on J38. |

## 10 Revision history

Table 10. Revision history

| Revision number | Date       | Description                                                                                                                                                             |
|-----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0             | 04/24/2013 | Initial version.                                                                                                                                                        |
| 1.1             | 04/25/2013 | Updated from review comments.                                                                                                                                           |
| 1.2             | 04/25/2013 | Added EVB Errata section and updated with current known errata.                                                                                                         |
| 1.3             | 09/09/2013 | Updated Table 7 to include port mappings from 252MAPBGA pins. Other minimal modifications to various sections so that User Guide supports both 176 and 252 packages.    |
| 1.4             | 09/11/2013 | Removed Top View section. Updated<br>Errata list to included affected DS                                                                                                |
| 1.5             | 04/23/2014 | Updated Table 7 to include port mappings from 144LQFP pins. Other minimal modifications to various sections so that User Guide supports the 176, 252, and 144 packages. |
| 1.6             | 09/01/2015 | Changed all instances of MPC5746M to MPC57XXX.                                                                                                                          |

#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.reg.net/v2/webservices/Freescale/Docs/TermsandConditions.htm

Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, Kinetis, mobileGT, PowerQUICC, Processor Expert, QorlQ, Qorivva, StarCore, Symphony, and VortiQa are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, QorlQ Qonverge, QUICC Engine, Ready Play, SafeAssure, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

Document Number: MPC5746REVB176UG

Rev. 1.6 9/2015



