

### Freescale Semiconductor

Data Sheet: Advance Information

Document Number: MPC5643L Rev. 9, 6/2013

**√**RoHS



# MPC5643L





144 LQFP (20 x 20 x 1.4 mm)

257 MAPBGA (14 x 14 x 0.8 mm)

- (20 x 20 x .......)
- Decoupled Parallel mode for high-performance use of replicated cores

Cyclic redundancy check (CRC) unit

- Nexus Class 3+ interface
- · Interrupts
  - Replicated 16-priority controller
  - Replicated 16-channel eDMA controller
- GPIOs individually programmable as input, output or special function
- Three 6-channel general-purpose eTimer units
- 2 FlexPWM units
  - Four 16-bit channels per module
- · Communications interfaces
  - 2 LINFlexD channels
  - 3 DSPI channels with automatic chip select generation
  - 2 FlexCAN interfaces (2.0B Active) with 32 message objects
  - FlexRay module (V2.1 Rev. A) with 2 channels,
     64 message buffers and data rates up to 10 Mbit/s
- Two 12-bit analog-to-digital converters (ADCs)
  - 16 input channels
  - Programmable cross triggering unit (CTU) to synchronize ADCs conversion with timer and PWM
- Sine wave generator (D/A with low pass filter)
- On-chip CAN/UART bootstrap loader
- Single 3.0 V to 3.6 V voltage supply
- Ambient temperature range -40 °C to 125 °C
- Junction temperature range –40 °C to 150 °C

**Qorivva MPC5643L Microcontroller Data Sheet** 

- High-performance e200z4d dual core
  - 32-bit Power Architecture<sup>®</sup> technology CPU
  - Core frequency as high as 120 MHz
  - Dual issue five-stage pipeline core
  - Variable Length Encoding (VLE)
  - Memory Management Unit (MMU)
  - 4 KB instruction cache with error detection code
  - Signal processing engine (SPE)
- Memory available
  - 1 MB flash memory with ECC
  - 128 KB on-chip SRAM with ECC
  - Built-in RWW capabilities for EEPROM emulation
- SIL3/ASILD innovative safety concept: LockStep mode and Fail-safe protection
  - Sphere of replication (SoR) for key components (such as CPU core, eDMA, crossbar switch)
  - Fault collection and control unit (FCCU)
  - Redundancy control and checker unit (RCCU) on outputs of the SoR connected to FCCU
  - Boot-time Built-In Self-Test for Memory (MBIST) and Logic (LBIST) triggered by hardware
  - Boot-time Built-In Self-Test for ADC and flash memory triggered by software
  - Replicated safety enhanced watchdog
  - Replicated junction temperature sensor
  - Non-maskable interrupt (NMI)
  - 16-region memory protection unit (MPU)
  - Clock monitoring units (CMU)
  - Power management unit (PMU)

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2009–2013. All rights reserved.





# **Table of Contents**

| 1 | Intro | duction3                                             |   | 1.5.40 Voltage regulator / Power Management Unit         |    |
|---|-------|------------------------------------------------------|---|----------------------------------------------------------|----|
|   | 1.1   | Document overview3                                   |   | (PMU)                                                    |    |
|   | 1.2   | Description                                          |   | 1.5.41 Built-In Self-Test (BIST) capability 2            | 2  |
|   | 1.3   | Device comparison                                    | 2 | Package pinouts and signal descriptions                  | 2  |
|   | 1.4   | Block diagram                                        |   | 2.1 Package pinouts                                      | 2  |
|   | 1.5   | Feature details7                                     |   | 2.2 Supply pins                                          | 52 |
|   |       | 1.5.1 High-performance e200z4d core7                 |   | 2.3 System pins                                          |    |
|   |       | 1.5.2 Crossbar switch (XBAR)                         |   | 2.4 Pin muxing                                           | 5  |
|   |       | 1.5.3 Memory Protection Unit (MPU) 8                 | 3 | Electrical characteristics                               |    |
|   |       | 1.5.4 Enhanced Direct Memory Access (eDMA) 8         |   | 3.1 Introduction                                         |    |
|   |       | 1.5.5 On-chip flash memory with ECC                  |   | 3.2 Absolute maximum ratings                             |    |
|   |       | 1.5.6 On-chip SRAM with ECC9                         |   | 3.3 Recommended operating conditions                     | 7  |
|   |       | 1.5.7 Platform flash memory controller9              |   | 3.4 Thermal characteristics                              |    |
|   |       | 1.5.8 Platform Static RAM Controller (SRAMC) 10      |   | 3.4.1 General notes for specifications at maximum        |    |
|   |       | 1.5.9 Memory subsystem access time                   |   | junction temperature                                     | 3( |
|   |       | 1.5.10 Error Correction Status Module (ECSM) 11      |   | 3.5 Electromagnetic Interference (EMI) characteristics 8 |    |
|   |       | 1.5.11 Peripheral bridge (PBRIDGE)                   |   | 3.6 Electrostatic discharge (ESD) characteristics 8      |    |
|   |       | 1.5.12 Interrupt Controller (INTC)11                 |   | 3.7 Static latch-up (LU)                                 |    |
|   |       | 1.5.13 System clocks and clock generation            |   | 3.8 Voltage regulator electrical characteristics 8       |    |
|   |       | 1.5.14 Frequency-Modulated Phase-Locked Loop         |   | 3.9 DC electrical characteristics                        |    |
|   |       | (FMPLL)                                              |   | 3.10 Supply current characteristics                      |    |
|   |       | 1.5.15 Main oscillator                               |   | 3.11 Temperature sensor electrical characteristics 9     |    |
|   |       | 1.5.16 Internal Reference Clock (RC) oscillator 13   |   | 3.12 Main oscillator electrical characteristics          |    |
|   |       | 1.5.17 Clock, reset, power, mode and test control    |   | 3.13 FMPLL electrical characteristics                    | )2 |
|   |       | modules (MC_CGM, MC_RGM, MC_PCU, and MC_ME)          |   | 3.14 16 MHz RC oscillator electrical characteristics 9   |    |
|   |       | 13                                                   |   | 3.15 ADC electrical characteristics                      |    |
|   |       | 1.5.18 Periodic Interrupt Timer Module (PIT)         |   | 3.15.1 Input Impedance and ADC Accuracy                  | )4 |
|   |       | 1.5.19 System Timer Module (STM)13                   |   | 3.16 Flash memory electrical characteristics             |    |
|   |       | 1.5.20 Software Watchdog Timer (SWT)                 |   | 3.17 SWG electrical characteristics                      |    |
|   |       | 1.5.21 Fault Collection and Control Unit (FCCU) 14   |   | 3.18 AC specifications                                   | ). |
|   |       | 1.5.22 System Integration Unit Lite (SIUL)           |   | 3.18.1 Pad AC specifications                             |    |
|   |       | 1.5.23 Non-Maskable Interrupt (NMI)                  |   | 3.19 Reset sequence                                      |    |
|   |       | 1.5.24 Boot Assist Module (BAM)                      |   | 3.19.1 Reset sequence duration                           |    |
|   |       | 1.5.25 System Status and Configuration Module        |   | 3.19.2 Reset sequence description                        |    |
|   |       | (SSCM)                                               |   | 3.19.3 Reset sequence trigger mapping 10                 |    |
|   |       | 1.5.26 FlexCAN                                       |   | 3.19.4 Reset sequence — start condition 10               |    |
|   |       | 1.5.27 FlexRay                                       |   | 3.19.5 External watchdog window                          |    |
|   |       | 1.5.28 Serial communication interface module         |   | 3.20 AC timing characteristics                           |    |
|   |       | (LINFlexD)16                                         |   | 3.20.1 RESET pin characteristics                         |    |
|   |       | 1.5.29 Deserial Serial Peripheral Interface (DSPI)17 |   | 3.20.2 WKUP/NMI timing                                   |    |
|   |       | 1.5.30 FlexPWM17                                     |   | 3.20.3 IEEE 1149.1 JTAG interface timing 10              |    |
|   |       | 1.5.31 eTimer module                                 |   | 3.20.4 Nexus timing                                      |    |
|   |       | 1.5.32 Sine Wave Generator (SWG)                     |   | 3.20.5 External interrupt timing (IRQ pin) 11            |    |
|   |       | 1.5.33 Analog-to-Digital Converter module (ADC) 19   |   | 3.20.6 DSPI timing                                       |    |
|   |       | 1.5.34 Cross Triggering Unit (CTU)                   | 4 | Package characteristics                                  |    |
|   |       | 1.5.35 Cyclic Redundancy Checker (CRC) Unit 20       |   | 4.1 Package mechanical data                              |    |
|   |       | 1.5.36 Redundancy Control and Checker Unit (RCCU)20  | 5 | Ordering information                                     |    |
|   |       | 1.5.37 Junction temperature sensor20                 | 6 | Document revision history                                |    |
|   |       | 1.5.38 Nexus Port Controller (NPC)                   | - | ,                                                        |    |
|   |       | 1.5.39 IEEE 1149.1 JTAG Controller (JTAGC)           |   |                                                          |    |



### 1.1 Document overview

This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the devices.

This document provides electrical specifications, pin assignments, and package diagrams for the MPC5643L series of microcontroller units (MCUs). For functional characteristics, see the MPC5643L Microcontroller Reference Manual. For use of the MPC5643Lin a fail-safe system according to safety standard ISO26262, see the Safety Application Guide for MPC5643L.

### 1.2 Description

The MPC5643L series microcontrollers are system-on-chip devices that are built on Power Architecture technology and contain enhancements that improve the architecture's fit in embedded applications, include additional instruction support for digital signal processing (DSP) and integrate technologies such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system.

The MPC5643L family of 32-bit microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding range of automotive-focused products designed to address electrical hydraulic power steering (EHPS), electric power steering (EPS) and airbag applications. The advanced and cost-efficient host processor core of the MPC5643L automotive controller family complies with the Power Architecture embedded category. It operates at speeds as high as 120 MHz and offers high-performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users' implementations.

## 1.3 Device comparison

Table 1. MPC5643L device summary

|          | Feature                     | MPC5643L                                             |
|----------|-----------------------------|------------------------------------------------------|
| CPU      | Туре                        | 2 × e200z4<br>(in lock-step or decoupled operation)  |
|          | Architecture                | Harvard                                              |
|          | Execution speed             | 0–120 MHz (+2% FM)                                   |
|          | DMIPS intrinsic performance | >240 MIPS                                            |
|          | SIMD (DSP + FPU)            | Yes                                                  |
|          | MMU                         | 16 entry                                             |
|          | Instruction set PPC         | Yes                                                  |
|          | Instruction set VLE         | Yes                                                  |
|          | Instruction cache           | 4 KB, EDC                                            |
|          | MPU-16 regions              | Yes, replicated module                               |
|          | Semaphore unit (SEMA4)      | Yes                                                  |
| Buses    | Core bus                    | AHB, 32-bit address, 64-bit data                     |
|          | Internal periphery bus      | 32-bit address, 32-bit data                          |
| Crossbar | Master × slave ports        | Lock Step Mode: 4 x 3 Decoupled Parallel Mode: 6 x 3 |



Table 1. MPC5643L device summary (continued)

| Flash Static RAM (SRAM) Interrupt Controller (INTC) | 1 MB, ECC, RWW<br>128 KB, ECC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ,                                                   | 128 KB, ECC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Interrupt Controller (INTC)                         | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| interrupt Controller (INTC)                         | 16 interrupt levels, replicated module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Periodic Interrupt Timer (PIT)                      | 1 x 4 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| System Timer Module (STM)                           | 1 x 4 channels, replicated module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Software Watchdog Timer (SWT)                       | Yes, replicated module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| eDMA                                                | 16 channels, replicated module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FlexRay                                             | 1 x 64 message buffers, dual channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| FlexCAN                                             | 2 x 32 message buffers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| LINFlexD (UART and LIN with DMA support)            | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Clock out                                           | Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Fault Collection and Control Unit (FCCU)            | Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Cross Triggering Unit (CTU)                         | Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| eTimer                                              | 3 × 6 channels¹                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| FlexPWM                                             | 2 Module 4 × (2 + 1) channels <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Analog-to-Digital Converter (ADC)                   | 2 x 12-bit ADC, 16 channels per ADC<br>(3 internal, 4 shared and 9 external)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Sine Wave Generator (SWG)                           | 32 point                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Deserial Serial Peripheral Interface (DSPI)         | 3 × DSPI<br>as many as 8 chip selects                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Cyclic Redundancy Checker (CRC) unit                | Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Junction temperature sensor (TSENS)                 | Yes, replicated module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Digital I/Os                                        | ≥ 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Device power supply                                 | 3.3 V with integrated bypassable ballast transistor External ballast transistor not needed for bare die                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Analog reference voltage                            | 3.0 V – 3.6 V and 4.5 V – 5.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Frequency-modulated phase-locked loop (FMPLL)       | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Internal RC oscillator                              | 16 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| External crystal oscillator                         | 4 – 40 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Nexus                                               | Level 3+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                     | System Timer Module (STM) Software Watchdog Timer (SWT) eDMA FlexRay FlexCAN LINFlexD (UART and LIN with DMA support) Clock out Fault Collection and Control Unit (FCCU) Cross Triggering Unit (CTU) eTimer FlexPWM Analog-to-Digital Converter (ADC) Sine Wave Generator (SWG) Deserial Serial Peripheral Interface (DSPI)  Cyclic Redundancy Checker (CRC) unit Junction temperature sensor (TSENS) Digital I/Os Device power supply Analog reference voltage Frequency-modulated phase-locked loop (FMPLL) Internal RC oscillator External crystal oscillator |



Table 1. MPC5643L device summary (continued)

|             | Feature                                                            | MPC5643L      |  |  |
|-------------|--------------------------------------------------------------------|---------------|--|--|
| Packages    | LQFP                                                               | 144 pins      |  |  |
|             | MAPBGA                                                             | 257 MAPBGA    |  |  |
| Temperature | Temperature range (junction)                                       | −40 to 150 °C |  |  |
|             | Ambient temperature range using external ballast transistor (LQFP) | −40 to 125 °C |  |  |
|             | Ambient temperature range using external ballast transistor (BGA)  | −40 to 125 °C |  |  |

The third eTimer (eTimer\_2) is available with external I/O access only in the BGA package, on the LQFP package eTimer\_2 is available internally only without any external I/O access.

# 1.4 Block diagram

Figure 1 shows a top-level block diagram of the MPC5643L device.

<sup>&</sup>lt;sup>2</sup> The second FlexPWM module is available only in the BGA package.





Figure 1. MPC5643L block diagram



### 1.5 Feature details

# 1.5.1 High-performance e200z4d core

The e200z4d Power Architecture® core provides the following features:

- 2 independent execution units, both supporting fixed-point and floating-point operations
- Dual issue 32-bit Power Architecture technology compliant
  - 5-stage pipeline (IF, DEC, EX1, EX2, WB)
  - In-order execution and instruction retirement
- Full support for Power Architecture instruction set and Variable Length Encoding (VLE)
  - Mix of classic 32-bit and 16-bit instruction allowed
  - Optimization of code size possible
- Thirty-two 64-bit general purpose registers (GPRs)
- Harvard bus (32-bit address, 64-bit data)
  - I-Bus interface capable of one outstanding transaction plus one piped with no wait-on-data return
  - D-Bus interface capable of two transactions outstanding to fill AHB pipe
- I-cache and I-cache controller
  - 4 KB, 256-bit cache line (programmable for 2- or 4-way)
- · No data cache
- 16-entry MMU
- 8-entry branch table buffer
- Branch look-ahead instruction buffer to accelerate branching
- Dedicated branch address calculator
- 3 cycles worst case for missed branch
- Load/store unit
  - Fully pipelined
  - Single-cycle load latency
  - Big- and little-endian modes supported
  - Misaligned access support
  - Single stall cycle on load to use
- Single-cycle throughput (2-cycle latency) integer  $32 \times 32$  multiplication
- 4-14 cycles integer  $32 \times 32$  division (average division on various benchmark of nine cycles)
- Single precision floating-point unit
  - 1 cycle throughput (2-cycle latency) floating-point  $32 \times 32$  multiplication
  - Target 9 cycles (worst case acceptable is 12 cycles) throughput floating-point  $32 \times 32$  division
  - Special square root and min/max function implemented
- Signal processing support: APU-SPE 1.1
  - Support for vectorized mode: as many as two floating-point instructions per clock
- Vectored interrupt support
- Reservation instruction to support read-modify-write constructs
- Extensive system development and tracing support via Nexus debug port



## 1.5.2 Crossbar switch (XBAR)

The XBAR multi-port crossbar switch supports simultaneous connections between four master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width.

The crossbar allows four concurrent transactions to occur from any master port to any slave port, although one of those transfers must be an instruction fetch from internal flash memory. If a slave port is simultaneously requested by more than one master port, arbitration logic selects the higher priority master and grants it ownership of the slave port. All other masters requesting that slave port are stalled until the higher priority master completes its transactions.

The crossbar provides the following features:

- 4 masters and 3 slaves supported per each replicated crossbar
  - Masters allocation for each crossbar: e200z4d core with two independent bus interface units (BIU) for I and D access (2 masters), one eDMA, one FlexRay
  - Slaves allocation for each crossbar: a redundant flash-memory controller with 2 slave ports to guarantee maximum flexibility to handle Instruction and Data array, one redundant SRAM controller with 1 slave port each and 1 redundant peripheral bus bridge
- 32-bit address bus and 64-bit data bus
- Programmable arbitration priority
  - Requesting masters can be treated with equal priority and are granted access to a slave port in round-robin method, based upon the ID of the last master to be granted access or a priority order can be assigned by software at application run time
- Temporary dynamic priority elevation of masters

The XBAR is replicated for each processing channel.

## 1.5.3 Memory Protection Unit (MPU)

The Memory Protection Unit splits the physical memory into 16 different regions. Each master (eDMA, FlexRay, CPU) can be assigned different access rights to each region.

- 16-region MPU with concurrent checks against each master access
- 32-byte granularity for protected address region

The memory protection unit is replicated for each processing channel.

# 1.5.4 Enhanced Direct Memory Access (eDMA)

The enhanced direct memory access (eDMA) controller is a second-generation module capable of performing complex data movements via 16 programmable channels, with minimal intervention from the host processor. The hardware microarchitecture includes a DMA engine which performs source and destination address calculations, and the actual data movement operations, along with an SRAM-based memory containing the transfer control descriptors (TCD) for the channels. This implementation is used to minimize the overall block size.

The eDMA module provides the following features:

- 16 channels supporting 8-, 16-, and 32-bit value single or block transfers
- Support variable sized queues and circular buffered queue
- Source and destination address registers independently configured to post-increment or stay constant
- Support major and minor loop offset
- Support minor and major loop done signals
- DMA task initiated either by hardware requestor or by software
- Each DMA task can optionally generate an interrupt at completion and retirement of the task
- Signal to indicate closure of last minor loop



• Transfer control descriptors mapped inside the SRAM

The eDMA controller is replicated for each processing channel.

### 1.5.5 On-chip flash memory with ECC

This device includes programmable, non-volatile flash memory. The non-volatile memory (NVM) can be used for instruction storage or data storage, or both. The flash memory module interfaces with the system bus through a dedicated flash memory array controller. It supports a 64-bit data bus width at the system bus port, and a 128-bit read data interface to flash memory. The module contains four 128-bit prefetch buffers. Prefetch buffer hits allow no-wait responses. Buffer misses incur a 3 wait state response at 120 MHz.

The flash memory module provides the following features

- 1 MB of flash memory in unique multi-partitioned hard macro
- Sectorization:  $16 \text{ KB} + 2 \times 48 \text{ KB} + 16 \text{ KB} + 2 \times 64 \text{ KB} + 2 \times 128 \text{ KB} + 2 \times 256 \text{ KB}$
- EEPROM emulation (in software) within same module but on different partition
- 16 KB test sector and 16 KB shadow block for test, censorship device and user option bits
- Wait states:
  - 3 wait states for frequencies =< 120 MHz
  - 2 wait states for frequencies =< 80 MHz
  - 1 wait state for frequencies =< 60 MHz
- Flash memory line 128-bit wide with 8-bit ECC on 64-bit word (total 144 bits)
- Accessed via a 64-bit wide bus for write and a 128-bit wide array for read operations
- 1-bit error correction, 2-bit error detection

### 1.5.6 On-chip SRAM with ECC

The MPC5643L SRAM provides a general-purpose single port memory.

ECC handling is done on a 32-bit boundary for data and it is extended to the address to have the highest possible diagnostic coverage including the array internal address decoder.

The SRAM module provides the following features:

- System SRAM: 128 KB
- ECC on 32-bit word (syndrome of 7 bits)
  - ECC covers SRAM bus address
- 1-bit error correction, 2-bit error detection
- Wait states:
  - 1 wait state for frequencies =< 120 MHz
  - 0 wait states for frequencies =< 80 MHz</p>

# 1.5.7 Platform flash memory controller

The following list summarizes the key features of the flash memory controller:

- Single AHB port interface supports a 64-bit data bus. All AHB aligned and unaligned reads within the 32-bit container are supported. Only aligned word writes are supported.
- Array interfaces support a 128-bit read data bus and a 64-bit write data bus for each bank.
- Code flash (bank0) interface provides configurable read buffering and page prefetch support.
  - Four page-read buffers (each 128 bits wide) and a prefetch controller support speculative reading and optimized flash access.

MPC5643L Microcontroller Data Sheet, Rev. 9



- Single-cycle read responses (0 AHB data-phase wait states) for hits in the buffers. The buffers implement a least-recently-used replacement algorithm to maximize performance.
- Programmable response for read-while-write sequences including support for stall-while-write, optional stall notification interrupt, optional flash operation abort , and optional abort notification interrupt.
- Separate and independent configurable access timing (on a per bank basis) to support use across a wide range of platforms and frequencies.
- Support of address-based read access timing for emulation of other memory types.
- Support for reporting of single- and multi-bit error events.
- Typical operating configuration loaded into programming model by system reset.

The platform flash controller is replicated for each processor.

## 1.5.8 Platform Static RAM Controller (SRAMC)

The SRAMC module is the platform SRAM array controller, with integrated error detection and correction.

The main features of the SRAMC provide connectivity for the following interfaces:

- XBAR Slave Port (64-bit data path)
- ECSM (ECC Error Reporting, error injection and configuration)
- · SRAM array

The following functions are implemented:

- ECC encoding (32-bit boundary for data and complete address bus)
- ECC decoding (32-bit boundary and entire address)
- Address translation from the AHB protocol on the XBAR to the SRAM array

The platform SRAM controller is replicated for each processor.

# 1.5.9 Memory subsystem access time

Every memory access the CPU performs requires at least one system clock cycle for the data phase of the access. Slower memories or peripherals may require additional data phase wait states. Additional data phase wait states may also occur if the slave being accessed is not parked on the requesting master in the crossbar.

Table 2 shows the number of additional data phase wait states required for a range of memory accesses.

Table 2. Platform memory access time summary

| AHB transfer              | Data phase wait states | Description                                                                         |
|---------------------------|------------------------|-------------------------------------------------------------------------------------|
| e200z4d instruction fetch | 0                      | Flash memory prefetch buffer hit (page hit)                                         |
| e200z4d instruction fetch | 3                      | Flash memory prefetch buffer miss (based on 4-cycle random flash array access time) |
| e200z4d data read         | 0–1                    | SRAM read                                                                           |
| e200z4d data write        | 0                      | SRAM 32-bit write                                                                   |



| Table 2. Platform memory access time summary (continued) |
|----------------------------------------------------------|
|----------------------------------------------------------|

| AHB transfer              | Data phase wait states | Description                                                                                                     |
|---------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------|
| e200z4d data write        | 0                      | SRAM 64-bit write (executed as 2 x 32-bit writes)                                                               |
| e200z4d data write        | 0–2                    | SRAM 8-,16-bit write (Read-modify-Write for ECC)                                                                |
| e200z4d flash memory read | 0                      | Flash memory prefetch buffer hit (page hit)                                                                     |
| e200z4d flash memory read | 3                      | Flash memory prefetch buffer miss (at 120 MHz; includes 1 cycle of program flash memory controller arbitration) |

### 1.5.10 Error Correction Status Module (ECSM)

The ECSM on this device manages the ECC configuration and reporting for the platform memories (flash memory and SRAM). It does not implement the actual ECC calculation. A detected error (double error for flash memory or SRAM) is also reported to the FCCU. The following errors and indications are reported into the ECSM dedicated registers:

- ECC error status and configuration for flash memory and SRAM
- ECC error reporting for flash memory
- ECC error reporting for SRAM
- ECC error injection for SRAM

## 1.5.11 Peripheral bridge (PBRIDGE)

The PBRIDGE implements the following features:

- · Duplicated periphery
- Master access privilege level per peripheral (per master: read access enable; write access enable)
- Checker applied on PBRIDGE output toward periphery
- Byte endianess swap capability

# 1.5.12 Interrupt Controller (INTC)

The INTC provides priority-based preemptive scheduling of interrupt requests, suitable for statically scheduled hard real-time systems.

For high-priority interrupt requests, the time from the assertion of the interrupt request from the peripheral to when the processor is executing the interrupt service routine (ISR) has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR needs to be executed. It also provides an ample number of priorities so that lower priority ISRs do not delay the execution of higher priority ISRs. To allow the appropriate priorities for each source of interrupt request, the priority of each interrupt request is software configurable.

The INTC supports the priority ceiling protocol for coherent accesses. By providing a modifiable priority mask, the priority can be raised temporarily so that all tasks which share the resource can not preempt each other.

The INTC provides the following features:

- Duplicated periphery
- Unique 9-bit vector per interrupt source
- 16 priority levels with fixed hardware arbitration within priority levels for each interrupt source
- Priority elevation for shared resource

The INTC is replicated for each processor.



### 1.5.13 System clocks and clock generation

The following list summarizes the system clock and clock generation on this device:

- Lock status continuously monitored by lock detect circuitry
- · Loss-of-clock (LOC) detection for reference and feedback clocks
- On-chip loop filter (for improved electromagnetic interference performance and fewer external components required)
- Programmable output clock divider of system clock  $(\div 1, \div 2, \div 4, \div 8)$
- FlexPWM module and as many as three eTimer modules running on an auxiliary clock independent from system clock (with max frequency 120 MHz)
- On-chip crystal oscillator with automatic level control
- Dedicated internal 16 MHz internal RC oscillator for rapid start-up
  - Supports automated frequency trimming by hardware during device startup and by user application
- Auxiliary clock domain for motor control periphery (FlexPWM, eTimer, CTU, ADC, and SWG)

### 1.5.14 Frequency-Modulated Phase-Locked Loop (FMPLL)

Each device has two FMPLLs.

Each FMPLL allows the user to generate high speed system clocks starting from a minimum reference of 4 MHz input clock. Further, the FMPLL supports programmable frequency modulation of the system clock. The FMPLL multiplication factor, output clock divider ratio are all software configurable. The FMPLLs have the following major features:

- Input frequency: 4–40 MHz continuous range (limited by the crystal oscillator)
- Voltage controlled oscillator (VCO) range: 256–512 MHz
- Frequency modulation via software control to reduce and control emission peaks
  - Modulation depth  $\pm 2\%$  if centered or 0% to -4% if downshifted via software control register
  - Modulation frequency: triangular modulation with 25 kHz nominal rate
- Option to switch modulation on and off via software interface
- Output divider (ODF) for reduced frequency operation without re-lock
- 3 modes of operation
  - Bypass mode
  - Normal FMPLL mode with crystal reference (default)
  - Normal FMPLL mode with external reference
- Lock monitor circuitry with lock status
- · Loss-of-lock detection for reference and feedback clocks
- Self-clocked mode (SCM) operation
- On-chip loop filter
- Auxiliary FMPLL
  - Used for FlexRay due to precise symbol rate requirement by the protocol
  - Used for motor control periphery and connected IP (A/D digital interface CTU) to allow independent frequencies
    of operation for PWM and timers and jitter-free control
  - Option to enable/disable modulation to avoid protocol violation on jitter and/or potential unadjusted error in electric motor control loop
  - Allows to run motor control periphery at different (precisely lower, equal or higher as required) frequency than the system to ensure higher resolution



### 1.5.15 Main oscillator

The main oscillator provides these features:

- Input frequency range 4–40 MHz
- Crystal input mode
- External reference clock (3.3 V) input mode
- FMPLL reference

### 1.5.16 Internal Reference Clock (RC) oscillator

The architecture uses constant current charging of a capacitor. The voltage at the capacitor is compared to the stable bandgap reference voltage. The RC oscillator is the device safe clock.

The RC oscillator provides these features:

- Nominal frequency 16 MHz
- $\pm 5\%$  variation over voltage and temperature after process trim
- Clock output of the RC oscillator serves as system clock source in case loss of lock or loss of clock is detected by the FMPLL
- RC oscillator is used as the default system clock during startup and can be used as back-up input source of FMPLL(s)
  in case XOSC fails

# 1.5.17 Clock, reset, power, mode and test control modules (MC\_CGM, MC\_RGM, MC\_PCU, and MC\_ME)

These modules provide the following:

- Clock gating and clock distribution control
- Halt, stop mode control
- Flexible configurable system and auxiliary clock dividers
- · Various execution modes
  - HALT and STOP mode as reduced activity low power mode
  - Reset, Idle, Test, Safe
  - Various RUN modes with software selectable powered modules
  - No stand-by mode implemented (no internal switchable power domains)

## 1.5.18 Periodic Interrupt Timer Module (PIT)

The PIT module implements the following features:

- 4 general purpose interrupt timers
- 32-bit counter resolution
- Can be used for software tick or DMA trigger operation

# 1.5.19 System Timer Module (STM)

The STM implements the following features:

- Up-counter with 4 output compare registers
- OS task protection and hardware tick implementation per AUTOSAR<sup>1</sup> requirement

1. Automotive Open System Architecture

MPC5643L Microcontroller Data Sheet, Rev. 9



The STM is replicated for each processor.

## 1.5.20 Software Watchdog Timer (SWT)

This module implements the following features:

- Fault tolerant output
- Safe internal RC oscillator as reference clock
- Windowed watchdog
- Program flow control monitor with 16-bit pseudorandom key generation
- Allows a high level of safety (SIL3 monitor)

The SWT module is replicated for each processor.

### 1.5.21 Fault Collection and Control Unit (FCCU)

The FCCU module has the following features:

- Redundant collection of hardware checker results
- Redundant collection of error information and latch of faults from critical modules on the device
- Collection of self-test results
- · Configurable and graded fault control
  - Internal reactions (no internal reaction, IRQ, Functional Reset, Destructive Reset, or Safe mode entered)
  - External reaction (failure is reported to the external/surrounding system via configurable output pins)

## 1.5.22 System Integration Unit Lite (SIUL)

The SIUL controls MCU reset configuration, pad configuration, external interrupt, general purpose I/O (GPIO), internal peripheral multiplexing, and system reset operation. The reset configuration block contains the external pin boot configuration logic. The pad configuration block controls the static electrical characteristics of I/O pins. The GPIO block provides uniform and discrete input/output control of the I/O pins of the MCU.

The SIU provides the following features:

- Centralized pad control on a per-pin basis
  - Pin function selection
  - Configurable weak pull-up/down
  - Configurable slew rate control (slow/medium/fast)
  - Hysteresis on GPIO pins
  - Configurable automatic safe mode pad control
- Input filtering for external interrupts

# 1.5.23 Non-Maskable Interrupt (NMI)

The non-maskable interrupt with de-glitching filter supports high-priority core exceptions.

# 1.5.24 Boot Assist Module (BAM)

The BAM is a block of read-only memory with hard-coded content. The BAM program is executed only if serial booting mode is selected via boot configuration pins.



The BAM provides the following features:

- Enables booting via serial mode (FlexCAN or LINFlex-UART)
- Supports programmable 64-bit password protection for serial boot mode
- Supports serial bootloading of either Power Architecture code (default) or Freescale VLE code
- Automatic switch to serial boot mode if internal flash memory is blank or invalid

#### 1.5.25 System Status and Configuration Module (SSCM)

The SSCM on this device features the following:

- System configuration and status
- Debug port status and debug port enable
- Multiple boot code starting locations out of reset through implementation of search for valid Reset Configuration Half Word
- Sets up the MMU to allow user boot code to execute as either Power Architecture code (default) or as Freescale VLE code out of flash memory
- Triggering of device self-tests during reset phase of device boot

#### 1.5.26 **FlexCAN**

The FlexCAN module is a communication controller implementing the CAN protocol according to Bosch Specification version 2.0B. The CAN protocol was designed to be used primarily as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness and required bandwidth.

The FlexCAN module provides the following features:

- Full implementation of the CAN protocol specification, version 2.0B
  - Standard data and remote frames
  - Extended data and remote frames
  - 0 to 8 bytes data length
  - Programmable bit rate as fast as 1Mbit/s
- 32 message buffers of 0 to 8 bytes data length
- Each message buffer configurable as receive or transmit buffer, all supporting standard and extended messages
- Programmable loop-back mode supporting self-test operation
- 3 programmable mask registers
- Programmable transmit-first scheme: lowest ID or lowest buffer number
- Time stamp based on 16-bit free-running timer
- Global network time, synchronized by a specific message
- Maskable interrupts
- Independent of the transmission medium (an external transceiver is assumed)
- High immunity to EMI
- Short latency time due to an arbitration scheme for high-priority messages
- Transmit features
  - Supports configuration of multiple mailboxes to form message queues of scalable depth
  - Arbitration scheme according to message ID or message buffer number
  - Internal arbitration to guarantee no inner or outer priority inversion
  - Transmit abort procedure and notification
- Receive features

MPC5643L Microcontroller Data Sheet, Rev. 9 Freescale Semiconductor 15



- Individual programmable filters for each mailbox
- 8 mailboxes configurable as a 6-entry receive FIFO
- 8 programmable acceptance filters for receive FIFO
- Programmable clock source
  - System clock
  - Direct oscillator clock to avoid FMPLL jitter

### 1.5.27 FlexRay

The FlexRay module provides the following features:

- Full implementation of FlexRay Protocol Specification 2.1 Rev. A
- 64 configurable message buffers can be handled
- Dual channel or single channel mode of operation, each as fast as 10 Mbit/s data rate
- Message buffers configurable as transmit or receive
- Message buffer size configurable
- Message filtering for all message buffers based on Frame ID, cycle count, and message ID
- Programmable acceptance filters for receive FIFO
- Message buffer header, status, and payload data stored in system memory (SRAM)
- Internal FlexRay memories have error detection and correction

### 1.5.28 Serial communication interface module (LINFlexD)

The LINFlexD module (LINFlex with DMA support) on this device features the following:

- Supports LIN Master mode, LIN Slave mode and UART mode
- LIN state machine compliant to LIN1.3, 2.0, and 2.1 specifications
- Manages LIN frame transmission and reception without CPU intervention
- · LIN features
  - Autonomous LIN frame handling
  - Message buffer to store as many as 8 data bytes
  - Supports messages as long as 64 bytes
  - Detection and flagging of LIN errors (Sync field, delimiter, ID parity, bit framing, checksum and Time-out errors)
  - Classic or extended checksum calculation
  - Configurable break duration of up to 50-bit times
  - Programmable baud rate prescalers (13-bit mantissa, 4-bit fractional)
  - Diagnostic features (Loop back, LIN bus stuck dominant detection)
  - Interrupt driven operation with 16 interrupt sources
- LIN slave mode features
  - Autonomous LIN header handling
  - Autonomous LIN response handling
- UART mode
  - Full-duplex operation
  - Standard non return-to-zero (NRZ) mark/space format
  - Data buffers with 4-byte receive, 4-byte transmit
  - Configurable word length (8-bit, 9-bit, 16-bit, or 17-bit words)
  - Configurable parity scheme: none, odd, even, always 0
  - Speed as fast as 2 Mbit/s



- Error detection and flagging (Parity, Noise and Framing errors)
- Interrupt driven operation with four interrupt sources
- Separate transmitter and receiver CPU interrupt sources
- 16-bit programmable baud-rate modulus counter and 16-bit fractional
- Two receiver wake-up methods
- Support for DMA enabled transfers

### 1.5.29 Deserial Serial Peripheral Interface (DSPI)

The DSPI modules provide a synchronous serial interface for communication between the MPC5643L and external devices.

A DSPI module provides these features:

- Full duplex, synchronous transfers
- · Master or slave operation
- Programmable master bit rates
- Programmable clock polarity and phase
- · End-of-transmission interrupt flag
- Programmable transfer baud rate
- Programmable data frames from 4 to 16 bits
- As many as 8 chip select lines available, depending on package and pin multiplexing
- 4 clock and transfer attributes registers
- Chip select strobe available as alternate function on one of the chip select pins for de-glitching
- FIFOs for buffering as many as 5 transfers on the transmit and receive side
- Queueing operation possible through use of the eDMA
- General purpose I/O functionality on pins when not used for SPI

### 1.5.30 FlexPWM

The pulse width modulator module (FlexPWM) contains four PWM channels, each of which is configured to control a single half-bridge power stage. Two modules are included on 257 MAPBGA devices; on the 144 LQFP package, only one module is present. Additionally, four fault input channels are provided per FlexPWM module.

This PWM is capable of controlling most motor types, including:

- AC induction motors (ACIM)
- Permanent Magnet AC motors (PMAC)
- Brushless (BLDC) and brush DC motors (BDC)
- Switched (SRM) and variable reluctance motors (VRM)
- Stepper motors

A FlexPWM module implements the following features:

- 16 bits of resolution for center, edge aligned, and asymmetrical PWMs
- Maximum operating frequency as high as 120 MHz
  - Clock source not modulated and independent from system clock (generated via secondary FMPLL)
- Fine granularity control for enhanced resolution of the PWM period
- PWM outputs can operate as complementary pairs or independent channels
- Ability to accept signed numbers for PWM generation
- Independent control of both edges of each PWM output
- Synchronization to external hardware or other PWM supported

MPC5643L Microcontroller Data Sheet, Rev. 9



- Double buffered PWM registers
  - Integral reload rates from 1 to 16
  - Half cycle reload capability
- Multiple ADC trigger events can be generated per PWM cycle via hardware
- Fault inputs can be assigned to control multiple PWM outputs
- Programmable filters for fault inputs
- Independently programmable PWM output polarity
- Independent top and bottom deadtime insertion
- Each complementary pair can operate with its own PWM frequency and deadtime values
- Individual software control for each PWM output
- All outputs can be forced to a value simultaneously
- PWMX pin can optionally output a third signal from each channel
- · Channels not used for PWM generation can be used for buffered output compare functions
- Channels not used for PWM generation can be used for input capture functions
- Enhanced dual edge capture functionality
- Option to supply the source for each complementary PWM signal pair from any of the following:
  - External digital pin
  - Internal timer channel
  - External ADC input, taking into account values set in ADC high- and low-limit registers
- DMA support

### 1.5.31 eTimer module

The MPC5643L provides three eTimer modules (on the LQFP package eTimer\_2 is available internally only without any external I/O access). Six 16-bit general purpose up/down timer/counters per module are implemented with the following features:

- Maximum clock frequency of 120 MHz
  - Individual channel capability
    - Input capture trigger
    - Output compare
    - Double buffer (to capture rising edge and falling edge)
    - Separate prescaler for each counter
    - Selectable clock source
    - 0–100% pulse measurement
    - Rotation direction flag (Quad decoder mode)
- Maximum count rate
  - Equals peripheral clock divided by 2 for external event counting
  - Equals peripheral clock for internal clock counting
- Cascadeable counters
- Programmable count modulo
- Quadrature decode capabilities
- Counters can share available input pins
- Count once or repeatedly
- Preloadable counters
- Pins available as GPIO when timer functionality not in use
- · DMA support



### 1.5.32 Sine Wave Generator (SWG)

A digital-to-analog converter is available to generate a sine wave based on 32 stored values for external devices (ex: resolver).

## 1.5.33 Analog-to-Digital Converter module (ADC)

The ADC module features include:

### Analog part:

- 2 on-chip ADCs
  - 12-bit resolution SAR architecture
  - Same digital interface as in the MPC5604P family
  - A/D Channels: 9 external, 3 internal and 4 shared with other A/D (total 16 channels)
  - One channel dedicated to each T-sensor to enable temperature reading during application
  - Separated reference for each ADC
  - Shared analog supply voltage for both ADCs
  - One sample and hold unit per ADC
  - Adjustable sampling and conversion time

#### Digital part:

- 4 analog watchdogs comparing ADC results against predefined levels (low, high, range) before results are stored in the appropriate ADC result location
- 2 modes of operation: CPU Mode or CTU Mode
- CPU mode features
  - Register based interface with the CPU: one result register per channel
  - ADC state machine managing three request flows: regular command, hardware injected command, software injected command
  - Selectable priority between software and hardware injected commands
  - 4 analog watchdogs comparing ADC results against predefined levels (low, high, range)
  - DMA compatible interface
- CTU mode features
  - Triggered mode only
  - 4 independent result queues (1  $\times$  16 entries, 2  $\times$  8 entries, 1  $\times$  4 entries)
  - Result alignment circuitry (left justified; right justified)
  - 32-bit read mode allows to have channel ID on one of the 16-bit parts
  - DMA compatible interfaces
- · Built-in self-test features triggered by software

## 1.5.34 Cross Triggering Unit (CTU)

The ADC cross triggering unit allows automatic generation of ADC conversion requests on user selected conditions without CPU load during the PWM period and with minimized CPU load for dynamic configuration.

The CTU implements the following features:

- Cross triggering between ADC, FlexPWM, eTimer, and external pins
- Double buffered trigger generation unit with as many as 8 independent triggers generated from external triggers
- Maximum operating frequency less than or equal to 120 MHz
- Trigger generation unit configurable in sequential mode or in triggered mode
- Trigger delay unit to compensate the delay of external low pass filter

MPC5643L Microcontroller Data Sheet, Rev. 9



- Double buffered global trigger unit allowing eTimer synchronization and/or ADC command generation
- Double buffered ADC command list pointers to minimize ADC-trigger unit update
- Double buffered ADC conversion command list with as many as 24 ADC commands
- Each trigger capable of generating consecutive commands
- ADC conversion command allows control of ADC channel from each ADC, single or synchronous sampling, independent result queue selection
- DMA support with safety features

## 1.5.35 Cyclic Redundancy Checker (CRC) Unit

The CRC module is a configurable multiple data flow unit to compute CRC signatures on data written to its input register.

The CRC unit has the following features:

- 3 sets of registers to allow 3 concurrent contexts with possibly different CRC computations, each with a selectable polynomial and seed
- Computes 16- or 32-bit wide CRC on the fly (single-cycle computation) and stores result in internal register. The following standard CRC polynomials are implemented:

$$x^8 + x^4 + x^3 + x^2 + 1 \text{ [8-bit CRC]}$$

$$x^{16} + x^{12} + x^5 + 1 \text{ [16-bit CRC-CCITT]}$$

$$x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$$

$$\text{[32-bit CRC-ethernet(32)]}$$

- Key engine to be coupled with communication periphery where CRC application is added to allow implementation of safe communication protocol
- Offloads core from cycle-consuming CRC and helps checking configuration signature for safe start-up or periodic procedures
- CRC unit connected as peripheral bus on internal peripheral bus
- DMA support

# 1.5.36 Redundancy Control and Checker Unit (RCCU)

The RCCU checks all outputs of the sphere of replication (addresses, data, control signals). It has the following features:

- Duplicated module to guarantee highest possible diagnostic coverage (check of checker)
- Multiple times replicated IPs are used as checkers on the SoR outputs

## 1.5.37 Junction temperature sensor

The junction temperature sensor provides a value via an ADC channel that can be used by software to calculate the device junction temperature.

The key parameters of the junction temperature sensor include:

- Nominal temperature range from -40 to 150 °C
- Software temperature alarm via analog ADC comparator possible

# 1.5.38 Nexus Port Controller (NPC)

The NPC module provides real-time development support capabilities for this device in compliance with the IEEE-ISTO 5001-2003. This development support is supplied for MCUs without requiring external address and data pins for internal visibility.



The NPC block interfaces to the host processor and internal buses to provide development support as per the IEEE-ISTO 5001-2003 Class 3+, including selected features from Class 4 standard.

The development support provided includes program trace, data trace, watchpoint trace, ownership trace, run-time access to the MCUs internal memory map and access to the Power Architecture internal registers during halt. The Nexus interface also supports a JTAG only mode using only the JTAG pins. The following features are implemented:

- Full and reduced port modes
- MCKO (message clock out) pin
- 4 or 12 MDO (message data out) pins<sup>1</sup>
- 2 MSEO (message start/end out) pins
- EVTO (event out) pin
  - Auxiliary input port
- EVTI (event in) pin
- 5-pin JTAG port (JCOMP, TDI, TDO, TMS, and TCK)
  - Supports JTAG mode
- Host processor (e200) development support features
  - Data trace via data write messaging (DWM) and data read messaging (DRM). This allows the development tool
    to trace reads or writes, or both, to selected internal memory resources.
  - Ownership trace via ownership trace messaging (OTM). OTM facilitates ownership trace by providing visibility of which process ID or operating system task is activated. An ownership trace message is transmitted when a new process/task is activated, allowing development tools to trace ownership flow.
  - Program trace via branch trace messaging (BTM). Branch trace messaging displays program flow discontinuities (direct branches, indirect branches, exceptions, etc.), allowing the development tool to interpolate what transpires between the discontinuities. Thus, static code may be traced.
  - Watchpoint messaging (WPM) via the auxiliary port
  - Watchpoint trigger enable of program and/or data trace messaging
  - Data tracing of instruction fetches via private opcodes

# 1.5.39 IEEE 1149.1 JTAG Controller (JTAGC)

The JTAGC block provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode. All data input to and output from the JTAGC block is communicated in serial format. The JTAGC block is compliant with the IEEE standard.

The JTAG controller provides the following features:

- IEEE Test Access Port (TAP) interface with 5 pins:
  - TDI
  - TMS
  - TCK
  - TDO
  - JCOMP
- Selectable modes of operation include JTAGC/debug or normal system operation
- 5-bit instruction register that supports the following IEEE 1149.1-2001 defined instructions:
  - BYPASS
  - IDCODE

MPC5643L Microcontroller Data Sheet, Rev. 9

<sup>1. 4</sup> MDO pins on 144 LQFP package, 12 MDO pins on 257 MAPBGA package.



- EXTEST
- SAMPLE
- SAMPLE/PRELOAD
- 3 test data registers: a bypass register, a boundary scan register, and a device identification register. The size of the boundary scan register is parameterized to support a variety of boundary scan chain lengths.
- TAP controller state machine that controls the operation of the data registers, instruction register and associated circuitry

### 1.5.40 Voltage regulator / Power Management Unit (PMU)

The on-chip voltage regulator module provides the following features:

- · Single external rail required
- Single high supply required: nominal 3.3 V both for packaged and Known Good Die option
  - Packaged option requires external ballast transistor due to reduced dissipation capacity at high temperature but can use embedded transistor if power dissipation is maintained within package dissipation capacity (lower frequency of operation)
  - Known Good Die option uses embedded ballast transistor as dissipation capacity is increased to reduce system
    cost
- All I/Os are at same voltage as external supply (3.3 V nominal)
- Duplicated Low-Voltage Detectors (LVD) to guarantee proper operation at all stages (reset, configuration, normal
  operation) and, to maximize safety coverage, one LVD can be tested while the other operates (on-line self-testing
  feature)

## 1.5.41 Built-In Self-Test (BIST) capability

This device includes the following protection against latent faults:

- Boot-time Memory Built-In Self-Test (MBIST)
- Boot-time scan-based Logic Built-In Self-Test (LBIST)
- Run-time ADC Built-In Self-Test (BIST)
- Run-time Built-In Self Test of LVDs



# 2.1 Package pinouts

Figure 2 shows the MPC5643L in the 144 LQFP package.



Figure 2. MPC5643L 144 LQFP pinout (top view)

Figure 3 shows the MPC5643L in the 257 MAPBGA package.



|   | 1                          | 2                         | 3                            | 4                            | 5                           | 6                           | 7                            | 8                            | 9                           | 10                          | 11                  | 12                          | 13                         | 14                         | 15                           | 16                         | 17                 |
|---|----------------------------|---------------------------|------------------------------|------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|-----------------------------|-----------------------------|---------------------|-----------------------------|----------------------------|----------------------------|------------------------------|----------------------------|--------------------|
| Α | V <sub>SS_HV</sub>         | V <sub>SS_HV</sub><br>_IO | V <sub>DD_HV</sub>           | H[2]                         | H[0]                        | G[14]                       | D[3]                         | C[15]                        | V <sub>DD_HV</sub><br>_io   | A[12]                       | H[10]               | H[14]                       | A[10]                      | B[2]                       | C[10]                        | V <sub>SS_HV</sub><br>_IO  | V <sub>SS_HV</sub> |
| В | V <sub>SS_HV</sub>         | V <sub>SS_HV</sub>        | B[6]                         | A[14]                        | F[3]                        | A[9]                        | D[4]                         | D[0]                         | V <sub>SS_HV</sub>          | H[12]                       | E[15]               | E[14]                       | B[3]                       | F[13]                      | B[0]                         | V <sub>DD_HV</sub><br>_IO  | V <sub>SS_HV</sub> |
| С | V <sub>DD_HV</sub>         | NC <sup>1</sup>           | V <sub>SS_HV</sub>           | FCCU_<br>F[1]                | D[2]                        | A[13]                       | V <sub>DD_HV</sub><br>_REG_2 | V <sub>DD_HV</sub><br>_REG_2 | I[0]                        | JCOMP                       | H[11]               | I[1]                        | F[14]                      | B[1]                       | V <sub>SS_HV</sub>           | A[4]                       | F[12]              |
| D | F[5]                       | F[4]                      | A[15]                        | C[6]                         | V <sub>SS_LV_</sub>         | V <sub>DD_LV</sub><br>COR   | F[0]                         | V <sub>DD_HV</sub>           | V <sub>SS_HV</sub>          | NC                          | A[11]               | E[13]                       | F[15]                      | V <sub>DD_HV</sub><br>_IO  | V <sub>PP</sub><br>_test     | D[14]                      | G[3]               |
| E | MDO0                       | F[6]                      | D[1]                         | NMI                          |                             |                             |                              |                              |                             |                             |                     |                             |                            | NC                         | C[14]                        | G[2]                       | I[3]               |
| F | H[1]                       | G[12]                     | A[7]                         | A[8]                         |                             | V <sub>DD_LV</sub> _<br>COR | V <sub>DD_LV</sub> _<br>COR  | V <sub>DD_LV_</sub>          | V <sub>DD_LV</sub> _<br>COR | V <sub>DD_LV</sub> _<br>COR | V <sub>DD_LV_</sub> | V <sub>DD_LV</sub> _<br>COR |                            | NC                         | C[13]                        | I[2]                       | G[4]               |
| G | H[3]                       | V <sub>DD_HV</sub><br>_IO | C[5]                         | A[6]                         |                             | V <sub>DD_LV</sub><br>COR   | V <sub>SS_LV_</sub>          | V <sub>SS_LV_</sub>          | V <sub>SS_LV_</sub><br>COR  | V <sub>SS_LV_</sub>         | V <sub>SS_LV_</sub> | V <sub>DD_LV</sub> _<br>COR |                            | D[12]                      | H[13]                        | H[9]                       | G[6]               |
| Н | G[13]                      | V <sub>SS_HV</sub><br>_IO | C[4]                         | A[5]                         |                             | V <sub>DD_LV</sub>          | V <sub>SS_LV</sub>           | V <sub>SS_LV</sub>           | V <sub>SS_LV</sub>          | $V_{SS\_LV}$                | V <sub>SS_LV</sub>  | V <sub>DD_LV</sub>          |                            | V <sub>SS_LV</sub>         | V <sub>DD_HV</sub><br>_REG_1 | V <sub>DD_HV</sub><br>_fla | H[6]               |
| J | F[7]                       | G[15]                     | V <sub>DD_HV</sub><br>_REG_0 | V <sub>DD_HV</sub><br>_REG_0 |                             | V <sub>DD_LV</sub>          | V <sub>SS_LV</sub>           | V <sub>SS_LV</sub>           | V <sub>SS_LV</sub>          | V <sub>SS_LV</sub>          | V <sub>SS_LV</sub>  | V <sub>DD_LV</sub>          |                            | V <sub>DD_LV</sub>         | V <sub>DD_HV</sub><br>_REG_1 | V <sub>SS_HV</sub><br>_fla | H[15]              |
| K | F[9]                       | F[8]                      |                              | C[7]                         |                             | V <sub>DD_LV</sub>          | V <sub>SS_LV</sub>           | V <sub>SS_LV</sub>           | V <sub>SS_LV</sub>          | V <sub>SS_LV</sub>          | V <sub>SS_LV</sub>  | V <sub>DD_LV</sub>          |                            | NC                         | H[8]                         | H[7]                       | A[3]               |
| L | F[10]                      | F[11]                     | D[9]                         | NC                           |                             | V <sub>DD_LV</sub>          | V <sub>SS_LV</sub>           | V <sub>SS_LV</sub>           | V <sub>SS_LV</sub>          | V <sub>SS_LV</sub>          | V <sub>SS_LV</sub>  | V <sub>DD_LV</sub>          |                            | NC                         | TCK                          | H[4]                       | B[4]               |
| М | V <sub>DD_HV</sub><br>_osc | V <sub>DD_HV</sub><br>_IO | D[8]                         | NC                           |                             | V <sub>DD_LV</sub>          | V <sub>DD_LV</sub>           | V <sub>DD_LV</sub>           | V <sub>DD_LV</sub>          | $V_{DD\_LV}$                | V <sub>DD_LV</sub>  | V <sub>DD_LV</sub>          |                            | C[11]                      | B[5]                         | TMS                        | H[5]               |
| N | XTAL                       | V <sub>SS_HV</sub><br>_IO | D[5]                         | V <sub>SS_LV_</sub><br>PLL   |                             |                             |                              |                              |                             |                             |                     |                             |                            | NC                         | C[12]                        | A[2]                       | G[5]               |
| Р | V <sub>SS_HV</sub><br>_osc | RESET                     | D[6]                         | V <sub>DD_LV_</sub><br>PLL   | V <sub>DD_LV</sub> _<br>COR | V <sub>SS_LV_</sub><br>COR  | B[8]                         | NC                           | V <sub>SS_HV</sub><br>_IO   | V <sub>DD_HV</sub><br>_IO   | B[14]               | V <sub>DD_LV</sub> _<br>COR | V <sub>SS_LV_</sub><br>COR | V <sub>DD_HV</sub><br>_IO  | G[10]                        | G[8]                       | G[7]               |
| R | EXTAL                      | FCCU<br>_F[0]             | V <sub>SS_HV</sub><br>_IO    | D[7]                         | B[7]                        | E[6]                        | V <sub>DD_HV</sub><br>_ADR0  | B[10]                        | V <sub>DD_HV</sub><br>_adr1 | B[13]                       | B[15]               | C[0]                        | BCTRL                      | A[1]                       | V <sub>SS_HV</sub><br>_IO    | D[11]                      | G[9]               |
| Т | V <sub>SS_HV</sub>         | V <sub>DD_HV</sub><br>_io | NC                           | C[1]                         | E[5]                        | E[7]                        | V <sub>SS_HV</sub><br>_ADR0  | B[11]                        | V <sub>SS_HV</sub><br>_ADR1 | E[9]                        | E[10]               | E[12]                       | E[0]                       | A[0]                       | D[10]                        | V <sub>DD_HV</sub>         | V <sub>SS_HV</sub> |
| U | V <sub>SS_HV</sub>         | V <sub>SS_HV</sub><br>_IO | NC                           | E[4]                         | C[2]                        | E[2]                        | B[9]                         | B[12]                        | V <sub>DD_HV</sub><br>_adv  | V <sub>SS_HV</sub><br>_ADV  | E[11]               | NC                          | NC                         | V <sub>DD_HV</sub><br>_pmu | G[11]                        | V <sub>SS_HV</sub><br>_IO  | V <sub>SS_HV</sub> |
|   | 1                          | 2                         | 3                            | 4                            | 5                           | 6                           | 7                            | 8                            | 9                           | 10                          | 11                  | 12                          | 13                         | 14                         | 15                           | 16                         | 17                 |

<sup>&</sup>lt;sup>1</sup> NC = Not connected (the pin is physically not connected to anything on the device)

### Figure 3. MPC5643L 257 MAPBGA pinout (top view)

Table 3 and Table 4 provide the pin function summaries for the 144-pin and 257-pin packages, respectively, listing all the signals multiplexed to each pin.





Table 3. 144 LQFP pin function summary

| Pin# | Port/function         | Peripheral | Output function | Input function |
|------|-----------------------|------------|-----------------|----------------|
| 1    | NMI                   |            | _               |                |
| 2    | A[6]                  | SIUL       | GPIO[6]         | GPIO[6]        |
|      |                       | DSPI_1     | SCK             | SCK            |
|      |                       | SIUL       | _               | EIRQ[6]        |
| 3    | D[1]                  | SIUL       | GPIO[49]        | GPIO[49]       |
|      |                       | eTimer_1   | ETC[2]          | ETC[2]         |
|      |                       | CTU_0      | EXT_TGR         | _              |
|      |                       | FlexRay    | _               | CA_RX          |
| 4    | F[4]                  | SIUL       | GPIO[84]        | GPIO[84]       |
|      |                       | NPC        | MDO[3]          | _              |
| 5    | F[5]                  | SIUL       | GPIO[85]        | GPIO[85]       |
|      |                       | NPC        | MDO[2]          | _              |
| 6    | $V_{DD\_HV\_IO}$      |            | _               |                |
| 7    | V <sub>SS_HV_IO</sub> |            |                 |                |
| 8    | F[6]                  | SIUL       | GPIO[86]        | GPIO[86]       |
|      |                       | NPC        | MDO[1]          | _              |
| 9    | MDO0                  |            | _               |                |
| 10   | A[7]                  | SIUL       | GPIO[7]         | GPIO[7]        |
|      |                       | DSPI_1     | SOUT            | _              |
|      |                       | SIUL       | _               | EIRQ[7]        |
| 11   | C[4]                  | SIUL       | GPIO[36]        | GPIO[36]       |
|      |                       | DSPI_0     | CS0             | CS0            |
|      |                       | FlexPWM_0  | X[1]            | X[1]           |
|      |                       | SSCM       | DEBUG[4]        | _              |
|      |                       | SIUL       | _               | EIRQ[22]       |
| 12   | A[8]                  | SIUL       | GPIO[8]         | GPIO[8]        |
|      |                       | DSPI_1     | _               | SIN            |
|      |                       | SIUL       | _               | EIRQ[8]        |
| 13   | C[5]                  | SIUL       | GPIO[37]        | GPIO[37]       |
|      |                       | DSPI_0     | SCK             | SCK            |
|      |                       | SSCM       | DEBUG[5]        | _              |
|      |                       | FlexPWM_0  | _               | FAULT[3]       |
|      |                       | SIUL       | _               | EIRQ[23]       |



Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function            | Peripheral | Output function | Input function |
|------|--------------------------|------------|-----------------|----------------|
| 14   | A[5]                     | SIUL       | GPIO[5]         | GPIO[5]        |
|      |                          | DSPI_1     | CS0             | CS0            |
|      |                          | eTimer_1   | ETC[5]          | ETC[5]         |
|      |                          | DSPI_0     | CS7             | _              |
|      |                          | SIUL       | _               | EIRQ[5]        |
| 15   | C[7]                     | SIUL       | GPIO[39]        | GPIO[39]       |
|      |                          | FlexPWM_0  | A[1]            | A[1]           |
|      |                          | SSCM       | DEBUG[7]        | _              |
|      |                          | DSPI_0     | _               | SIN            |
| 16   | V <sub>DD_HV_REG_0</sub> |            | _               |                |
| 17   | V <sub>SS_LV_COR</sub>   |            | _               |                |
| 18   | V <sub>DD_LV_COR</sub>   |            | _               |                |
| 19   | F[7]                     | SIUL       | GPIO[87]        | GPIO[87]       |
|      |                          | NPC        | MCKO            | _              |
| 20   | F[8]                     | SIUL       | GPIO[88]        | GPIO[88]       |
|      |                          | NPC        | MSEO[1]         | _              |
| 21   | V <sub>DD_HV_IO</sub>    |            | _               |                |
| 22   | V <sub>SS_HV_IO</sub>    |            | _               |                |
| 23   | F[9]                     | SIUL       | GPIO[89]        | GPIO[89]       |
|      |                          | NPC        | MSEO[0]         | _              |
| 24   | F[10]                    | SIUL       | GPIO[90]        | GPIO[90]       |
|      |                          | NPC        | EVTO            | _              |
| 25   | F[11]                    | SIUL       | GPIO[91]        | GPIO[91]       |
|      |                          | NPC        | _               | EVTI           |
| 26   | D[9]                     | SIUL       | GPIO[57]        | GPIO[57]       |
|      |                          | FlexPWM_0  | X[0]            | X[0]           |
|      |                          | LINFlexD_1 | TXD             | _              |
| 27   | V <sub>DD_HV_OSC</sub>   |            | _               |                |
| 28   | V <sub>SS_HV_OSC</sub>   |            | _               |                |
| 29   | XTAL                     |            | _               |                |
| 30   | EXTAL                    |            | _               |                |
| 31   | RESET                    |            |                 |                |





Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function                | Peripheral | Output function | Input function |
|------|------------------------------|------------|-----------------|----------------|
| 32   | D[8]                         | SIUL       | GPIO[56]        | GPIO[56]       |
|      |                              | DSPI_1     | CS2             | _              |
|      |                              | eTimer_1   | ETC[4]          | ETC[4]         |
|      |                              | DSPI_0     | CS5             | _              |
|      |                              | FlexPWM_0  | _               | FAULT[3]       |
| 33   | D[5]                         | SIUL       | GPIO[53]        | GPIO[53]       |
|      |                              | DSPI_0     | CS3             | _              |
|      |                              | FlexPWM_0  | _               | FAULT[2]       |
| 34   | D[6]                         | SIUL       | GPIO[54]        | GPIO[54]       |
|      |                              | DSPI_0     | CS2             | _              |
|      |                              | FlexPWM_0  | X[3]            | X[3]           |
|      |                              | FlexPWM_0  | _               | FAULT[1]       |
| 35   | V <sub>SS_LV_PLL0_PLL1</sub> |            | _               |                |
| 36   | V <sub>DD_LV_PLL0_PLL1</sub> |            | _               |                |
| 37   | D[7]                         | SIUL       | GPIO[55]        | GPIO[55]       |
|      |                              | DSPI_1     | CS3             | _              |
|      |                              | DSPI_0     | CS4             | _              |
|      |                              | SWG        | analog output   | _              |
| 38   | FCCU_F[0]                    | FCCU       | F[0]            | F[0]           |
| 39   | V <sub>DD_LV_COR</sub>       |            | _               |                |
| 40   | V <sub>SS_LV_COR</sub>       |            | _               |                |
| 41   | C[1]                         | SIUL       | _               | GPIO[33]       |
|      |                              | ADC_0      | _               | AN[2]          |
| 42   | E[4]                         | SIUL       | _               | GPIO[68]       |
|      |                              | ADC_0      | _               | AN[7]          |
| 43   | B[7]                         | SIUL       | _               | GPIO[23]       |
|      | ''                           | LINFlexD_0 | _               | RXD            |
|      |                              | ADC_0      | _               | AN[0]          |
| 44   | E[5]                         | SIUL       | _               | GPIO[69]       |
|      |                              | ADC_0      | _               | AN[8]          |
| 45   | C[2]                         | SIUL       | _               | GPIO[34]       |
|      |                              | ADC_0      | _               | AN[3]          |
| 46   | E[6]                         | SIUL       | _               | GPIO[70]       |
|      | -                            | ADC_0      | _               | AN[4]          |



Table 3. 144 LQFP pin function summary (continued)

| 47 | Diol                    |                |   |          |
|----|-------------------------|----------------|---|----------|
|    | B[8]                    | SIUL           | _ | GPIO[24] |
|    |                         | eTimer_0       | _ | ETC[5]   |
|    |                         | ADC_0          | _ | AN[1]    |
| 48 | E[7]                    | SIUL           | _ | GPIO[71] |
|    |                         | ADC_0          | _ | AN[6]    |
| 49 | E[2]                    | SIUL           | _ | GPIO[66] |
|    |                         | ADC_0          | _ | AN[5]    |
| 50 | V <sub>DD_HV_ADR0</sub> |                | _ |          |
| 51 | V <sub>SS_HV_ADR0</sub> |                | _ |          |
| 52 | B[9]                    | SIUL           | _ | GPIO[25] |
|    |                         | ADC_0<br>ADC_1 | _ | AN[11]   |
| 53 | B[10]                   | SIUL           | _ | GPIO[26] |
|    |                         | ADC_0<br>ADC_1 | _ | AN[12]   |
| 54 | B[11]                   | SIUL           | _ | GPIO[27] |
|    |                         | ADC_0<br>ADC_1 | _ | AN[13]   |
| 55 | B[12]                   | SIUL           | _ | GPIO[28] |
|    |                         | ADC_0<br>ADC_1 | _ | AN[14]   |
| 56 | V <sub>DD_HV_ADR1</sub> |                | _ |          |
| 57 | V <sub>SS_HV_ADR1</sub> |                | _ |          |
| 58 | $V_{DD\_HV\_ADV}$       |                | _ |          |
| 59 | V <sub>SS_HV_ADV</sub>  |                | _ |          |
| 60 | B[13]                   | SIUL           | _ | GPIO[29] |
|    |                         | LINFlexD_1     | _ | RXD      |
|    |                         | ADC_1          | _ | AN[0]    |
| 61 | E[9]                    | SIUL           | _ | GPIO[73] |
|    |                         | ADC_1          | _ | AN[7]    |
| 62 | B[15]                   | SIUL           | _ | GPIO[31] |
|    | ļ                       | SIUL           | _ | EIRQ[20] |
|    |                         | ADC_1          | _ | AN[2]    |
| 63 | E[10]                   | SIUL           | _ | GPIO[74] |
|    |                         | ADC_1          | _ | AN[8]    |





Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function          | Peripheral | Output function | Input function |
|------|------------------------|------------|-----------------|----------------|
| 64   | B[14]                  | SIUL       | _               | GPIO[30]       |
|      |                        | eTimer_0   | _               | ETC[4]         |
|      |                        | SIUL       | _               | EIRQ[19]       |
|      |                        | ADC_1      | _               | AN[1]          |
| 65   | E[11]                  | SIUL       | _               | GPIO[75]       |
|      |                        | ADC_1      | _               | AN[4]          |
| 66   | C[0]                   | SIUL       | _               | GPIO[32]       |
|      |                        | ADC_1      | _               | AN[3]          |
| 67   | E[12]                  | SIUL       | _               | GPIO[76]       |
|      |                        | ADC_1      | _               | AN[6]          |
| 68   | E[0]                   | SIUL       | _               | GPIO[64]       |
|      |                        | ADC_1      | _               | AN[5]          |
| 69   | BCTRL                  |            | _               |                |
| 70   | V <sub>DD_LV_COR</sub> |            | _               |                |
| 71   | V <sub>SS_LV_COR</sub> |            | _               |                |
| 72   | V <sub>DD_HV_PMU</sub> |            | _               |                |
| 73   | A[0]                   | SIUL       | GPIO[0]         | GPIO[0]        |
|      |                        | eTimer_0   | ETC[0]          | ETC[0]         |
|      |                        | DSPI_2     | SCK             | SCK            |
|      |                        | SIUL       | _               | EIRQ[0]        |
| 74   | A[1]                   | SIUL       | GPIO[1]         | GPIO[1]        |
|      |                        | eTimer_0   | ETC[1]          | ETC[1]         |
|      |                        | DSPI_2     | SOUT            | _              |
|      |                        | SIUL       | _               | EIRQ[1]        |
| 75   | G[11]                  | SIUL       | GPIO[107]       | GPIO[107]      |
|      |                        | FlexRay    | DBG3            | _              |
|      |                        | FlexPWM_0  | _               | FAULT[3]       |
| 76   | D[10]                  | SIUL       | GPIO[58]        | GPIO[58]       |
|      |                        | FlexPWM_0  | A[0]            | A[0]           |
|      |                        | eTimer_0   | _               | ETC[0]         |
| 77   | G[10]                  | SIUL       | GPIO[106]       | GPIO[106]      |
|      |                        | FlexRay    | DBG2            | _              |
|      |                        | DSPI_2     | CS3             | _              |
|      |                        | FlexPWM_0  | _               | FAULT[2]       |



Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function | Peripheral | Output function | Input function |
|------|---------------|------------|-----------------|----------------|
| 78   | D[11]         | SIUL       | GPIO[59]        | GPIO[59]       |
|      |               | FlexPWM_0  | B[0]            | B[0]           |
|      |               | eTimer_0   | _               | ETC[1]         |
| 79   | G[9]          | SIUL       | GPIO[105]       | GPIO[105]      |
|      |               | FlexRay    | DBG1            | _              |
|      |               | DSPI_1     | CS1             | _              |
|      |               | FlexPWM_0  | _               | FAULT[1]       |
|      |               | SIUL       | _               | EIRQ[29]       |
| 80   | C[11]         | SIUL       | GPIO[43]        | GPIO[43]       |
|      |               | eTimer_0   | ETC[4]          | ETC[4]         |
|      |               | DSPI_2     | CS2             | _              |
| 81   | G[8]          | SIUL       | GPIO[104]       | GPIO[104]      |
|      |               | FlexRay    | DBG0            | _              |
|      |               | DSPI_0     | CS1             | _              |
|      |               | FlexPWM_0  | _               | FAULT[0]       |
|      |               | SIUL       | _               | EIRQ[21]       |
| 82   | C[12]         | SIUL       | GPIO[44]        | GPIO[44]       |
|      |               | eTimer_0   | ETC[5]          | ETC[5]         |
|      |               | DSPI_2     | CS3             | _              |
| 83   | G[7]          | SIUL       | GPIO[103]       | GPIO[103]      |
|      |               | FlexPWM_0  | B[3]            | B[3]           |
| 84   | A[2]          | SIUL       | GPIO[2]         | GPIO[2]        |
|      |               | eTimer_0   | ETC[2]          | ETC[2]         |
|      |               | FlexPWM_0  | A[3]            | A[3]           |
|      |               | DSPI_2     | _               | SIN            |
|      |               | MC_RGM     | _               | ABS[0]         |
|      |               | SIUL       | _               | EIRQ[2]        |
| 85   | G[5]          | SIUL       | GPIO[101]       | GPIO[101]      |
|      |               | FlexPWM_0  | X[3]            | X[3]           |
|      |               | DSPI_2     | CS3             | _              |
| 86   | B[5]          | SIUL       | GPIO[21]        | GPIO[21]       |
|      |               | JTAGC      | _               | TDI            |
| 87   | TMS           |            |                 |                |
| 88   | TCK           |            | _               |                |





Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function            | Peripheral | Output function | Input function |
|------|--------------------------|------------|-----------------|----------------|
| 89   | B[4]                     | SIUL       | GPIO[20]        | GPIO[20]       |
|      |                          | JTAGC      | TDO             |                |
| 90   | V <sub>SS_HV_IO</sub>    |            | _               |                |
| 91   | V <sub>DD_HV_IO</sub>    |            | _               |                |
| 92   | A[3]                     | SIUL       | GPIO[3]         | GPIO[3]        |
|      |                          | eTimer_0   | ETC[3]          | ETC[3]         |
|      |                          | DSPI_2     | CS0             | CS0            |
|      |                          | FlexPWM_0  | B[3]            | B[3]           |
|      |                          | MC_RGM     | _               | ABS[2]         |
|      |                          | SIUL       | _               | EIRQ[3]        |
| 93   | V <sub>DD_LV_COR</sub>   |            | _               |                |
| 94   | V <sub>SS_LV_COR</sub>   |            | _               |                |
| 95   | V <sub>DD_HV_REG_1</sub> |            | _               |                |
| 96   | V <sub>SS_HV_FLA</sub>   |            | _               |                |
| 97   | V <sub>DD_HV_FLA</sub>   |            | _               |                |
| 98   | G[6]                     | SIUL       | GPIO[102]       | GPIO[102]      |
|      |                          | FlexPWM_0  | A[3]            | A[3]           |
| 99   | D[12]                    | SIUL       | GPIO[60]        | GPIO[60]       |
|      |                          | FlexPWM_0  | X[1]            | X[1]           |
|      |                          | LINFlexD_1 | _               | RXD            |
| 100  | G[4]                     | SIUL       | GPIO[100]       | GPIO[100]      |
|      |                          | FlexPWM_0  | B[2]            | B[2]           |
|      |                          | eTimer_0   | _               | ETC[5]         |
| 101  | C[13]                    | SIUL       | GPIO[45]        | GPIO[45]       |
|      |                          | eTimer_1   | ETC[1]          | ETC[1]         |
|      |                          | CTU_0      | _               | EXT_IN         |
|      |                          | FlexPWM_0  | _               | EXT_SYNC       |
| 102  | G[2]                     | SIUL       | GPIO[98]        | GPIO[98]       |
|      |                          | FlexPWM_0  | X[2]            | X[2]           |
|      |                          | DSPI_1     | CS1             | _              |
| 103  | C[14]                    | SIUL       | GPIO[46]        | GPIO[46]       |
|      |                          | eTimer_1   | ETC[2]          | ETC[2]         |
|      |                          | CTU_0      | EXT_TGR         | _              |



Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function          | Peripheral | Output function | Input function |
|------|------------------------|------------|-----------------|----------------|
| 104  | G[3]                   | SIUL       | GPIO[99]        | GPIO[99]       |
|      |                        | FlexPWM_0  | A[2]            | A[2]           |
|      |                        | eTimer_0   | _               | ETC[4]         |
| 105  | D[14]                  | SIUL       | GPIO[62]        | GPIO[62]       |
|      |                        | FlexPWM_0  | B[1]            | B[1]           |
|      |                        | eTimer_0   | _               | ETC[3]         |
| 106  | F[12]                  | SIUL       | GPIO[92]        | GPIO[92]       |
|      |                        | eTimer_1   | ETC[3]          | ETC[3]         |
|      |                        | SIUL       | _               | EIRQ[30]       |
| 107  | V <sub>PP_TEST</sub> 1 |            | _               |                |
| 108  | A[4]                   | SIUL       | GPIO[4]         | GPIO[4]        |
|      |                        | eTimer_1   | ETC[0]          | ETC[0]         |
|      |                        | DSPI_2     | CS1             | _              |
|      |                        | eTimer_0   | ETC[4]          | ETC[4]         |
|      |                        | MC_RGM     | _               | FAB            |
|      |                        | SIUL       | _               | EIRQ[4]        |
| 109  | B[0]                   | SIUL       | GPIO[16]        | GPIO[16]       |
|      |                        | FlexCAN_0  | TXD             | _              |
|      |                        | eTimer_1   | ETC[2]          | ETC[2]         |
|      |                        | SSCM       | DEBUG[0]        |                |
|      |                        | SIUL       | _               | EIRQ[15]       |
| 110  | B[1]                   | SIUL       | GPIO[17]        | GPIO[17]       |
|      |                        | eTimer_1   | ETC[3]          | ETC[3]         |
|      |                        | SSCM       | DEBUG[1]        |                |
|      |                        | FlexCAN_0  | _               | RXD            |
|      |                        | FlexCAN_1  | _               | RXD            |
|      |                        | SIUL       | _               | EIRQ[16]       |
| 111  | C[10]                  | SIUL       | GPIO[42]        | GPIO[42]       |
|      |                        | DSPI_2     | CS2             | _              |
|      |                        | FlexPWM_0  | A[3]            | A[3]           |
|      |                        | FlexPWM_0  | _               | FAULT[1]       |
| 112  | F[13]                  | SIUL       | GPIO[93]        | GPIO[93]       |
|      | -                      | eTimer_1   | ETC[4]          | ETC[4]         |
|      |                        | SIUL       |                 | EIRQ[31]       |





Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function | Peripheral | Output function | Input function |
|------|---------------|------------|-----------------|----------------|
| 113  | F[15]         | SIUL       | GPIO[95]        | GPIO[95]       |
|      |               | LINFlexD_1 | _               | RXD            |
| 114  | B[2]          | SIUL       | GPIO[18]        | GPIO[18]       |
|      |               | LINFlexD_0 | TXD             | _              |
|      |               | SSCM       | DEBUG[2]        | _              |
|      |               | SIUL       | _               | EIRQ[17]       |
| 115  | F[14]         | SIUL       | GPIO[94]        | GPIO[94]       |
|      |               | LINFlexD_1 | TXD             | _              |
| 116  | B[3]          | SIUL       | GPIO[19]        | GPIO[19]       |
|      |               | SSCM       | DEBUG[3]        | _              |
|      |               | LINFlexD_0 | _               | RXD            |
| 117  | E[13]         | SIUL       | GPIO[77]        | GPIO[77]       |
|      |               | eTimer_0   | ETC[5]          | ETC[5]         |
|      |               | DSPI_2     | CS3             | _              |
|      |               | SIUL       | _               | EIRQ[25]       |
| 118  | A[10]         | SIUL       | GPIO[10]        | GPIO[10]       |
|      |               | DSPI_2     | CS0             | CS0            |
|      |               | FlexPWM_0  | B[0]            | B[0]           |
|      |               | FlexPWM_0  | X[2]            | X[2]           |
|      |               | SIUL       | _               | EIRQ[9]        |
| 119  | E[14]         | SIUL       | GPIO[78]        | GPIO[78]       |
|      |               | eTimer_1   | ETC[5]          | ETC[5]         |
|      |               | SIUL       | _               | EIRQ[26]       |
| 120  | A[11]         | SIUL       | GPIO[11]        | GPIO[11]       |
|      |               | DSPI_2     | SCK             | SCK            |
|      |               | FlexPWM_0  | A[0]            | A[0]           |
|      |               | FlexPWM_0  | A[2]            | A[2]           |
|      |               | SIUL       | _               | EIRQ[10]       |
| 121  | E[15]         | SIUL       | GPIO[79]        | GPIO[79]       |
|      |               | DSPI_0     | CS1             | _              |
|      |               | SIUL       | _               | EIRQ[27]       |
|      |               |            | 1               | L              |



Table 3. 144 LQFP pin function summary (continued)

| 122   A[12]   SIUL   GPIO[12]   GPIO[12]     DSPI_2   SOUT   —                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FlexPWM_0                                                                                                                                                                                                |
| FlexPWM_0   B[2]   B[2]     SIUL                                                                                                                                                                         |
| SIUL                                                                                                                                                                                                     |
| 123   JCOMP       JCOMP     124   C[15]   SIUL   GPIO[47]   GPIO[47]     FlexRay   CA_TR_EN       eTimer_1   ETC[0]   ETC[0]     FlexPWM_0   A[1]   A[1]     CTU_0     EXT_IN     FlexPWM_0     EXT_SYNC |
| SIUL   GPIO[47]   GPIO[47]     FlexRay   CA_TR_EN   —     eTimer_1   ETC[0]   ETC[0]     FlexPWM_0   A[1]   A[1]     CTU_0   —   EXT_IN     FlexPWM_0   —   EXT_SYNC                                     |
| FlexRay                                                                                                                                                                                                  |
| eTimer_1         ETC[0]         ETC[0]           FlexPWM_0         A[1]         A[1]           CTU_0         —         EXT_IN           FlexPWM_0         —         EXT_SYNC                             |
| FlexPWM_0                                                                                                                                                                                                |
| CTU_0 — EXT_IN FlexPWM_0 — EXT_SYNC                                                                                                                                                                      |
| FlexPWM_0 — EXT_SYNC                                                                                                                                                                                     |
|                                                                                                                                                                                                          |
| 125 D[0] SIUL GPIO[48] GPIO[48]                                                                                                                                                                          |
|                                                                                                                                                                                                          |
| FlexRay CA_TX —                                                                                                                                                                                          |
| eTimer_1 ETC[1] ETC[1]                                                                                                                                                                                   |
| FlexPWM_0 B[1] B[1]                                                                                                                                                                                      |
| 126 V <sub>DD_HV_IO</sub> —                                                                                                                                                                              |
| 127 V <sub>SS_HV_IO</sub> —                                                                                                                                                                              |
| 128 D[3] SIUL GPIO[51] GPIO[51]                                                                                                                                                                          |
| FlexRay CB_TX —                                                                                                                                                                                          |
| eTimer_1 ETC[4] ETC[4]                                                                                                                                                                                   |
| FlexPWM_0 A[3] A[3]                                                                                                                                                                                      |
| 129 D[4] SIUL GPIO[52] GPIO[52]                                                                                                                                                                          |
| FlexRay CB_TR_EN —                                                                                                                                                                                       |
| eTimer_1 ETC[5] ETC[5]                                                                                                                                                                                   |
| FlexPWM_0 B[3] B[3]                                                                                                                                                                                      |
| 130 V <sub>DD_HV_REG_2</sub> —                                                                                                                                                                           |
| 131 V <sub>DD_LV_COR</sub> —                                                                                                                                                                             |
| 132 V <sub>SS_LV_COR</sub> —                                                                                                                                                                             |
| 133 F[0] SIUL GPIO[80] GPIO[80]                                                                                                                                                                          |
| FlexPWM_0 A[1] A[1]                                                                                                                                                                                      |
| eTimer_0 — ETC[2]                                                                                                                                                                                        |
| SIUL — EIRQ[28]                                                                                                                                                                                          |





Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function          | Peripheral | Output function | Input function |
|------|------------------------|------------|-----------------|----------------|
| 134  | A[9]                   | SIUL       | GPIO[9]         | GPIO[9]        |
|      |                        | DSPI_2     | CS1             | _              |
|      |                        | FlexPWM_0  | B[3]            | B[3]           |
|      |                        | FlexPWM_0  | _               | FAULT[0]       |
| 135  | V <sub>DD_LV_COR</sub> |            |                 |                |
| 136  | A[13]                  | SIUL       | GPIO[13]        | GPIO[13]       |
|      |                        | FlexPWM_0  | B[2]            | B[2]           |
|      |                        | DSPI_2     | _               | SIN            |
|      |                        | FlexPWM_0  | _               | FAULT[0]       |
|      |                        | SIUL       | _               | EIRQ[12]       |
| 137  | V <sub>SS_LV_COR</sub> |            | _               |                |
| 138  | B[6]                   | SIUL       | GPIO[22]        | GPIO[22]       |
|      |                        | MC_CGM     | clk_out         | _              |
|      |                        | DSPI_2     | CS2             | _              |
|      |                        | SIUL       | _               | EIRQ[18]       |
| 139  | F[3]                   | SIUL       | GPIO[83]        | GPIO[83]       |
|      |                        | DSPI_0     | CS6             | _              |
| 140  | D[2]                   | SIUL       | GPIO[50]        | GPIO[50]       |
|      |                        | eTimer_1   | ETC[3]          | ETC[3]         |
|      |                        | FlexPWM_0  | X[3]            | X[3]           |
|      |                        | FlexRay    | _               | CB_RX          |
| 141  | FCCU_F[1]              | FCCU       | F[1]            | F[1]           |
| 142  | C[6]                   | SIUL       | GPIO[38]        | GPIO[38]       |
|      |                        | DSPI_0     | SOUT            | _              |
|      |                        | FlexPWM_0  | B[1]            | B[1]           |
|      |                        | SSCM       | DEBUG[6]        | _              |
|      |                        | SIUL       | _               | EIRQ[24]       |
| 143  | A[14]                  | SIUL       | GPIO[14]        | GPIO[14]       |
|      |                        | FlexCAN_1  | TXD             | _              |
|      |                        | eTimer_1   | ETC[4]          | ETC[4]         |
|      |                        | SIUL       | _               | EIRQ[13]       |



Table 3. 144 LQFP pin function summary (continued)

| Pin# | Port/function | Peripheral | Output function | Input function |
|------|---------------|------------|-----------------|----------------|
| 144  | A[15]         | SIUL       | GPIO[15]        | GPIO[15]       |
|      |               | eTimer_1   | ETC[5]          | ETC[5]         |
|      |               | FlexCAN_1  | _               | RXD            |
|      |               | FlexCAN_0  | _               | RXD            |
|      |               | SIUL       | _               | EIRQ[14]       |

<sup>&</sup>lt;sup>1</sup> V<sub>PP\_TEST</sub> should always be tied to ground (V<sub>SS</sub>) for normal operations.

Table 4. 257 MAPBGA pin function summary

| Pin# | Port/function              | Peripheral | Output function | Input function |
|------|----------------------------|------------|-----------------|----------------|
| A1   | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| A2   | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| А3   | V <sub>DD_HV_IO_RING</sub> |            | _               |                |
| A4   | H[2]                       | SIUL       | GPIO[114]       | GPIO[114]      |
|      |                            | NPC        | MDO[5]          | _              |
| A5   | H[0]                       | SIUL       | GPIO[112]       | GPIO[112]      |
|      |                            | NPC        | MDO[7]          | _              |
| A6   | G[14]                      | SIUL       | GPIO[110]       | GPIO[110]      |
|      |                            | NPC        | MDO[9]          | _              |
| A7   | D[3]                       | SIUL       | GPIO[51]        | GPIO[51]       |
|      |                            | FlexRay    | CB_TX           | _              |
|      |                            | eTimer_1   | ETC[4]          | ETC[4]         |
|      |                            | FlexPWM_0  | A[3]            | A[3]           |
| A8   | C[15]                      | SIUL       | GPIO[47]        | GPIO[47]       |
|      |                            | FlexRay    | CA_TR_EN        | _              |
|      |                            | eTimer_1   | ETC[0]          | ETC[0]         |
|      |                            | FlexPWM_0  | A[1]            | A[1]           |
|      |                            | CTU_0      | _               | EXT_IN         |
|      |                            | FlexPWM_0  | _               | EXT_SYNC       |
| A9   | V <sub>DD_HV_IO_RING</sub> |            | _               |                |
| A10  | A[12]                      | SIUL       | GPIO[12]        | GPIO[12]       |
|      |                            | DSPI_2     | SOUT            | _              |
|      |                            | FlexPWM_0  | A[2]            | A[2]           |
|      |                            | FlexPWM_0  | B[2]            | B[2]           |
|      |                            | SIUL       | _               | EIRQ[11]       |

### MPC5643L Microcontroller Data Sheet, Rev. 9





Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function              | Peripheral | Output function | Input function |
|------|----------------------------|------------|-----------------|----------------|
| A11  | H[10]                      | SIUL       | GPIO[122]       | GPIO[122]      |
|      |                            | FlexPWM_1  | X[2]            | X[2]           |
|      |                            | eTimer_2   | ETC[2]          | ETC[2]         |
| A12  | H[14]                      | SIUL       | GPIO[126]       | GPIO[126]      |
|      |                            | FlexPWM_1  | A[3]            | A[3]           |
|      |                            | eTimer_2   | ETC[4]          | ETC[4]         |
| A13  | A[10]                      | SIUL       | GPIO[10]        | GPIO[10]       |
|      |                            | DSPI_2     | CS0             | CS0            |
|      |                            | FlexPWM_0  | B[0]            | B[0]           |
|      |                            | FlexPWM_0  | X[2]            | X[2]           |
|      |                            | SIUL       | _               | EIRQ[9]        |
| A14  | B[2]                       | SIUL       | GPIO[18]        | GPIO[18]       |
|      |                            | LINFlexD_0 | TXD             | _              |
|      |                            | SSCM       | DEBUG[2]        | _              |
|      |                            | SIUL       | _               | EIRQ[17]       |
| A15  | C[10]                      | SIUL       | GPIO[42]        | GPIO[42]       |
|      |                            | DSPI_2     | CS2             | _              |
|      |                            | FlexPWM_0  | A[3]            | A[3]           |
|      |                            | FlexPWM_0  | _               | FAULT[1]       |
| A16  | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| A17  | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| B1   | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| B2   | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| В3   | B[6]                       | SIUL       | GPIO[22]        | GPIO[22]       |
|      |                            | MC_CGM     | clk_out         | _              |
|      |                            | DSPI_2     | CS2             | _              |
|      |                            | SIUL       | _               | EIRQ[18]       |
| B4   | A[14]                      | SIUL       | GPIO[14]        | GPIO[14]       |
|      |                            | FlexCAN_1  | TXD             | _              |
|      |                            | eTimer_1   | ETC[4]          | ETC[4]         |
|      |                            | SIUL       | _               | EIRQ[13]       |
| B5   | F[3]                       | SIUL       | GPIO[83]        | GPIO[83]       |
|      |                            | DSPI_0     | CS6             | _              |



Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function              | Peripheral | Output function | Input function |
|------|----------------------------|------------|-----------------|----------------|
| B6   | A[9]                       | SIUL       | GPIO[9]         | GPIO[9]        |
|      |                            | DSPI_2     | CS1             | _              |
|      |                            | FlexPWM_0  | B[3]            | B[3]           |
|      |                            | FlexPWM_0  | _               | FAULT[0]       |
| B7   | D[4]                       | SIUL       | GPIO[52]        | GPIO[52]       |
|      |                            | FlexRay    | CB_TR_EN        | _              |
|      |                            | eTimer_1   | ETC[5]          | ETC[5]         |
|      |                            | FlexPWM_0  | B[3]            | B[3]           |
| B8   | D[0]                       | SIUL       | GPIO[48]        | GPIO[48]       |
|      |                            | FlexRay    | CA_TX           | _              |
|      |                            | eTimer_1   | ETC[1]          | ETC[1]         |
|      |                            | FlexPWM_0  | B[1]            | B[1]           |
| В9   | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| B10  | H[12]                      | SIUL       | GPIO[124]       | GPIO[124]      |
|      |                            | FlexPWM_1  | B[2]            | B[2]           |
| B11  | E[15]                      | SIUL       | GPIO[79]        | GPIO[79]       |
|      |                            | DSPI_0     | CS1             | _              |
|      |                            | SIUL       | _               | EIRQ[27]       |
| B12  | E[14]                      | SIUL       | GPIO[78]        | GPIO[78]       |
|      |                            | eTimer_1   | ETC[5]          | ETC[5]         |
|      |                            | SIUL       | _               | EIRQ[26]       |
| B13  | B[3]                       | SIUL       | GPIO[19]        | GPIO[19]       |
|      |                            | SSCM       | DEBUG[3]        |                |
|      |                            | LINFlexD_0 | _               | RXD            |
| B14  | F[13]                      | SIUL       | GPIO[93]        | GPIO[93]       |
|      |                            | eTimer_1   | ETC[4]          | ETC[4]         |
|      |                            | SIUL       | _               | EIRQ[31]       |
| B15  | B[0]                       | SIUL       | GPIO[16]        | GPIO[16]       |
|      |                            | FlexCAN_0  | TXD             | _              |
|      |                            | eTimer_1   | ETC[2]          | ETC[2]         |
|      |                            | SSCM       | DEBUG[0]        | _              |
|      |                            | SIUL       | _               | EIRQ[15]       |
| B16  | V <sub>DD_HV_IO_RING</sub> |            | _               |                |
| B17  | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| C1   | V <sub>DD_HV_IO_RING</sub> |            | _               |                |

MPC5643L Microcontroller Data Sheet, Rev. 9





Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function              | Peripheral | Output function | Input function |
|------|----------------------------|------------|-----------------|----------------|
| C2   | Not connected              |            | _               |                |
| C3   | V <sub>SS_HV_IO_RING</sub> |            | _               |                |
| C4   | FCCU_F[1]                  | FCCU       | F[1]            | F[1]           |
| C5   | D[2]                       | SIUL       | GPIO[50]        | GPIO[50]       |
|      |                            | eTimer_1   | ETC[3]          | ETC[3]         |
|      |                            | FlexPWM_0  | X[3]            | X[3]           |
|      |                            | FlexRay    | _               | CB_RX          |
| C6   | A[13]                      | SIUL       | GPIO[13]        | GPIO[13]       |
|      |                            | FlexPWM_0  | B[2]            | B[2]           |
|      |                            | DSPI_2     | _               | SIN            |
|      |                            | FlexPWM_0  | _               | FAULT[0]       |
|      |                            | SIUL       | _               | EIRQ[12]       |
| C7   | V <sub>DD_HV_REG_2</sub>   |            | _               |                |
| C8   | V <sub>DD_HV_REG_2</sub>   |            | _               |                |
| C9   | I[0]                       | SIUL       | GPIO[128]       | GPIO[128]      |
|      |                            | eTimer_2   | ETC[0]          | ETC[0]         |
|      |                            | DSPI_0     | CS4             | _              |
|      |                            | FlexPWM_1  | _               | FAULT[0]       |
| C10  | JCOMP                      | _          | _               | JCOMP          |
| C11  | H[11]                      | SIUL       | GPIO[123]       | GPIO[123]      |
|      |                            | FlexPWM_1  | A[2]            | A[2]           |
| C12  | I[1]                       | SIUL       | GPIO[129]       | GPIO[129]      |
|      |                            | eTimer_2   | ETC[1]          | ETC[1]         |
|      |                            | DSPI_0     | CS5             | _              |
|      |                            | FlexPWM_1  | _               | FAULT[1]       |
| C13  | F[14]                      | SIUL       | GPIO[94]        | GPIO[94]       |
|      |                            | LINFlexD_1 | TXD             | _              |
| C14  | B[1]                       | SIUL       | GPIO[17]        | GPIO[17]       |
|      |                            | eTimer_1   | ETC[3]          | ETC[3]         |
|      |                            | SSCM       | DEBUG[1]        | _              |
|      |                            | FlexCAN_0  | _               | RXD            |
|      |                            | FlexCAN_1  | _               | RXD            |
|      |                            | SIUL       | _               | EIRQ[16]       |
| C15  | V <sub>SS_HV_IO_RING</sub> |            | _               |                |



Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function                | Peripheral | Output function | Input function |
|------|------------------------------|------------|-----------------|----------------|
| C16  | A[4]                         | SIUL       | GPIO[4]         | GPIO[4]        |
|      |                              | eTimer_1   | ETC[0]          | ETC[0]         |
|      |                              | DSPI_2     | CS1             | _              |
|      |                              | eTimer_0   | ETC[4]          | ETC[4]         |
|      |                              | MC_RGM     | _               | FAB            |
|      |                              | SIUL       | _               | EIRQ[4]        |
| C17  | F[12]                        | SIUL       | GPIO[92]        | GPIO[92]       |
|      |                              | eTimer_1   | ETC[3]          | ETC[3]         |
|      |                              | SIUL       | _               | EIRQ[30]       |
| D1   | F[5]                         | SIUL       | GPIO[85]        | GPIO[85]       |
|      |                              | NPC        | MDO[2]          | _              |
| D2   | F[4]                         | SIUL       | GPIO[84]        | GPIO[84]       |
|      |                              | NPC        | MDO[3]          | _              |
| D3   | A[15]                        | SIUL       | GPIO[15]        | GPIO[15]       |
|      |                              | eTimer_1   | ETC[5]          | ETC[5]         |
|      |                              | FlexCAN_1  | _               | RXD            |
|      |                              | FlexCAN_0  | _               | RXD            |
|      |                              | SIUL       | _               | EIRQ[14]       |
| D4   | C[6]                         | SIUL       | GPIO[38]        | GPIO[38]       |
|      |                              | DSPI_0     | SOUT            | _              |
|      |                              | FlexPWM_0  | B[1]            | B[1]           |
|      |                              | SSCM       | DEBUG[6]        | _              |
|      |                              | SIUL       | _               | EIRQ[24]       |
| D5   | V <sub>SS_LV_CORE_RING</sub> |            | _               |                |
| D6   | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| D7   | F[0]                         | SIUL       | GPIO[80]        | GPIO[80]       |
|      | [                            | FlexPWM_0  | A[1]            | A[1]           |
|      | [                            | eTimer_0   | _               | ETC[2]         |
|      | Ī                            | SIUL       | _               | EIRQ[28]       |
| D8   | V <sub>DD_HV_IO_RING</sub>   |            | _               |                |
| D9   | V <sub>SS_HV_IO_RING</sub>   |            | _               |                |
| D10  | Not connected                |            | _               |                |





Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function              | Peripheral | Output function | Input function |
|------|----------------------------|------------|-----------------|----------------|
| D11  | A[11]                      | SIUL       | GPIO[11]        | GPIO[11]       |
|      |                            | DSPI_2     | SCK             | SCK            |
|      |                            | FlexPWM_0  | A[0]            | A[0]           |
|      |                            | FlexPWM_0  | A[2]            | A[2]           |
|      |                            | SIUL       | _               | EIRQ[10]       |
| D12  | E[13]                      | SIUL       | GPIO[77]        | GPIO[77]       |
|      |                            | eTimer_0   | ETC[5]          | ETC[5]         |
|      |                            | DSPI_2     | CS3             | _              |
|      |                            | SIUL       | _               | EIRQ[25]       |
| D13  | F[15]                      | SIUL       | GPIO[95]        | GPIO[95]       |
|      |                            | LINFlexD_1 | _               | RXD            |
| D14  | V <sub>DD_HV_IO_RING</sub> |            | _               |                |
| D15  | V <sub>PP_TEST</sub> 1     |            | _               |                |
| D16  | D[14]                      | SIUL       | GPIO[62]        | GPIO[62]       |
|      |                            | FlexPWM_0  | B[1]            | B[1]           |
|      |                            | eTimer_0   | _               | ETC[3]         |
| D17  | G[3]                       | SIUL       | GPIO[99]        | GPIO[99]       |
|      |                            | FlexPWM_0  | A[2]            | A[2]           |
|      |                            | eTimer_0   | _               | ETC[4]         |
| E1   | MDO0                       |            | _               |                |
| E2   | F[6]                       | SIUL       | GPIO[86]        | GPIO[86]       |
|      |                            | NPC        | MDO[1]          | _              |
| E3   | D[1]                       | SIUL       | GPIO[49]        | GPIO[49]       |
|      |                            | eTimer_1   | ETC[2]          | ETC[2]         |
|      |                            | CTU_0      | EXT_TGR         | _              |
|      |                            | FlexRay    | _               | CA_RX          |
| E4   | NMI                        |            | _               |                |
| E14  | Not connected              |            | _               |                |
| E15  | C[14]                      | SIUL       | GPIO[46]        | GPIO[46]       |
|      |                            | eTimer_1   | ETC[2]          | ETC[2]         |
|      |                            | CTU_0      | EXT_TGR         | _              |
| E16  | G[2]                       | SIUL       | GPIO[98]        | GPIO[98]       |
|      |                            | FlexPWM_0  | X[2]            | X[2]           |
|      |                            | DSPI_1     | CS1             | _              |



Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function                | Peripheral | Output function | Input function |
|------|------------------------------|------------|-----------------|----------------|
| E17  | I[3]                         | SIUL       | GPIO[131]       | GPIO[131]      |
|      |                              | eTimer_2   | ETC[3]          | ETC[3]         |
|      |                              | DSPI_0     | CS7             | _              |
|      |                              | CTU_0      | EXT_TGR         | _              |
|      |                              | FlexPWM_1  | _               | FAULT[3]       |
| F1   | H[1]                         | SIUL       | GPIO[113]       | GPIO[113]      |
|      |                              | NPC        | MDO[6]          | _              |
| F2   | G[12]                        | SIUL       | GPIO[108]       | GPIO[108]      |
|      |                              | NPC        | MDO[11]         | _              |
| F3   | A[7]                         | SIUL       | GPIO[7]         | GPIO[7]        |
|      |                              | DSPI_1     | SOUT            | _              |
|      |                              | SIUL       | _               | EIRQ[7]        |
| F4   | A[8]                         | SIUL       | GPIO[8]         | GPIO[8]        |
|      |                              | DSPI_1     | _               | SIN            |
|      |                              | SIUL       | _               | EIRQ[8]        |
| F6   | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| F7   | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| F8   | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| F9   | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| F10  | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| F11  | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| F12  | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| F14  | Not connected                |            | _               |                |
| F15  | C[13]                        | SIUL       | GPIO[45]        | GPIO[45]       |
|      |                              | eTimer_1   | ETC[1]          | ETC[1]         |
|      |                              | CTU_0      | _               | EXT_IN         |
|      |                              | FlexPWM_0  | _               | EXT_SYNC       |
| F16  | I[2]                         | SIUL       | GPIO[130]       | GPIO[130]      |
|      |                              | eTimer_2   | ETC[2]          | ETC[2]         |
|      |                              | DSPI_0     | CS6             | _              |
|      |                              | FlexPWM_1  | _               | FAULT[2]       |
| F17  | G[4]                         | SIUL       | GPIO[100]       | GPIO[100]      |
|      |                              | FlexPWM_0  | B[2]            | B[2]           |
|      |                              | eTimer_0   | _               | ETC[5]         |





Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function                | Peripheral | Output function | Input function |
|------|------------------------------|------------|-----------------|----------------|
| G1   | H[3]                         | SIUL       | GPIO[115]       | GPIO[115]      |
|      |                              | NPC        | MDO[4]          | _              |
| G2   | V <sub>DD_HV_IO_RING</sub>   |            | _               |                |
| G3   | C[5]                         | SIUL       | GPIO[37]        | GPIO[37]       |
|      |                              | DSPI_0     | SCK             | SCK            |
|      |                              | SSCM       | DEBUG[5]        | _              |
|      |                              | FlexPWM_0  | _               | FAULT[3]       |
|      |                              | SIUL       | _               | EIRQ[23]       |
| G4   | A[6]                         | SIUL       | GPIO[6]         | GPIO[6]        |
|      |                              | DSPI_1     | SCK             | SCK            |
|      |                              | SIUL       | _               | EIRQ[6]        |
| G6   | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| G7   | V <sub>SS_LV_CORE_RING</sub> |            | _               |                |
| G8   | V <sub>SS_LV_CORE_RING</sub> |            | _               |                |
| G9   | V <sub>SS_LV_CORE_RING</sub> |            | _               |                |
| G10  | V <sub>SS_LV_CORE_RING</sub> |            | _               |                |
| G11  | V <sub>SS_LV_CORE_RING</sub> |            | _               |                |
| G12  | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| G14  | D[12]                        | SIUL       | GPIO[60]        | GPIO[60]       |
|      |                              | FlexPWM_0  | X[1]            | X[1]           |
|      |                              | LINFlexD_1 | _               | RXD            |
| G15  | H[13]                        | SIUL       | GPIO[125]       | GPIO[125]      |
|      |                              | FlexPWM_1  | X[3]            | X[3]           |
|      |                              | eTimer_2   | ETC[3]          | ETC[3]         |
| G16  | H[9]                         | SIUL       | GPIO[121]       | GPIO[121]      |
|      |                              | FlexPWM_1  | B[1]            | B[1]           |
|      |                              | DSPI_0     | CS7             | _              |
| G17  | G[6]                         | SIUL       | GPIO[102]       | GPIO[102]      |
|      |                              | FlexPWM_0  | A[3]            | A[3]           |
| H1   | G[13]                        | SIUL       | GPIO[109]       | GPIO[109]      |
|      |                              | NPC        | MDO[10]         | _              |
| H2   | V <sub>SS_HV_IO_RING</sub>   |            |                 |                |



Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function            | Peripheral | Output function | Input function |
|------|--------------------------|------------|-----------------|----------------|
| H3   | C[4]                     | SIUL       | GPIO[36]        | GPIO[36]       |
|      |                          | DSPI_0     | CS0             | CS0            |
|      |                          | FlexPWM_0  | X[1]            | X[1]           |
|      |                          | SSCM       | DEBUG[4]        | _              |
|      |                          | SIUL       | _               | EIRQ[22]       |
| H4   | A[5]                     | SIUL       | GPIO[5]         | GPIO[5]        |
|      |                          | DSPI_1     | CS0             | CS0            |
|      |                          | eTimer_1   | ETC[5]          | ETC[5]         |
|      |                          | DSPI_0     | CS7             | _              |
|      |                          | SIUL       | _               | EIRQ[5]        |
| H6   | $V_{DD\_LV}$             |            | <u> </u>        |                |
| H7   | V <sub>SS_LV</sub>       |            | _               |                |
| H8   | V <sub>SS_LV</sub>       |            | _               |                |
| H9   | V <sub>SS_LV</sub>       |            | _               |                |
| H10  | V <sub>SS_LV</sub>       |            | _               |                |
| H11  | V <sub>SS_LV</sub>       |            | _               |                |
| H12  | $V_{DD\_LV}$             |            | _               |                |
| H14  | V <sub>SS_LV</sub>       |            | _               |                |
| H15  | V <sub>DD_HV_REG_1</sub> |            | _               |                |
| H16  | $V_{DD\_HV\_FLA}$        |            | _               |                |
| H17  | H[6]                     | SIUL       | GPIO[118]       | GPIO[118]      |
|      |                          | FlexPWM_1  | B[0]            | B[0]           |
|      |                          | DSPI_0     | CS5             | _              |
| J1   | F[7]                     | SIUL       | GPIO[87]        | GPIO[87]       |
|      |                          | NPC        | MCKO            | _              |
| J2   | G[15]                    | SIUL       | GPIO[111]       | GPIO[111]      |
|      |                          | NPC        | MDO[8]          | _              |
| J3   | V <sub>DD_HV_REG_0</sub> |            | _               |                |
| J4   | V <sub>DD_HV_REG_0</sub> |            | _               |                |
| J6   | $V_{DD\_LV}$             |            | _               |                |
| J7   | V <sub>SS_LV</sub>       |            | _               |                |
| J8   | V <sub>SS_LV</sub>       |            | _               |                |
| J9   | V <sub>SS_LV</sub>       |            | _               |                |
| 140  | V <sub>SS_LV</sub>       |            | _               |                |
| J10  | 33_LV                    |            |                 |                |

MPC5643L Microcontroller Data Sheet, Rev. 9





Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function            | Peripheral | Output function | Input function |
|------|--------------------------|------------|-----------------|----------------|
| J12  | V <sub>DD_LV</sub>       |            | _               |                |
| J14  | V <sub>DD_LV</sub>       |            | _               |                |
| J15  | V <sub>DD_HV_REG_1</sub> |            | _               |                |
| J16  | V <sub>SS_HV_FLA</sub>   |            | _               |                |
| J17  | H[15]                    | SIUL       | GPIO[127]       | GPIO[127]      |
|      |                          | FlexPWM_1  | B[3]            | B[3]           |
|      |                          | eTimer_2   | ETC[5]          | ETC[5]         |
| K1   | F[9]                     | SIUL       | GPIO[89]        | GPIO[89]       |
|      |                          | NPC        | MSEO[0]         | _              |
| K2   | F[8]                     | SIUL       | GPIO[88]        | GPIO[88]       |
|      |                          | NPC        | MSEO[1]         | _              |
| K3   | RDY                      | NPC        | RDY             | _              |
|      |                          | SIUL       | GPIO[132]       | GPIO[132]      |
| K4   | C[7]                     | SIUL       | GPIO[39]        | GPIO[39]       |
|      |                          | FlexPWM_0  | A[1]            | A[1]           |
|      |                          | SSCM       | DEBUG[7]        | _              |
|      |                          | DSPI_0     | _               | SIN            |
| K6   | V <sub>DD_LV</sub>       |            | _               |                |
| K7   | V <sub>SS_LV</sub>       |            | _               |                |
| K8   | V <sub>SS_LV</sub>       |            | _               |                |
| K9   | V <sub>SS_LV</sub>       |            | _               |                |
| K10  | V <sub>SS_LV</sub>       |            | _               |                |
| K11  | V <sub>SS_LV</sub>       |            | _               |                |
| K12  | V <sub>DD_LV</sub>       |            | _               |                |
| K14  | Not connected            |            | _               |                |
| K15  | H[8]                     | SIUL       | GPIO[120]       | GPIO[120]      |
|      |                          | FlexPWM_1  | A[1]            | A[1]           |
|      |                          | DSPI_0     | CS6             | _              |
| K16  | H[7]                     | SIUL       | GPIO[119]       | GPIO[119]      |
|      |                          | FlexPWM_1  | X[1]            | X[1]           |
|      |                          | eTimer_2   | ETC[1]          | ETC[1]         |
|      | 1                        |            | l               |                |



Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function              | Peripheral | Output function | Input function |
|------|----------------------------|------------|-----------------|----------------|
| K17  | A[3]                       | SIUL       | GPIO[3]         | GPIO[3]        |
|      |                            | eTimer_0   | ETC[3]          | ETC[3]         |
|      |                            | DSPI_2     | CS0             | CS0            |
|      |                            | FlexPWM_0  | B[3]            | B[3]           |
|      |                            | MC_RGM     | _               | ABS[2]         |
|      |                            | SIUL       | _               | EIRQ[3]        |
| L1   | F[10]                      | SIUL       | GPIO[90]        | GPIO[90]       |
|      |                            | NPC        | EVTO            | _              |
| L2   | F[11]                      | SIUL       | GPIO[91]        | GPIO[91]       |
|      |                            | NPC        | _               | EVTI           |
| L3   | D[9]                       | SIUL       | GPIO[57]        | GPIO[57]       |
|      |                            | FlexPWM_0  | X[0]            | X[0]           |
|      |                            | LINFlexD_1 | TXD             | _              |
| L4   | Not connected              |            | _               |                |
| L6   | V <sub>DD_LV</sub>         |            | _               |                |
| L7   | V <sub>SS_LV</sub>         |            | _               |                |
| L8   | V <sub>SS_LV</sub>         |            | _               |                |
| L9   | V <sub>SS_LV</sub>         |            | _               |                |
| L10  | V <sub>SS_LV</sub>         |            | _               |                |
| L11  | V <sub>SS_LV</sub>         |            | _               |                |
| L12  | V <sub>DD_LV</sub>         |            | _               |                |
| L14  | Not connected              |            | _               |                |
| L15  | TCK                        |            | _               |                |
| L16  | H[4]                       | SIUL       | GPIO[116]       | GPIO[116]      |
|      |                            | FlexPWM_1  | X[0]            | X[0]           |
|      |                            | eTimer_2   | ETC[0]          | ETC[0]         |
| L17  | B[4]                       | SIUL       | GPIO[20]        | GPIO[20]       |
|      |                            | JTAGC      | TDO             | _              |
| M1   | V <sub>DD_HV_OSC</sub>     |            | <u> </u>        |                |
| M2   | V <sub>DD_HV_IO_RING</sub> |            | <u> </u>        |                |
| M3   | D[8]                       | SIUL       | GPIO[56]        | GPIO[56]       |
|      |                            | DSPI_1     | CS2             | _              |
|      |                            | eTimer_1   | ETC[4]          | ETC[4]         |
|      |                            | DSPI_0     | CS5             | _              |
|      |                            | FlexPWM_0  | +               | FAULT[3]       |

MPC5643L Microcontroller Data Sheet, Rev. 9





Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function                | Peripheral | Output function | Input function |
|------|------------------------------|------------|-----------------|----------------|
| M4   | Not connected                |            | _               |                |
| M6   | $V_{DD\_LV}$                 |            | _               |                |
| M7   | $V_{DD\_LV}$                 |            | _               |                |
| M8   | $V_{DD\_LV}$                 |            | _               |                |
| M9   | $V_{DD\_LV}$                 |            | _               |                |
| M10  | $V_{DD\_LV}$                 |            | _               |                |
| M11  | $V_{DD\_LV}$                 |            | _               |                |
| M12  | $V_{DD\_LV}$                 |            | _               |                |
| M14  | C[11]                        | SIUL       | GPIO[43]        | GPIO[43]       |
|      |                              | eTimer_0   | ETC[4]          | ETC[4]         |
|      |                              | DSPI_2     | CS2             | _              |
| M15  | B[5]                         | SIUL       | GPIO[21]        | GPIO[21]       |
|      |                              | JTAGC      | _               | TDI            |
| M16  | TMS                          |            | _               |                |
| M17  | H[5]                         | SIUL       | GPIO[117]       | GPIO[117]      |
|      |                              | FlexPWM_1  | A[0]            | A[0]           |
|      |                              | DSPI_0     | CS4             | _              |
| N1   | XTAL                         |            | _               |                |
| N2   | V <sub>SS_HV_IO_RING</sub>   |            | _               |                |
| N3   | D[5]                         | SIUL       | GPIO[53]        | GPIO[53]       |
|      |                              | DSPI_0     | CS3             | _              |
|      |                              | FlexPWM_0  | _               | FAULT[2]       |
| N4   | V <sub>SS_LV_PLL0_PLL1</sub> |            | _               |                |
| N14  | Not connected                |            | _               |                |
| N15  | C[12]                        | SIUL       | GPIO[44]        | GPIO[44]       |
|      |                              | eTimer_0   | ETC[5]          | ETC[5]         |
|      |                              | DSPI_2     | CS3             | _              |
| N16  | A[2]                         | SIUL       | GPIO[2]         | GPIO[2]        |
|      | [                            | eTimer_0   | ETC[2]          | ETC[2]         |
|      | [                            | FlexPWM_0  | A[3]            | A[3]           |
|      | [                            | DSPI_2     | _               | SIN            |
|      | [                            | MC_RGM     | _               | ABS[0]         |
|      | [                            | SIUL       | _               | EIRQ[2]        |



Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function                | Peripheral | Output function | Input function |
|------|------------------------------|------------|-----------------|----------------|
| N17  | G[5]                         | SIUL       | GPIO[101]       | GPIO[101]      |
|      |                              | FlexPWM_0  | X[3]            | X[3]           |
|      |                              | DSPI_2     | CS3             | _              |
| P1   | V <sub>SS_HV_OSC</sub>       |            | _               |                |
| P2   | RESET                        |            | _               |                |
| P3   | D[6]                         | SIUL       | GPIO[54]        | GPIO[54]       |
|      |                              | DSPI_0     | CS2             | _              |
|      |                              | FlexPWM_0  | X[3]            | X[3]           |
|      |                              | FlexPWM_0  | _               | FAULT[1]       |
| P4   | V <sub>DD_LV_PLL0_PLL1</sub> |            | _               |                |
| P5   | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| P6   | V <sub>SS_LV_CORE_RING</sub> |            | _               |                |
| P7   | B[8]                         | SIUL       | _               | GPIO[24]       |
|      |                              | eTimer_0   | _               | ETC[5]         |
|      |                              | ADC_0      | _               | AN[1]          |
| P8   | Not connected                |            | _               |                |
| P9   | V <sub>SS_HV_IO_RING</sub>   |            | _               |                |
| P10  | V <sub>DD_HV_IO_RING</sub>   |            | _               |                |
| P11  | B[14]                        | SIUL       | _               | GPIO[30]       |
|      |                              | eTimer_0   | _               | ETC[4]         |
|      |                              | SIUL       | _               | EIRQ[19]       |
|      |                              | ADC_1      | _               | AN[1]          |
| P12  | V <sub>DD_LV_CORE_RING</sub> |            | _               |                |
| P13  | V <sub>SS_LV_CORE_RING</sub> |            | _               |                |
| P14  | V <sub>DD_HV_IO_RING</sub>   |            | _               |                |
| P15  | G[10]                        | SIUL       | GPIO[106]       | GPIO[106]      |
|      |                              | FlexRay    | DBG2            | _              |
|      |                              | DSPI_2     | CS3             | _              |
|      |                              | FlexPWM_0  | _               | FAULT[2]       |
| P16  | G[8]                         | SIUL       | GPIO[104]       | GPIO[104]      |
|      |                              | FlexRay    | DBG0            | _              |
|      |                              | DSPI_0     | CS1             | _              |
|      |                              | FlexPWM_0  | _               | FAULT[0]       |
|      |                              | SIUL       | _               | EIRQ[21]       |





Table 4. 257 MAPBGA pin function summary (continued)

| Pin # | Port/function              | Peripheral     | Output function | Input function |
|-------|----------------------------|----------------|-----------------|----------------|
| P17   | G[7]                       | SIUL           | GPIO[103]       | GPIO[103]      |
|       |                            | FlexPWM_0      | B[3]            | B[3]           |
| R1    | EXTAL                      |                | _               |                |
| R2    | FCCU_F[0]                  | FCCU           | F[0]            | F[0]           |
| R3    | V <sub>SS_HV_IO_RING</sub> |                | _               |                |
| R4    | D[7]                       | SIUL           | GPIO[55]        | GPIO[55]       |
|       |                            | DSPI_1         | CS3             | _              |
|       |                            | DSPI_0         | CS4             | _              |
|       |                            | SWG            | analog output   | _              |
| R5    | B[7]                       | SIUL           | _               | GPIO[23]       |
|       |                            | LINFlexD_0     | _               | RXD            |
|       |                            | ADC_0          | _               | AN[0]          |
| R6    | E[6]                       | SIUL           | _               | GPIO[70]       |
|       |                            | ADC_0          | _               | AN[4]          |
| R7    | V <sub>DD_HV_ADR0</sub>    |                | _               |                |
| R8    | B[10]                      | SIUL           | _               | GPIO[26]       |
|       |                            | ADC_0<br>ADC_1 | _               | AN[12]         |
| R9    | V <sub>DD_HV_ADR1</sub>    |                | _               |                |
| R10   | B[13]                      | SIUL           | _               | GPIO[29]       |
|       |                            | LINFlexD_1     | _               | RXD            |
|       |                            | ADC_1          | _               | AN[0]          |
| R11   | B[15]                      | SIUL           | _               | GPIO[31]       |
|       |                            | SIUL           | _               | EIRQ[20]       |
|       |                            | ADC_1          | _               | AN[2]          |
| R12   | C[0]                       | SIUL           | _               | GPIO[32]       |
|       |                            | ADC_1          | _               | AN[3]          |
| R13   | BCTRL                      |                | _               |                |
| R14   | A[1]                       | SIUL           | GPIO[1]         | GPIO[1]        |
|       |                            | eTimer_0       | ETC[1]          | ETC[1]         |
|       |                            | DSPI_2         | SOUT            | _              |
|       |                            | SIUL           | _               | EIRQ[1]        |
| R15   | V <sub>SS_HV_IO_RING</sub> |                | <del>-</del>    |                |
|       |                            |                |                 |                |



Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function              | Peripheral     | Output function | Input function |
|------|----------------------------|----------------|-----------------|----------------|
| R16  | D[11]                      | SIUL           | GPIO[59]        | GPIO[59]       |
|      |                            | FlexPWM_0      | B[0]            | B[0]           |
|      |                            | eTimer_0       | _               | ETC[1]         |
| R17  | G[9]                       | SIUL           | GPIO[105]       | GPIO[105]      |
|      |                            | FlexRay        | DBG1            | _              |
|      |                            | DSPI_1         | CS1             | _              |
|      |                            | FlexPWM_0      | _               | FAULT[1]       |
|      |                            | SIUL           | _               | EIRQ[29]       |
| T1   | V <sub>SS_HV_IO_RING</sub> |                | _               |                |
| T2   | V <sub>DD_HV_IO_RING</sub> |                | _               |                |
| Т3   | Not connected              |                | _               |                |
| T4   | C[1]                       | SIUL           | _               | GPIO[33]       |
|      |                            | ADC_0          | _               | AN[2]          |
| T5   | E[5]                       | SIUL           | _               | GPIO[69]       |
|      |                            | ADC_0          | _               | AN[8]          |
| T6   | E[7]                       | SIUL           | _               | GPIO[71]       |
|      |                            | ADC_0          | _               | AN[6]          |
| T7   | V <sub>SS_HV_ADR0</sub>    |                | _               |                |
| Т8   | B[11]                      | SIUL           | _               | GPIO[27]       |
|      |                            | ADC_0<br>ADC_1 | _               | AN[13]         |
| Т9   | V <sub>SS_HV_ADR1</sub>    |                | _               |                |
| T10  | E[9]                       | SIUL           | _               | GPIO[73]       |
|      |                            | ADC_1          | _               | AN[7]          |
| T11  | E[10]                      | SIUL           | _               | GPIO[74]       |
|      |                            | ADC_1          | _               | AN[8]          |
| T12  | E[12]                      | SIUL           | _               | GPIO[76]       |
|      |                            | ADC_1          | _               | AN[6]          |
| T13  | E[0]                       | SIUL           | _               | GPIO[64]       |
|      |                            | ADC_1          | _               | AN[5]          |
| T14  | A[0]                       | SIUL           | GPIO[0]         | GPIO[0]        |
|      |                            | eTimer_0       | ETC[0]          | ETC[0]         |
|      |                            | DSPI_2         | SCK             | SCK            |
|      |                            | SIUL           | _               | EIRQ[0]        |



Table 4. 257 MAPBGA pin function summary (continued)

| Pin# | Port/function              | Peripheral     | Output function | Input function |
|------|----------------------------|----------------|-----------------|----------------|
| T15  | D[10]                      | SIUL           | GPIO[58]        | GPIO[58]       |
|      |                            | FlexPWM_0      | A[0]            | A[0]           |
|      |                            | eTimer_0       | _               | ETC[0]         |
| T16  | V <sub>DD_HV_IO_RING</sub> |                | _               |                |
| T17  | V <sub>SS_HV_IO_RING</sub> |                | _               |                |
| U1   | V <sub>SS_HV_IO_RING</sub> |                | _               |                |
| U2   | V <sub>SS_HV_IO_RING</sub> |                | _               |                |
| U3   | Not connected              |                | _               |                |
| U4   | E[4]                       | SIUL           | _               | GPIO[68]       |
|      |                            | ADC_0          | _               | AN[7]          |
| U5   | C[2]                       | SIUL           | _               | GPIO[34]       |
|      |                            | ADC_0          | _               | AN[3]          |
| U6   | E[2]                       | SIUL           | _               | GPIO[66]       |
|      |                            | ADC_0          | _               | AN[5]          |
| U7   | B[9]                       | SIUL           | _               | GPIO[25]       |
|      |                            | ADC_0<br>ADC_1 | _               | AN[11]         |
| U8   | B[12]                      | SIUL           | _               | GPIO[28]       |
|      |                            | ADC_0<br>ADC_1 | _               | AN[14]         |
| U9   | $V_{DD\_HV\_ADV}$          |                | _               |                |
| U10  | V <sub>SS_HV_ADV</sub>     |                | _               |                |
| U11  | E[11]                      | SIUL           | _               | GPIO[75]       |
|      |                            | ADC_1          | _               | AN[4]          |
| U12  | Not connected              |                | <del>_</del>    |                |
| U13  | Not connected              |                | _               |                |
| U14  | V <sub>DD_HV_PMU</sub>     |                | _               |                |
| U15  | G[11]                      | SIUL           | GPIO[107]       | GPIO[107]      |
|      |                            | FlexRay        | DBG3            | _              |
|      |                            | FlexPWM_0      | _               | FAULT[3]       |
| U16  | V <sub>SS_HV_IO_RING</sub> |                | _               |                |
| U17  | V <sub>SS_HV_IO_RING</sub> |                | _               |                |

<sup>&</sup>lt;sup>1</sup> V<sub>PP\_TEST</sub> should always be tied to ground (V<sub>SS</sub>) for normal operations.



# 2.2 Supply pins

Table 5. Supply pins

|                          | Supply                                                  | Pin        | #                   |
|--------------------------|---------------------------------------------------------|------------|---------------------|
| Symbol                   | Description                                             | 144<br>pkg | 257<br>pkg          |
|                          | VREG control and power supply pins                      |            |                     |
| BCTRL                    | Voltage regulator external NPN ballast base control pin | 69         | R13                 |
| V <sub>DD_LV_COR</sub>   | Core logic supply                                       | 70         | VDD_LV <sup>1</sup> |
| V <sub>SS_LV_COR</sub>   | Core regulator ground                                   | 71         | VSS_LV <sup>2</sup> |
| V <sub>DD_HV_PMU</sub>   | Voltage regulator supply                                | 72         | U14                 |
|                          | ADC_0/ADC_1 reference voltage and ADC supply            | - 1        |                     |
| V <sub>DD_HV_ADR0</sub>  | ADC_0 high reference voltage                            | 50         | R7                  |
| V <sub>SS_HV_ADR0</sub>  | ADC_0 low reference voltage                             | 51         | T7                  |
| V <sub>DD_HV_ADR1</sub>  | ADC_1 high reference voltage                            | 56         | R9                  |
| V <sub>SS_HV_ADR1</sub>  | ADC_1 low reference voltage                             | 57         | T9                  |
| V <sub>DD_HV_ADV</sub>   | ADC voltage supply for ADC_0 and ADC_1                  | 58         | U9                  |
| V <sub>SS_HV_ADV</sub>   | ADC ground for ADC_0 and ADC_1                          | 59         | U10                 |
|                          | Power supply pins (3.3 V)                               |            |                     |
| V <sub>DD_HV_IO</sub>    | 3.3 V Input/Output supply voltage                       | 6          | VDD_HV <sup>3</sup> |
| V <sub>SS_HV_IO</sub>    | 3.3 V Input/Output ground                               | 7          | VSS_HV <sup>4</sup> |
| V <sub>DD_HV_REG_0</sub> | VDD_HV_REG_0                                            | 16         | J3                  |
| V <sub>DD_HV_IO</sub>    | 3.3 V Input/Output supply voltage                       | 21         | VDD_HV <sup>3</sup> |
| V <sub>SS_HV_IO</sub>    | 3.3 V Input/Output ground                               | 22         | VSS_HV <sup>4</sup> |
| V <sub>DD_HV_OSC</sub>   | Crystal oscillator amplifier supply voltage             | 27         | M1                  |
| V <sub>SS_HV_OSC</sub>   | Crystal oscillator amplifier ground                     | 28         | P1                  |
| V <sub>SS_HV_IO</sub>    | 3.3 V Input/Output ground                               | 90         | VSS_HV <sup>4</sup> |
| V <sub>DD_HV_IO</sub>    | 3.3 V Input/Output supply voltage                       | 91         | VDD_HV <sup>3</sup> |
| V <sub>DD_HV_REG_1</sub> | VDD_HV_REG_1                                            | 95         | H15                 |
| V <sub>SS_HV_FLA</sub>   | VSS_HV_FLA                                              | 96         | J16                 |
| V <sub>DD_HV_FLA</sub>   | VDD_HV_FLA                                              | 97         | H16                 |
| V <sub>DD_HV_IO</sub>    | VDD_HV_IO                                               | 126        | VDD_HV <sup>3</sup> |
| V <sub>SS_HV_IO</sub>    | VSS_HV_IO                                               | 127        | VSS_HV <sup>4</sup> |
| V <sub>DD_HV_REG_2</sub> | VDD_HV_REG_2                                            | 130        | C7                  |



#### Table 5. Supply pins (continued)

|                            | Supply                                                                                                                                                         | Pi         | n #                 |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------|
| Symbol                     | Description                                                                                                                                                    | 144<br>pkg | _                   |
| V <sub>SS_LV_COR</sub>     | VSS_LV_COR Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD_LV_COR</sub> pin.               | 17         | VSS_HV <sup>2</sup> |
| V <sub>DD_LV_COR</sub>     | VDD_LV_COR Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>SS_LV_COR</sub> pin.               | 18         | VDD_LV <sup>1</sup> |
| V <sub>SS</sub> 1V2        | VSS_LV_PLL0_PLL1 / 1.2 V Decoupling pins for on-chip FMPLL modules. Decoupling capacitor must be connected between this pin and V <sub>DD_LV_PLL</sub> .       | 35         | N4                  |
| V <sub>DD</sub> 1V2        | VDD_LV_PLL0_PLL1 Decoupling pins for on-chip FMPLL modules. Decoupling capacitor must be connected between this pin and V <sub>SS_LV_PLL</sub> .               | 36         | P4                  |
| V <sub>DD_LV_COR</sub>     | VDD_LV_COR Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>SS_LV_COR</sub> pin.               | 39         | VDD_LV <sup>1</sup> |
| V <sub>SS_LV_COR</sub>     | VSS_LV_COR Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD_LV_COR</sub> pin.               | 40         | VSS_LV <sup>2</sup> |
| $V_{\mathrm{DD\_LV\_COR}}$ | VDD_LV_COR Decoupling pins for core logic and Regulator feedback. Decoupling capacitor must be connected between this pins and V <sub>SS_LV_REGCOR</sub> .     | 70         | VDD_LV <sup>1</sup> |
| V <sub>SS_LV_COR</sub>     | VSS_LV_REGCOR0 Decoupling pins for core logic and Regulator feedback. Decoupling capacitor must be connected between this pins and V <sub>DD_LV_REGCOR</sub> . | 71         | VSS_LV <sup>2</sup> |
| $V_{\mathrm{DD\_LV\_COR}}$ | VDD_LV_COR Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>SS_LV_COR</sub> pin.               | 93         | VDD_LV <sup>1</sup> |
| V <sub>SS_LV_COR</sub>     | VSS_LV_COR / 1.2 V Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD_LV_COR pin</sub> .      | 94         | VSS_LV <sup>2</sup> |
| V <sub>DD</sub> 1V2        | VDD_LV_COR Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest VDD_LV_COR pin.                           | 131        | VDD_LV <sup>1</sup> |
| V <sub>SS</sub> 1V2        | VSS_LV_COR Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD_LV_COR</sub> pin.               | 132        | VSS_LV <sup>2</sup> |
| V <sub>DD</sub> 1V2        | VDD_LV_COR / Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD_LV_COR</sub> pin.             | 135        | VDD_LV <sup>1</sup> |
| V <sub>SS</sub> 1V2        | VSS_LV_COR / Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD_LV_COR</sub> pin.             | 137        | VSS_LV <sup>2</sup> |

<sup>1</sup> VDD\_LV balls are tied together on the 257 MAPBGA substrate.

#### MPC5643L Microcontroller Data Sheet, Rev. 9



- <sup>2</sup> VSS\_LV balls are tied together on the 257 MAPBGA substrate.
- <sup>3</sup> VDD\_HV balls are tied together on the 257 MAPBGA substrate.
- <sup>4</sup> VSS\_HV balls are tied together on the 257 MAPBGA substrate.

## 2.3 System pins

Table 6. System pins

|                    |                                                                                                                                                                                                                       |                           | Pin #      |            |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------|------------|
| Symbol             | Description                                                                                                                                                                                                           | Direction                 | 144<br>pkg | 257<br>pkg |
|                    | Dedicated pins                                                                                                                                                                                                        |                           |            |            |
| MDO0 <sup>1</sup>  | Nexus Message Data Output — line                                                                                                                                                                                      | Output only               | 9          | E1         |
| NMI <sup>2</sup>   | Non Maskable Interrupt                                                                                                                                                                                                | Input only                | 1          | E4         |
| XTAL               | Input for oscillator amplifier circuit and internal clock generator                                                                                                                                                   | Input only                | 29         | N1         |
| EXTAL <sup>3</sup> | Oscillator amplifier output                                                                                                                                                                                           | Input/Output <sup>4</sup> | 30         | R1         |
| TMS <sup>2</sup>   | JTAG state machine control                                                                                                                                                                                            | Input only                | 87         | M16        |
| TCK <sup>2</sup>   | JTAG clock                                                                                                                                                                                                            | Input only                | 88         | L15        |
| JCOMP <sup>5</sup> | JTAG compliance select                                                                                                                                                                                                | Input only                | 123        | C10        |
|                    | Reset pin                                                                                                                                                                                                             |                           |            |            |
| RESET              | Bidirectional reset with Schmitt-Trigger characteristics and noise filter. This pin has medium drive strength. Output drive is open drain and must be terminated by an external resistor of value 1KOhm. <sup>6</sup> | Bidirectional             | 31         | P2         |
|                    | Test pin                                                                                                                                                                                                              |                           |            |            |
| VPP TEST           | Pin for testing purpose only. To be tied to ground in normal operating mode.                                                                                                                                          |                           | 107        | D15        |

<sup>&</sup>lt;sup>1</sup> This pad is configured for Fast (F) pad speed.

#### **NOTE**

None of system pins (except RESET) provides an open drain output.

<sup>&</sup>lt;sup>2</sup> This pad contains a weak pull-up.

<sup>&</sup>lt;sup>3</sup> EXTAL is an "Output" in "crystal" mode, and is an "Input" in "ext clock" mode.

In XOSC Bypass Mode, the analog portion of crystal oscillator (amplifier) is disabled. An external clock can be applied at EXTAL as an input. In XOSC Normal Mode, EXTAL is an output

<sup>&</sup>lt;sup>5</sup> This pad contains a weak pull-down.

<sup>&</sup>lt;sup>6</sup> RESET output shall be considered valid only after the 3.3V supply reaches its stable value.



## 2.4 Pin muxing

Table 7 defines the pin list and muxing for this device.

Each entry of Table 7 shows all the possible configurations for each pin, via the alternate functions. The default function assigned to each pin after reset is indicated by ALT0.

#### **NOTE**

Pins labeled "NC" are to be left unconnected. Any connection to an external circuit or voltage may cause unpredictable device behavior or damage.

Pins labeled "Reserved" are to be tied to ground. Not doing so may cause unpredictable device behavior.

#### Table 7. Pin muxing

| Port |        |            | Alternate          | Output  | Input     | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pir      | #     |  |  |  |  |  |  |
|------|--------|------------|--------------------|---------|-----------|-----------------------|------------------------|------------|-------------------|----------|-------|--|--|--|--|--|--|
| name | PCR    | Peripheral | output<br>function | mux sel | functions | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 14<br>pk | _     |  |  |  |  |  |  |
|      |        |            |                    |         | Port A    |                       |                        |            |                   |          |       |  |  |  |  |  |  |
| A[0] | PCR[0] | SIUL       | GPIO[0]            | ALT0    | GPIO[0]   | _                     | _                      | М          | S                 | 7        | 3 T14 |  |  |  |  |  |  |
|      |        | eTimer_0   | ETC[0]             | ALT1    | ETC[0]    | PSMI[35];<br>PADSEL=0 | ;                      |            |                   |          |       |  |  |  |  |  |  |
|      |        | DSPI_2     | SCK                | ALT2    | SCK       | PSMI[1];<br>PADSEL=0  |                        |            |                   |          |       |  |  |  |  |  |  |
|      |        | SIUL       | _                  | _       | EIRQ[0]   | _                     |                        |            |                   |          |       |  |  |  |  |  |  |
| A[1] | PCR[1] | SIUL       | GPIO[1]            | ALT0    | GPIO[1]   | _                     | _                      | М          | S                 | 7        | 1 R14 |  |  |  |  |  |  |
|      |        | eTimer_0   | ETC[1]             | ALT1    | ETC[1]    | PSMI[36];<br>PADSEL=0 |                        |            |                   |          |       |  |  |  |  |  |  |
|      |        | DSPI_2     | SOUT               | ALT2    | _         | _                     |                        |            |                   |          |       |  |  |  |  |  |  |
|      |        | SIUL       | _                  | _       | EIRQ[1]   | _                     |                        |            |                   |          |       |  |  |  |  |  |  |



| Port |        |            | Alternate          | Output  | Input     | Input mux             | Weak pull           | Pad s      | peed <sup>1</sup> | Pin #      |            |  |  |
|------|--------|------------|--------------------|---------|-----------|-----------------------|---------------------|------------|-------------------|------------|------------|--|--|
| name | PCR    | Peripheral | output<br>function | mux sel | functions | select                | config during reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |  |  |
| A[2] | PCR[2] | SIUL       | GPIO[2]            | ALT0    | GPIO[2]   | _                     | Pull down           | М          | S                 | 84         | N16        |  |  |
|      |        | eTimer_0   | ETC[2]             | ALT1    | ETC[2]    | PSMI[37];<br>PADSEL=0 |                     |            |                   |            |            |  |  |
|      |        | FlexPWM_0  | A[3]               | ALT3    | A[3]      | PSMI[23];<br>PADSEL=0 |                     |            |                   |            |            |  |  |
|      |        | DSPI_2     | _                  | _       | SIN       | PSMI[2];<br>PADSEL=0  |                     |            |                   |            |            |  |  |
|      |        | MC_RGM     | _                  | _       | ABS[0]    | _                     |                     |            |                   |            |            |  |  |
|      |        | SIUL       | _                  | _       | EIRQ[2]   | _                     |                     |            |                   |            |            |  |  |
| A[3] | PCR[3] | SIUL       | GPIO[3]            | ALT0    | GPIO[3]   | _                     | Pull down           | М          | S                 | 92         | K17        |  |  |
|      |        | eTimer_0   | ETC[3]             | ALT1    | ETC[3]    | PSMI[38];<br>PADSEL=0 |                     |            |                   |            |            |  |  |
|      |        | DSPI_2     | CS0                | ALT2    | CS0       | PSMI[3];<br>PADSEL=0  |                     |            |                   |            |            |  |  |
|      |        | FlexPWM_0  | B[3]               | ALT3    | B[3]      | PSMI[27];<br>PADSEL=0 |                     |            |                   |            |            |  |  |
|      |        | MC_RGM     | _                  | _       | ABS[2]    | _                     |                     |            |                   |            |            |  |  |
|      |        | SIUL       | _                  | _       | EIRQ[3]   | _                     |                     |            |                   |            |            |  |  |
| A[4] | PCR[4] | SIUL       | GPIO[4]            | ALT0    | GPIO[4]   | _                     | Pull down           | М          | S                 | 108        | C16        |  |  |
|      |        | eTimer_1   | ETC[0]             | ALT1    | ETC[0]    | PSMI[9];<br>PADSEL=0  |                     |            |                   |            |            |  |  |
|      |        | DSPI_2     | CS1                | ALT2    | _         | _                     |                     |            |                   |            |            |  |  |
|      |        | eTimer_0   | ETC[4]             | ALT3    | ETC[4]    | PSMI[7];<br>PADSEL=0  |                     |            |                   |            |            |  |  |
|      |        | MC_RGM     | _                  | _       | FAB       | _                     |                     |            |                   |            |            |  |  |
|      |        | SIUL       | _                  | _       | EIRQ[4]   | _                     |                     |            |                   |            |            |  |  |



| Port |           |            | Alternate          | Output  | Input     | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pin #      |            |    |   |    |  |  |  |  |  |  |
|------|-----------|------------|--------------------|---------|-----------|-----------------------|------------------------|------------|-------------------|------------|------------|----|---|----|--|--|--|--|--|--|
| name | PCR       | Peripheral | output<br>function | mux sel | functions | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |    |   |    |  |  |  |  |  |  |
| A[5] | PCR[5]    | SIUL       | GPIO[5]            | ALT0    | GPIO[5]   | _                     | _                      | _          | М                 | S          | 14         | H4 |   |    |  |  |  |  |  |  |
|      |           | DSPI_1     | CS0                | ALT1    | CS0       | _                     |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
|      |           | eTimer_1   | ETC[5]             | ALT2    | ETC[5]    | PSMI[14];<br>PADSEL=0 |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
|      |           | DSPI_0     | CS7                | ALT3    | _         | _                     |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
|      |           | SIUL       | _                  | _       | EIRQ[5]   | _                     |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
| A[6] | PCR[6]    | SIUL       | GPIO[6]            | ALT0    | GPIO[6]   | _                     | _                      | _          | _                 | _          | М          | S  | 2 | G4 |  |  |  |  |  |  |
|      |           | DSPI_1     | SCK                | ALT1    | SCK       | _                     |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
|      |           | SIUL       | _                  | _       | EIRQ[6]   | _                     |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
| A[7] | PCR[7]    | SIUL       | GPIO[7]            | ALT0    | GPIO[7]   | _                     | _                      | М          | S                 | 10         | F3         |    |   |    |  |  |  |  |  |  |
|      |           | DSPI_1     | SOUT               | ALT1    | _         | _                     |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
|      |           | SIUL       | _                  | _       | EIRQ[7]   | _                     |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
| A[8] | PCR[8]    | SIUL       | GPIO[8]            | ALT0    | GPIO[8]   | _                     | _                      | М          | S                 | 12         | F4         |    |   |    |  |  |  |  |  |  |
|      |           | DSPI_1     | _                  | _       | SIN       | _                     |                        |            |                   |            | 1          |    | 1 |    |  |  |  |  |  |  |
|      |           | SIUL       | _                  | _       | EIRQ[8]   | _                     |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
| A[9] | 9] PCR[9] | SIUL       | GPIO[9]            | ALT0    | GPIO[9]   | _                     | _                      | М          | S                 | 134        | В6         |    |   |    |  |  |  |  |  |  |
|      |           | DSPI_2     | CS1                | ALT1    | _         | _                     | L=1<br> 6];            |            |                   |            |            |    |   |    |  |  |  |  |  |  |
|      |           | FlexPWM_0  | B[3]               | ALT3    | B[3]      | PSMI[27];<br>PADSEL=1 |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |
|      |           | FlexPWM_0  |                    | _       | FAULT[0]  | PSMI[16];<br>PADSEL=0 |                        |            |                   |            |            |    |   |    |  |  |  |  |  |  |



| Port  |         |            | Alternate          | Output  | Input          | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pin#       |            |               |                  |  |  |  |  |  |
|-------|---------|------------|--------------------|---------|----------------|-----------------------|------------------------|------------|-------------------|------------|------------|---------------|------------------|--|--|--|--|--|
| name  | PCR     | Peripheral | output<br>function | mux sel | functions      | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |               |                  |  |  |  |  |  |
| A[10] | PCR[10] | SIUL       | GPIO[10]           | ALT0    | GPIO[10]       | _                     | _                      | М          | S                 | 118        | A13        |               |                  |  |  |  |  |  |
|       |         | DSPI_2     | CS0                | ALT1    | CS0            | PSMI[3];<br>PADSEL=1  |                        |            |                   |            |            |               |                  |  |  |  |  |  |
|       |         | FlexPWM_0  | B[0]               | ALT2    | B[0]           | PSMI[24];<br>PADSEL=0 |                        |            |                   |            |            |               |                  |  |  |  |  |  |
|       |         | FlexPWM_0  | X[2]               | ALT3    | X[2]           | PSMI[29];<br>PADSEL=0 |                        |            |                   |            |            |               |                  |  |  |  |  |  |
|       |         | SIUL       | _                  | _       | EIRQ[9]        | _                     |                        |            |                   |            |            |               |                  |  |  |  |  |  |
| A[11] | PCR[11] | SIUL       | GPIO[11]           | ALT0    | GPIO[11]       | _                     | _                      | M S        | S                 | 120        | D11        |               |                  |  |  |  |  |  |
|       |         | DSPI_2     | SCK                | ALT1    | SCK            | PSMI[1];<br>PADSEL=1  |                        |            |                   |            |            |               |                  |  |  |  |  |  |
|       |         | FlexPWM_0  | A[0]               | ALT2    | A[0]           | PSMI[20];<br>PADSEL=0 | ; 0                    | -          |                   |            |            |               |                  |  |  |  |  |  |
|       |         | FlexPWM_0  | A[2]               | ALT3    | A[2]           | PSMI[22];<br>PADSEL=0 |                        |            |                   |            |            |               |                  |  |  |  |  |  |
|       |         | SIUL       | _                  | _       | EIRQ[10]       | _                     |                        |            |                   |            |            |               |                  |  |  |  |  |  |
| A[12] | PCR[12] | SIUL       | GPIO[12]           | ALT0    | ) GPIO[12] — - | _                     | М                      | S          | 122               | A10        |            |               |                  |  |  |  |  |  |
|       |         | DSPI_2     | SOUT               | ALT1    | _              | _                     | _=1<br>6];             |            |                   |            |            |               |                  |  |  |  |  |  |
|       |         | FlexPWM_0  | A[2]               | ALT2    | A[2]           | PSMI[22];<br>PADSEL=1 |                        |            |                   |            | =1<br>6];  | EL=1<br>[26]; | SEL=1<br>II[26]; |  |  |  |  |  |
|       |         | FlexPWM_0  | B[2]               | ALT3    | B[2]           | PSMI[26];<br>PADSEL=0 |                        |            |                   |            |            |               |                  |  |  |  |  |  |
|       |         | SIUL       | 1                  | _       | EIRQ[11]       |                       |                        |            |                   |            |            |               |                  |  |  |  |  |  |

MPC5643L Microcontroller Data Sheet, Rev. 9



| Port  |         |            | Alternate          | Output  | Input     | Input mux             | Weak pull           | Pad s      | peed <sup>1</sup> |  | Pin #      |            |  |  |  |  |   |  |  |
|-------|---------|------------|--------------------|---------|-----------|-----------------------|---------------------|------------|-------------------|--|------------|------------|--|--|--|--|---|--|--|
| name  | PCR     | Peripheral | output<br>function | mux sel | functions | select                | config during reset | SRC<br>= 1 | SRC<br>= 0        |  | 144<br>pkg | 257<br>pkg |  |  |  |  |   |  |  |
| A[13] | PCR[13] | SIUL       | GPIO[13]           | ALT0    | GPIO[13]  | _                     | _                   | М          | S                 |  | 136        | C6         |  |  |  |  |   |  |  |
|       |         | FlexPWM_0  | B[2]               | ALT2    | B[2]      | PSMI[26];<br>PADSEL=1 |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | DSPI_2     | _                  | _       | SIN       | PSMI[2];<br>PADSEL=1  |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | FlexPWM_0  | _                  | _       | FAULT[0]  | PSMI[16];<br>PADSEL=1 |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | SIUL       | _                  | _       | EIRQ[12]  | _                     | =                   |            |                   |  |            |            |  |  |  |  |   |  |  |
| A[14] | PCR[14] | SIUL       | GPIO[14]           | ALT0    | GPIO[14]  | _                     | _                   | М          | S                 |  | 143        | B4         |  |  |  |  |   |  |  |
|       |         | FlexCAN_1  | TXD                | ALT1    | _         | _                     | -                   |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | eTimer_1   | ETC[4]             | ALT2    | ETC[4]    | PSMI[13];<br>PADSEL=0 |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | SIUL       | _                  | _       | EIRQ[13]  | _                     | -                   |            |                   |  |            |            |  |  |  |  |   |  |  |
| A[15] | PCR[15] | SIUL       | GPIO[15]           | ALT0    | GPIO[15]  | _                     | _                   | М          | S                 |  | 144        | D3         |  |  |  |  |   |  |  |
|       |         | eTimer_1   | ETC[5]             | ALT2    | ETC[5]    | PSMI[14];<br>PADSEL=1 |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | FlexCAN_1  | _                  | _       | RXD       | PSMI[34];<br>PADSEL=0 |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | FlexCAN_0  | _                  | _       | RXD       | PSMI[33];<br>PADSEL=0 |                     |            |                   |  |            |            |  |  |  |  | ı |  |  |
|       |         | SIUL       | _                  | _       | EIRQ[14]  | _                     | =                   |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         |            |                    |         | Port B    |                       |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
| B[0]  | PCR[16] | SIUL       | GPIO[16]           | ALT0    | GPIO[16]  | _                     | _                   | М          | S                 |  | 109        | B15        |  |  |  |  |   |  |  |
|       |         | FlexCAN_0  | TXD                | ALT1    |           | _                     |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | eTimer_1   | ETC[2]             | ALT2    | ETC[2]    | PSMI[11];<br>PADSEL=0 | EL=0                |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | SSCM       | DEBUG[0]           | ALT3    | _         | _                     |                     |            |                   |  |            |            |  |  |  |  |   |  |  |
|       |         | SIUL       | _                  | _       | EIRQ[15]  | _                     |                     |            |                   |  |            |            |  |  |  |  |   |  |  |

# NP

| Port              |         |            | Alternate          | Output  | Input     | Input mux             | Weak pull           | Pad s      | peed <sup>1</sup> | Pin#       |            |   |   |  |
|-------------------|---------|------------|--------------------|---------|-----------|-----------------------|---------------------|------------|-------------------|------------|------------|---|---|--|
| name              | PCR     | Peripheral | output<br>function | mux sel | functions | select                | config during reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |   |   |  |
| B[1]              | PCR[17] | SIUL       | GPIO[17]           | ALT0    | GPIO[17]  | _                     | _                   | М          | S                 | 110        | C14        |   |   |  |
|                   |         | eTimer_1   | ETC[3]             | ALT2    | ETC[3]    | PSMI[12];<br>PADSEL=0 |                     |            |                   |            |            |   |   |  |
|                   |         | SSCM       | DEBUG[1]           | ALT3    | _         | _                     |                     |            |                   |            |            |   |   |  |
|                   |         | FlexCAN_0  | _                  | _       | RXD       | PSMI[33];<br>PADSEL=1 |                     |            |                   |            |            |   |   |  |
|                   |         | FlexCAN_1  | _                  | _       | RXD       | PSMI[34];<br>PADSEL=1 |                     |            |                   |            |            |   |   |  |
|                   |         | SIUL       | _                  | _       | EIRQ[16]  | _                     |                     |            |                   |            |            |   |   |  |
| B[2]              | PCR[18] | SIUL       | GPIO[18]           | ALT0    | GPIO[18]  | _                     | _                   | М          | S                 | 114        | A14        |   |   |  |
|                   |         | LINFlexD_0 | TXD                | ALT1    | _         | _                     |                     |            |                   |            |            |   |   |  |
|                   |         | SSCM       | DEBUG[2]           | ALT3    | _         | _                     |                     |            |                   |            |            |   |   |  |
|                   |         | SIUL       | _                  | _       | EIRQ[17]  | _                     |                     |            |                   |            |            |   |   |  |
| B[3]              | PCR[19] | SIUL       | GPIO[19]           | ALT0    | GPIO[19]  | _                     | _                   | М          | S                 | 116        | B13        |   |   |  |
|                   |         | SSCM       | DEBUG[3]           | ALT3    | _         | _                     |                     |            |                   |            |            |   |   |  |
|                   |         | LINFlexD_0 | _                  | _       | RXD       | PSMI[31];<br>PADSEL=0 |                     |            |                   |            |            |   |   |  |
| B[4] <sup>2</sup> | PCR[20] | SIUL       | GPIO[20]           | ALT0    | GPIO[20]  | _                     | _                   | F          | S                 | 89         | L17        |   |   |  |
|                   |         | JTAGC      | TDO                | ALT1    | _         | _                     |                     |            |                   |            |            |   |   |  |
| B[5]              | PCR[21] | SIUL       | GPIO[21]           | ALT0    | GPIO[21]  | _                     | Pull up             | М          | S                 | 86         | M15        |   |   |  |
|                   |         | JTAGC      | _                  | _       | TDI       | _                     |                     | F          |                   |            |            |   |   |  |
| B[6]              | PCR[22] | SIUL       | GPIO[22]           | ALT0    | GPIO[22]  | _                     | _                   |            | S                 | 138        | В3         |   |   |  |
|                   |         | MC_CGM     | clk_out            | ALT1    | _         | _                     | -                   |            |                   |            |            |   |   |  |
|                   |         | DSPI_2     | CS2                | ALT2    | _         | _                     |                     |            |                   | 1          |            | - | - |  |
|                   |         | SIUL       | _                  |         | EIRQ[18]  | _                     |                     |            |                   |            |            |   |   |  |



Table 7. Pin muxing (continued)

| Port  |              |                | Alternate          | Output  | Input               | Input mux             | Weak pull              | Pad s      | speed <sup>1</sup> | Pin #      |            |
|-------|--------------|----------------|--------------------|---------|---------------------|-----------------------|------------------------|------------|--------------------|------------|------------|
| name  | PCR          | Peripheral     | output<br>function | mux sel | functions           | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0         | 144<br>pkg | 257<br>pkg |
| B[7]  | PCR[23]      | SIUL           | _                  | ALT0    | GPI[23]             | _                     | _                      | _          | _                  | 43         | R5         |
|       |              | LINFlexD_0     | _                  | _       | RXD                 | PSMI[31];<br>PADSEL=1 |                        |            |                    |            |            |
|       |              | ADC_0          | _                  | _       | AN[0] <sup>3</sup>  | _                     |                        |            |                    |            |            |
| B[8]  | PCR[24]      | SIUL           | _                  | ALT0    | GPI[24]             | _                     | _                      | _          | _                  | 47         | P7         |
|       | BI91 PCRI251 | eTimer_0       | _                  | _       | ETC[5]              | PSMI[8];<br>PADSEL=2  |                        |            |                    |            |            |
|       |              | ADC_0          | _                  | _       | AN[1] <sup>3</sup>  | _                     |                        |            |                    |            |            |
| B[9]  | PCR[25]      | SIUL           | _                  | ALT0    | GPI[25]             | _                     | _                      | _          | _                  | 52         | U7         |
|       |              | ADC_0<br>ADC_1 | _                  | _       | AN[11] <sup>3</sup> | _                     |                        |            |                    |            |            |
| B[10] | PCR[26]      | SIUL           | _                  | ALT0    | GPI[26]             | _                     | _                      | _          | _                  | 53         | R8         |
|       |              | ADC_0<br>ADC_1 | _                  | _       | AN[12] <sup>3</sup> | _                     |                        |            |                    |            |            |
| B[11] | PCR[27]      | SIUL           | _                  | ALT0    | GPI[27]             | _                     | _                      | _          | _                  | 54         | T8         |
|       |              | ADC_0<br>ADC_1 | _                  | _       | AN[13] <sup>3</sup> | _                     |                        |            |                    |            |            |
| B[12] | PCR[28]      | SIUL           | _                  | ALT0    | GPI[28]             | _                     | _                      | _          | _                  | 55         | U8         |
|       |              | ADC_0<br>ADC_1 | _                  | _       | AN[14] <sup>3</sup> | _                     |                        |            |                    |            |            |
| B[13] | PCR[29]      | SIUL           | _                  | ALT0    | GPI[29]             | _                     | _                      | _          | _                  | 60         | R10        |
|       |              | LINFlexD_1     | _                  | _       | RXD                 | PSMI[32];<br>PADSEL=0 |                        |            |                    |            |            |
|       |              | ADC_1          | _                  | _       | AN[0] <sup>3</sup>  | _                     |                        |            |                    |            |            |



| Port  |         |            | Alternate          | Output  | Input              | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pin #      |            |
|-------|---------|------------|--------------------|---------|--------------------|-----------------------|------------------------|------------|-------------------|------------|------------|
| name  | PCR     | Peripheral | output<br>function | mux sel | functions          | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| B[14] | PCR[30] | SIUL       | _                  | ALT0    | GPI[30]            | _                     | _                      |            | _                 | 64         | P11        |
|       |         | eTimer_0   | _                  | _       | ETC[4]             | PSMI[7];<br>PADSEL=2  |                        |            |                   |            |            |
|       |         | SIUL       | _                  | _       | EIRQ[19]           | _                     |                        |            |                   |            |            |
|       |         | ADC_1      | _                  | _       | AN[1] <sup>3</sup> | _                     |                        |            |                   |            |            |
| B[15] | PCR[31] | SIUL       | _                  | ALT0    | GPI[31]            | _                     | _                      | _          | _                 | 62         | R11        |
|       |         | SIUL       | _                  | _       | EIRQ[20]           | _                     |                        |            |                   |            |            |
|       |         | ADC_1      | _                  | _       | AN[2] <sup>3</sup> | _                     |                        |            |                   |            |            |
|       |         |            |                    |         | Port C             |                       |                        |            |                   |            |            |
| C[0]  | PCR[32] | SIUL       | _                  | ALT0    | GPI[32]            | _                     | _                      | _          | _                 | 66         | R12        |
|       |         | ADC_1      | _                  |         | AN[3] <sup>3</sup> | _                     |                        |            |                   |            |            |
| C[1]  | PCR[33] | SIUL       | _                  | ALT0    | GPI[33]            | _                     | _                      |            | _                 | 41         | T4         |
|       |         | ADC_0      | _                  | _       | AN[2] <sup>3</sup> | _                     |                        |            |                   |            |            |
| C[2]  | PCR[34] | SIUL       | _                  | ALT0    | GPI[34]            | _                     | _                      |            | _                 | 45         | U5         |
|       |         | ADC_0      | _                  |         | AN[3] <sup>3</sup> | _                     |                        |            |                   |            |            |
| C[4]  | PCR[36] | SIUL       | GPIO[36]           | ALT0    | GPIO[36]           | _                     | _                      | М          | S                 | 11         | НЗ         |
|       |         | DSPI_0     | CS0                | ALT1    | CS0                | _                     |                        |            |                   |            |            |
|       |         | FlexPWM_0  | X[1]               | ALT2    | X[1]               | PSMI[28];<br>PADSEL=0 |                        |            |                   |            |            |
|       |         | SSCM       | DEBUG[4]           | ALT3    | _                  |                       |                        |            |                   |            |            |
|       |         | SIUL       | _                  | _       | EIRQ[22]           | _                     |                        |            |                   |            |            |



| Port  |         |            | Alternate          | Output  | Input     | Input mux             | Weak pull           | Pad s      | peed <sup>1</sup> | Pin #      |            |
|-------|---------|------------|--------------------|---------|-----------|-----------------------|---------------------|------------|-------------------|------------|------------|
| name  | PCR     | Peripheral | output<br>function | mux sel | functions | select                | config during reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| C[5]  | PCR[37] | SIUL       | GPIO[37]           | ALT0    | GPIO[37]  | _                     | _                   | М          | S                 | 13         | G3         |
|       |         | DSPI_0     | SCK                | ALT1    | SCK       | _                     |                     |            |                   |            |            |
|       |         | SSCM       | DEBUG[5]           | ALT3    | _         | _                     |                     |            |                   |            |            |
|       |         | FlexPWM_0  | _                  | _       | FAULT[3]  | PSMI[19];<br>PADSEL=0 |                     |            |                   |            |            |
|       |         | SIUL       | _                  | _       | EIRQ[23]  | _                     |                     |            |                   |            |            |
| C[6]  | PCR[38] | SIUL       | GPIO[38]           | ALT0    | GPIO[38]  | _                     | _                   | М          | S                 | 142        | D4         |
|       |         | DSPI_0     | SOUT               | ALT1    | _         | _                     |                     |            |                   |            |            |
|       |         | FlexPWM_0  | B[1]               | ALT2    | B[1]      | PSMI[25];<br>PADSEL=0 |                     |            |                   |            |            |
|       |         | SSCM       | DEBUG[6]           | ALT3    | _         | _                     |                     |            |                   |            |            |
|       |         | SIUL       | _                  | _       | EIRQ[24]  | _                     |                     |            |                   |            |            |
| C[7]  | PCR[39] | SIUL       | GPIO[39]           | ALT0    | GPIO[39]  | _                     | _                   | М          | S                 | 15         | K4         |
|       |         | FlexPWM_0  | A[1]               | ALT2    | A[1]      | PSMI[21];<br>PADSEL=0 |                     |            |                   |            |            |
|       |         | SSCM       | DEBUG[7]           | ALT3    | _         | _                     |                     |            |                   |            |            |
|       |         | DSPI_0     | _                  | _       | SIN       | _                     |                     |            |                   |            |            |
| C[10] | PCR[42] | SIUL       | GPIO[42]           | ALT0    | GPIO[42]  | _                     | _                   | М          | S                 | 111        | A15        |
|       |         | DSPI_2     | CS2                | ALT1    | _         | _                     |                     |            |                   |            |            |
|       |         | FlexPWM_0  | A[3]               | ALT3    | A[3]      | PSMI[23];<br>PADSEL=1 |                     |            |                   |            |            |
|       |         | FlexPWM_0  | _                  | _       | FAULT[1]  | PSMI[17];<br>PADSEL=0 |                     |            |                   |            |            |
| C[11] | PCR[43] | SIUL       | GPIO[43]           | ALT0    | GPIO[43]  | _                     | _                   | М          | S                 | 80         | M14        |
|       |         | eTimer_0   | ETC[4]             | ALT1    | ETC[4]    | PSMI[7];<br>PADSEL=1  | ]                   |            |                   |            |            |
|       |         | DSPI_2     | CS2                | ALT2    | _         | _                     |                     |            |                   |            |            |



Table 7. Pin muxing (continued)

| Port  |         |            | Alternate          | Output  | Input     | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pin #      |            |
|-------|---------|------------|--------------------|---------|-----------|-----------------------|------------------------|------------|-------------------|------------|------------|
| name  | PCR     | Peripheral | output<br>function | mux sel | functions | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| C[12] | PCR[44] | SIUL       | GPIO[44]           | ALT0    | GPIO[44]  | _                     | _                      | М          | S                 | 82         | N15        |
|       |         | eTimer_0   | ETC[5]             | ALT1    | ETC[5]    | PSMI[8];<br>PADSEL=0  |                        |            |                   |            |            |
|       |         | DSPI_2     | CS3                | ALT2    | _         | _                     | -                      |            |                   |            |            |
| C[13] | PCR[45] | SIUL       | GPIO[45]           | ALT0    | GPIO[45]  | _                     | _                      | М          | S                 | 101        | F15        |
|       |         | eTimer_1   | ETC[1]             | ALT1    | ETC[1]    | PSMI[10];<br>PADSEL=0 |                        |            |                   |            |            |
|       |         | CTU_0      | _                  | _       | EXT_IN    | PSMI[0];<br>PADSEL=0  |                        |            |                   |            |            |
|       |         | FlexPWM_0  | _                  | _       | EXT_SYNC  | PSMI[15];<br>PADSEL=0 |                        |            |                   |            |            |
| C[14] | PCR[46] | SIUL       | GPIO[46]           | ALT0    | GPIO[46]  | _                     | _                      | М          | S                 | 103        | E15        |
|       |         | eTimer_1   | ETC[2]             | ALT1    | ETC[2]    | PSMI[11];<br>PADSEL=1 |                        |            |                   |            |            |
|       |         | CTU_0      | EXT_TGR            | ALT2    | _         | _                     |                        |            |                   |            |            |
| C[15] | PCR[47] | SIUL       | GPIO[47]           | ALT0    | GPIO[47]  | _                     | _                      | SYM        | S                 | 124        | A8         |
|       |         | FlexRay    | CA_TR_EN           | ALT1    | _         | _                     | -                      |            |                   |            |            |
|       |         | eTimer_1   | ETC[0]             | ALT2    | ETC[0]    | PSMI[9];<br>PADSEL=1  |                        |            |                   |            |            |
|       |         | FlexPWM_0  | A[1]               | ALT3    | A[1]      | PSMI[21];<br>PADSEL=1 |                        |            |                   |            |            |
|       |         | CTU_0      | _                  | _       | EXT_IN    | PSMI[0];<br>PADSEL=1  |                        |            |                   |            |            |
|       |         | FlexPWM_0  | _                  | _       | EXT_SYNC  | PSMI[15];<br>PADSEL=1 |                        |            |                   |            |            |

MPC5643L Microcontroller Data Sheet, Rev. 9



| Port |         |            | Alternate          | Output  | Input     | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pin #      |            |
|------|---------|------------|--------------------|---------|-----------|-----------------------|------------------------|------------|-------------------|------------|------------|
| name | PCR     | Peripheral | output<br>function | mux sel | functions | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
|      | -       |            |                    |         | Port D    | •                     |                        | •          |                   | •          |            |
| D[0] | PCR[48] | SIUL       | GPIO[48]           | ALT0    | GPIO[48]  | _                     | _                      | SYM        | S                 | 125        | B8         |
|      |         | FlexRay    | CA_TX              | ALT1    | _         | _                     |                        |            |                   |            |            |
|      |         | eTimer_1   | ETC[1]             | ALT2    | ETC[1]    | PSMI[10];<br>PADSEL=1 |                        |            |                   |            |            |
|      |         | FlexPWM_0  | B[1]               | ALT3    | B[1]      | PSMI[25];<br>PADSEL=1 |                        |            |                   |            |            |
| D[1] | PCR[49] | SIUL       | GPIO[49]           | ALT0    | GPIO[49]  | _                     |                        | М          | S                 | 3          | E3         |
|      |         | eTimer_1   | ETC[2]             | ALT2    | ETC[2]    | PSMI[11];<br>PADSEL=2 |                        |            |                   |            |            |
|      |         | CTU_0      | EXT_TGR            | ALT3    | _         | _                     | =                      |            |                   |            |            |
|      |         | FlexRay    | _                  | _       | CA_RX     | _                     | =                      |            |                   |            |            |
| D[2] | PCR[50] | SIUL       | GPIO[50]           | ALT0    | GPIO[50]  | _                     | _                      | М          | S                 | 140        | C5         |
|      |         | eTimer_1   | ETC[3]             | ALT2    | ETC[3]    | PSMI[12];<br>PADSEL=1 |                        |            |                   |            |            |
|      |         | FlexPWM_0  | X[3]               | ALT3    | X[3]      | PSMI[30];<br>PADSEL=0 |                        |            |                   |            |            |
|      |         | FlexRay    | _                  | _       | CB_RX     | _                     | =                      |            |                   |            |            |
| D[3] | PCR[51] | SIUL       | GPIO[51]           | ALT0    | GPIO[51]  | _                     | _                      | SYM        | S                 | 128        | A7         |
|      |         | FlexRay    | CB_TX              | ALT1    | _         | _                     |                        |            |                   |            |            |
|      |         | eTimer_1   | ETC[4]             | ALT2    | ETC[4]    | PSMI[13];<br>PADSEL=1 |                        |            |                   |            |            |
|      |         | FlexPWM_0  | A[3]               | ALT3    | A[3]      | PSMI[23];<br>PADSEL=2 |                        |            |                   |            |            |



| Port |              |            | Alternate          | Output  | Input     | Input mux             | Weak pull           | Pad s      | peed <sup>1</sup> | Pin #      |            |
|------|--------------|------------|--------------------|---------|-----------|-----------------------|---------------------|------------|-------------------|------------|------------|
| name | PCR          | Peripheral | output<br>function | mux sel | functions | select                | config during reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| D[4] | PCR[52]      | SIUL       | GPIO[52]           | ALT0    | GPIO[52]  | _                     | _                   | SYM        | S                 | 129        | В7         |
|      |              | FlexRay    | CB_TR_EN           | ALT1    | _         | _                     |                     |            |                   |            |            |
|      |              | eTimer_1   | ETC[5]             | ALT2    | ETC[5]    | PSMI[14];<br>PADSEL=2 |                     |            |                   |            |            |
|      |              | FlexPWM_0  | B[3]               | ALT3    | B[3]      | PSMI[27];<br>PADSEL=2 |                     |            |                   |            |            |
| D[5] | PCR[53]      | SIUL       | GPIO[53]           | ALT0    | GPIO[53]  | _                     | _                   | М          | S                 | 33         | N3         |
|      |              | DSPI_0     | CS3                | ALT1    | _         | _                     |                     |            |                   |            |            |
|      | D[6] PCR[54] | FlexPWM_0  | _                  | _       | FAULT[2]  | PSMI[18];<br>PADSEL=0 |                     |            |                   |            |            |
| D[6] | PCR[54]      | SIUL       | GPIO[54]           | ALT0    | GPIO[54]  | _                     | _                   | М          | S                 | 34         | P3         |
|      |              | DSPI_0     | CS2                | ALT1    | _         | _                     |                     |            |                   |            |            |
|      |              | FlexPWM_0  | X[3]               | ALT3    | X[3]      | PSMI[30];<br>PADSEL=1 |                     |            |                   |            |            |
|      |              | FlexPWM_0  | _                  | _       | FAULT[1]  | PSMI[17];<br>PADSEL=1 |                     |            |                   |            |            |
| D[7] | PCR[55]      | SIUL       | GPIO[55]           | ALT0    | GPIO[55]  | _                     | _                   | М          | S                 | 37         | R4         |
|      |              | DSPI_1     | CS3                | ALT1    | _         | _                     |                     |            |                   |            |            |
|      |              | DSPI_0     | CS4                | ALT3    | _         | _                     |                     |            |                   |            |            |
|      |              | SWG        | analog output      |         | _         | _                     |                     |            |                   |            |            |
| D[8] | PCR[56]      | SIUL       | GPIO[56]           | ALT0    | GPIO[56]  | _                     | _                   | М          | S                 | 32         | МЗ         |
|      |              | DSPI_1     | CS2                | ALT1    | _         | _                     |                     |            |                   |            |            |
|      |              | eTimer_1   | ETC[4]             | ALT2    | ETC[4]    | PSMI[13];<br>PADSEL=2 |                     |            |                   |            |            |
|      |              | DSPI_0     | CS5                | ALT3    | _         | _                     |                     |            |                   |            |            |
|      |              | FlexPWM_0  | _                  | _       | FAULT[3]  | PSMI[19];<br>PADSEL=1 |                     |            |                   |            |            |



| Port  |         |            | Alternate          | Output  | Input              | Input mux             | Weak pull           | Pad s      | peed <sup>1</sup> | Pin #      |            |
|-------|---------|------------|--------------------|---------|--------------------|-----------------------|---------------------|------------|-------------------|------------|------------|
| name  | PCR     | Peripheral | output<br>function | mux sel | functions          | select                | config during reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| D[9]  | PCR[57] | SIUL       | GPIO[57]           | ALT0    | GPIO[57]           | _                     | _                   | М          | S                 | 26         | L3         |
|       |         | FlexPWM_0  | X[0]               | ALT1    | X[0]               | _                     |                     |            |                   |            |            |
|       |         | LINFlexD_1 | TXD                | ALT2    | _                  | _                     |                     |            |                   |            |            |
| D[10] | PCR[58] | SIUL       | GPIO[58]           | ALT0    | GPIO[58]           | _                     | _                   | М          | S                 | 76         | T15        |
|       |         | FlexPWM_0  | A[0]               | ALT1    | A[0]               | PSMI[20];<br>PADSEL=1 |                     |            |                   |            |            |
|       |         | eTimer_0   | _                  | _       | ETC[0]             | PSMI[35];<br>PADSEL=1 |                     |            |                   |            |            |
| D[11] | PCR[59] | SIUL       | GPIO[59]           | ALT0    | GPIO[59]           | _                     | _                   | М          | S                 | 78         | R16        |
|       |         | FlexPWM_0  | B[0]               | ALT1    | B[0]               | PSMI[24];<br>PADSEL=1 |                     |            |                   |            |            |
|       |         | eTimer_0   | _                  | _       | ETC[1]             | PSMI[36];<br>PADSEL=1 |                     |            |                   |            |            |
| D[12] | PCR[60] | SIUL       | GPIO[60]           | ALT0    | GPIO[60]           |                       | _                   | М          | S                 | 99         | G14        |
|       |         | FlexPWM_0  | X[1]               | ALT1    | X[1]               | PSMI[28];<br>PADSEL=1 |                     |            |                   |            |            |
|       |         | LINFlexD_1 | _                  | _       | RXD                | PSMI[32];<br>PADSEL=1 | _                   |            |                   |            |            |
| D[14] | PCR[62] | SIUL       | GPIO[62]           | ALT0    | GPIO[62]           | _                     | _                   | М          | S                 | 105        | D16        |
|       |         | FlexPWM_0  | B[1]               | ALT1    | B[1]               | PSMI[25];<br>PADSEL=2 |                     |            |                   |            |            |
|       |         | eTimer_0   | _                  | _       | ETC[3]             | PSMI[38];<br>PADSEL=1 |                     |            |                   |            |            |
|       |         |            |                    |         | Port E             | •                     | •                   |            | <u> </u>          | 1          |            |
| E[0]  | PCR[64] | SIUL       | _                  | ALT0    | GPI[64]            | _                     | _                   | _          | -                 | 68         | T13        |
|       |         | ADC_1      | _                  | _       | AN[5] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[2]  | PCR[66] | SIUL       | _                  | ALT0    | GPI[66]            | _                     | _                   | _          |                   | 49         | U6         |
|       |         | ADC_0      | _                  | _       | AN[5] <sup>3</sup> | _                     |                     |            |                   |            |            |

| Port  |         |            | Alternate          | Outmut            | lm m v st          | In most mosses        | Weak pull           | Pad s      | peed <sup>1</sup> | Pin #      |            |
|-------|---------|------------|--------------------|-------------------|--------------------|-----------------------|---------------------|------------|-------------------|------------|------------|
| name  | PCR     | Peripheral | output<br>function | Output<br>mux sel | Input<br>functions | Input mux<br>select   | config during reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| E[4]  | PCR[68] | SIUL       | _                  | ALT0              | GPI[68]            | _                     | _                   | _          |                   | 42         | U4         |
|       |         | ADC_0      | _                  | _                 | AN[7] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[5]  | PCR[69] | SIUL       | _                  | ALT0              | GPI[69]            | _                     | _                   | _          |                   | 44         | T5         |
|       |         | ADC_0      | _                  | _                 | AN[8] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[6]  | PCR[70] | SIUL       | _                  | ALT0              | GPI[70]            | _                     | _                   | _          | _                 | 46         | R6         |
|       |         | ADC_0      | _                  | _                 | AN[4] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[7]  | PCR[71] | SIUL       | _                  | ALT0              | GPI[71]            | _                     | _                   | _          | _                 | 48         | T6         |
|       |         | ADC_0      | _                  | _                 | AN[6] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[9]  | PCR[73] | SIUL       | _                  | ALT0              | GPI[73]            | _                     | _                   | _          |                   | 61         | T10        |
|       |         | ADC_1      | _                  | _                 | AN[7] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[10] | PCR[74] | SIUL       | _                  | ALT0              | GPI[74]            | _                     | _                   | _          | _                 | 63         | T11        |
|       |         | ADC_1      | _                  | _                 | AN[8] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[11] | PCR[75] | SIUL       | _                  | ALT0              | GPI[75]            | _                     | _                   | _          |                   | 65         | U11        |
|       |         | ADC_1      | _                  | _                 | AN[4] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[12] | PCR[76] | SIUL       | _                  | ALT0              | GPI[76]            | _                     | _                   | _          |                   | 67         | T12        |
|       |         | ADC_1      | _                  | _                 | AN[6] <sup>3</sup> | _                     |                     |            |                   |            |            |
| E[13] | PCR[77] | SIUL       | GPIO[77]           | ALT0              | GPIO[77]           | _                     | _                   | М          | S                 | 117        | D12        |
|       |         | eTimer_0   | ETC[5]             | ALT1              | ETC[5]             | PSMI[8];<br>PADSEL=1  | 1                   |            |                   |            |            |
|       |         | DSPI_2     | CS3                | ALT2              | _                  | _                     |                     |            |                   |            |            |
|       |         | SIUL       | _                  | _                 | EIRQ[25]           | _                     | ]                   |            |                   |            |            |
| E[14] | PCR[78] | SIUL       | GPIO[78]           | ALT0              | GPIO[78]           | _                     | _                   | М          | S                 | 119        | B12        |
|       |         | eTimer_1   | ETC[5]             | ALT1              | ETC[5]             | PSMI[14];<br>PADSEL=3 | 1                   |            |                   |            |            |
|       |         | SIUL       | _                  | _                 | EIRQ[26]           | _                     | 1                   |            |                   |            |            |
|       |         |            |                    |                   |                    | 1                     |                     |            |                   |            |            |



| Dont         |             |            | Alternate          | 01                | In most            | In contract contract  | Weak pull           | Pad s      | peed <sup>1</sup> | Р | in#        |            |
|--------------|-------------|------------|--------------------|-------------------|--------------------|-----------------------|---------------------|------------|-------------------|---|------------|------------|
| Port<br>name | PCR         | Peripheral | output<br>function | Output<br>mux sel | Input<br>functions | Input mux<br>select   | config during reset | SRC<br>= 1 | SRC<br>= 0        |   | 144<br>okg | 257<br>pkg |
| E[15]        | PCR[79]     | SIUL       | GPIO[79]           | ALT0              | GPIO[79]           | _                     | _                   | М          | S                 | - | 121        | B11        |
|              |             | DSPI_0     | CS1                | ALT1              | _                  | _                     |                     |            |                   |   |            |            |
|              |             | SIUL       | _                  | _                 | EIRQ[27]           | _                     |                     |            |                   |   |            |            |
|              | '           |            |                    |                   | Port F             | •                     |                     | ı          |                   | · |            |            |
| F[0]         | PCR[80]     | SIUL       | GPIO[80]           | ALT0              | GPIO[80]           | _                     | _                   | М          | S                 | 1 | 133        | D7         |
|              |             | FlexPWM_0  | A[1]               | ALT1              | A[1]               | PSMI[21];<br>PADSEL=2 |                     |            |                   |   |            |            |
|              | Fig. DODIGO | eTimer_0   | _                  | _                 | ETC[2]             | PSMI[37];<br>PADSEL=1 |                     |            |                   |   |            |            |
|              |             | SIUL       | _                  | _                 | EIRQ[28]           | _                     |                     |            |                   |   |            |            |
| F[3]         | PCR[83]     | SIUL       | GPIO[83]           | ALT0              | GPIO[83]           | _                     | _                   | М          | S                 | 1 | 139        | B5         |
|              |             | DSPI_0     | CS6                | ALT1              | _                  | _                     |                     |            |                   |   |            |            |
| F[4]         | PCR[84]     | SIUL       | GPIO[84]           | ALT0              | GPIO[84]           | _                     | _                   | F          | S                 |   | 4          | D2         |
|              |             | NPC        | MDO[3]             | ALT2              | _                  | _                     |                     |            |                   |   |            |            |
| F[5]         | PCR[85]     | SIUL       | GPIO[85]           | ALT0              | GPIO[85]           | _                     | _                   | F          | S                 |   | 5          | D1         |
|              |             | NPC        | MDO[2]             | ALT2              | _                  | _                     |                     |            |                   |   |            |            |
| F[6]         | PCR[86]     | SIUL       | GPIO[86]           | ALT0              | GPIO[86]           | _                     | _                   | F          | S                 |   | 8          | E2         |
|              |             | NPC        | MDO[1]             | ALT2              | _                  | _                     |                     |            |                   |   |            |            |
| F[7]         | PCR[87]     | SIUL       | GPIO[87]           | ALT0              | GPIO[87]           | _                     | _                   | F          | S                 |   | 19         | J1         |
|              |             | NPC        | MCKO               | ALT2              | _                  | _                     |                     |            |                   |   |            |            |
| F[8]         | PCR[88]     | SIUL       | GPIO[88]           | ALT0              | GPIO[88]           | _                     | _                   | F          | S                 |   | 20         | K2         |
|              |             | NPC        | MSEO[1]            | ALT2              | _                  | _                     |                     |            |                   |   |            |            |
| F[9]         | PCR[89]     | SIUL       | GPIO[89]           | ALT0              | GPIO[89]           | _                     | _                   | F          | S                 |   | 23         | K1         |
|              |             | NPC        | MSEO[0]            | ALT2              | _                  | _                     |                     |            |                   |   |            |            |
| F[10]        | PCR[90]     | SIUL       | GPIO[90]           | ALT0              | GPIO[90]           | _                     | _                   | F          | S                 |   | 24         | L1         |
|              |             | NPC        | EVTO               | ALT2              | _                  | _                     |                     |            |                   |   |            |            |



| Port          |                |            | Alternate          | Output  | Input     | Input mux             | Weak pull           | Pad s      | peed <sup>1</sup> | Pin #      |            |
|---------------|----------------|------------|--------------------|---------|-----------|-----------------------|---------------------|------------|-------------------|------------|------------|
| name          | PCR            | Peripheral | output<br>function | mux sel | functions | select                | config during reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| F[11]         | PCR[91]        | SIUL       | GPIO[91]           | ALT0    | GPIO[91]  | _                     | _                   | М          | S                 | 25         | L2         |
|               |                | NPC        | _                  | ALT2    | EVTI      | _                     |                     |            |                   |            |            |
| F[12]         | PCR[92]        | SIUL       | GPIO[92]           | ALT0    | GPIO[92]  | _                     | _                   | М          | S                 | 106        | C17        |
|               |                | eTimer_1   | ETC[3]             | ALT1    | ETC[3]    | PSMI[12];<br>PADSEL=2 |                     |            |                   |            |            |
|               |                | SIUL       | _                  | _       | EIRQ[30]  | _                     |                     |            |                   |            |            |
| F[13]         | PCR[93]        | SIUL       | GPIO[93]           | ALT0    | GPIO[93]  | _                     | _                   | М          | S                 | 112        | B14        |
|               |                | eTimer_1   | ETC[4]             | ALT1    | ETC[4]    | PSMI[13];<br>PADSEL=3 |                     |            |                   |            |            |
|               |                | SIUL       | _                  | _       | EIRQ[31]  | _                     |                     |            |                   |            |            |
| F[14]         | PCR[94]        | SIUL       | GPIO[94]           | ALT0    | GPIO[94]  | _                     | _                   | М          | S                 | 115        | C13        |
|               | [14] [10]([94] | LINFlexD_1 | TXD                | ALT1    | _         | _                     |                     |            |                   |            |            |
| F[15]         | PCR[95]        | SIUL       | GPIO[95]           | ALT0    | GPIO[95]  | _                     | _                   | М          | S                 | 113        | D13        |
|               |                | LINFlexD_1 |                    | _       | RXD       | PSMI[32];<br>PADSEL=2 |                     |            |                   |            |            |
|               |                |            |                    |         | FCCU      |                       |                     |            |                   | <u>.</u>   |            |
| FCCU_<br>F[0] | _              | FCCU       | F[0]               | ALT0    | F[0]      | _                     | _                   | S          | S                 | 38         | R2         |
| FCCU_<br>F[1] | _              | FCCU       | F[1]               | ALT0    | F[1]      | _                     | _                   | S          | S                 | 141        | C4         |
|               |                |            |                    |         | Port G    |                       | <u> </u>            | ľ          | ,                 |            | •          |
| G[2]          | PCR[98]        | SIUL       | GPIO[98]           | ALT0    | GPIO[98]  | _                     | _                   | М          | S                 | 102        | E16        |
|               |                | FlexPWM_0  | X[2]               | ALT1    | X[2]      | PSMI[29];<br>PADSEL=1 |                     |            |                   |            |            |
|               |                | DSPI_1     | CS1                | ALT2    | _         | _                     |                     |            |                   |            |            |



| Port |          |            | Alternate          | Output  | Input     | Input mux             | Weak pull           | Pad s      | peed <sup>1</sup> | Pin #      |            |
|------|----------|------------|--------------------|---------|-----------|-----------------------|---------------------|------------|-------------------|------------|------------|
| name | PCR      | Peripheral | output<br>function | mux sel | functions | select                | config during reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| G[3] | PCR[99]  | SIUL       | GPIO[99]           | ALT0    | GPIO[99]  | _                     | _                   | М          | S                 | 104        | D17        |
|      |          | FlexPWM_0  | A[2]               | ALT1    | A[2]      | PSMI[22];<br>PADSEL=2 |                     |            |                   |            |            |
|      |          | eTimer_0   | _                  | _       | ETC[4]    | PSMI[7];<br>PADSEL=3  |                     |            |                   |            |            |
| G[4] | PCR[100] | SIUL       | GPIO[100]          | ALT0    | GPIO[100] | _                     | _                   | М          | S                 | 100        | F17        |
|      |          | FlexPWM_0  | B[2]               | ALT1    | B[2]      | PSMI[26];<br>PADSEL=2 |                     |            |                   |            |            |
|      |          | eTimer_0   | _                  | _       | ETC[5]    | PSMI[8];<br>PADSEL=3  |                     |            |                   |            |            |
| G[5] | PCR[101] | SIUL       | GPIO[101]          | ALT0    | GPIO[101] | _                     | _                   | М          | S                 | 85         | N17        |
|      |          | FlexPWM_0  | X[3]               | ALT1    | X[3]      | PSMI[30];<br>PADSEL=2 |                     |            |                   |            |            |
|      |          | DSPI_2     | CS3                | ALT2    | _         | _                     |                     |            |                   |            |            |
| G[6] | PCR[102] | SIUL       | GPIO[102]          | ALT0    | GPIO[102] | _                     | _                   | М          | S                 | 98         | G17        |
|      |          | FlexPWM_0  | A[3]               | ALT1    | A[3]      | PSMI[23];<br>PADSEL=3 |                     |            |                   |            |            |
| G[7] | PCR[103] | SIUL       | GPIO[103]          | ALT0    | GPIO[103] |                       | _                   | М          | S                 | 83         | P17        |
|      |          | FlexPWM_0  | B[3]               | ALT1    | B[3]      | PSMI[27];<br>PADSEL=3 |                     |            |                   |            |            |
| G[8] | PCR[104] | SIUL       | GPIO[104]          | ALT0    | GPIO[104] | _                     | _                   | М          | S                 | 81         | P16        |
|      |          | FlexRay    | DBG0               | ALT1    | _         | _                     |                     |            |                   |            |            |
|      |          | DSPI_0     | CS1                | ALT2    |           | _                     |                     |            |                   |            |            |
|      |          | FlexPWM_0  | _                  | _       | FAULT[0]  | PSMI[16];<br>PADSEL=2 |                     |            |                   |            |            |
|      |          | SIUL       | _                  | _       | EIRQ[21]  | _                     |                     |            |                   |            |            |



| Port  |          |            | Alternate          | Output  | Input     | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pin #      |            |
|-------|----------|------------|--------------------|---------|-----------|-----------------------|------------------------|------------|-------------------|------------|------------|
| name  | PCR      | Peripheral | output<br>function | mux sel | functions | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| G[9]  | PCR[105] | SIUL       | GPIO[105]          | ALT0    | GPIO[105] | _                     | _                      | М          | S                 | 79         | R17        |
|       |          | FlexRay    | DBG1               | ALT1    | _         | _                     |                        |            |                   |            |            |
|       |          | DSPI_1     | CS1                | ALT2    | _         | _                     |                        |            |                   |            |            |
|       |          | FlexPWM_0  | _                  | _       | FAULT[1]  | PSMI[17];<br>PADSEL=2 |                        |            |                   |            |            |
|       |          | SIUL       | _                  | _       | EIRQ[29]  | _                     |                        |            |                   |            |            |
| G[10] | PCR[106] | SIUL       | GPIO[106]          | ALT0    | GPIO[106] | _                     | _                      | М          | S                 | 77         | P15        |
|       |          | FlexRay    | DBG2               | ALT1    | _         | _                     |                        |            |                   |            |            |
|       |          | DSPI_2     | CS3                | ALT2    | _         | _                     |                        |            |                   |            |            |
|       |          | FlexPWM_0  | _                  | _       | FAULT[2]  | PSMI[18];<br>PADSEL=1 |                        |            |                   |            |            |
| G[11] | PCR[107] | SIUL       | GPIO[107]          | ALT0    | GPIO[107] | _                     | _                      | М          | S                 | 75         | U15        |
|       |          | FlexRay    | DBG3               | ALT1    | _         | _                     |                        |            |                   |            |            |
|       |          | FlexPWM_0  | _                  | _       | FAULT[3]  | PSMI[19];<br>PADSEL=2 |                        |            |                   |            |            |
| G[12] | PCR[108] | SIUL       | GPIO[108]          | ALT0    | GPIO[108] | _                     | _                      | F          | S                 | _          | F2         |
|       |          | NPC        | MDO[11]            | ALT2    | _         | _                     |                        |            |                   |            |            |
| G[13] | PCR[109] | SIUL       | GPIO[109]          | ALT0    | GPIO[109] | _                     | _                      | F          | S                 |            | H1         |
|       |          | NPC        | MDO[10]            | ALT2    | _         | _                     |                        |            |                   |            |            |
| G[14] | PCR[110] | SIUL       | GPIO[110]          | ALT0    | GPIO[110] | _                     | _                      | F          | S                 | _          | A6         |
|       |          | NPC        | MDO[9]             | ALT2    | _         | _                     |                        |            |                   |            |            |
| G[15] | PCR[111] | SIUL       | GPIO[111]          | ALT0    | GPIO[111] | _                     | _                      | F          | S                 | _          | J2         |
|       |          | NPC        | MDO[8]             | ALT2    | _         | _                     |                        |            |                   |            |            |
|       |          |            |                    |         | Port H    |                       |                        |            |                   |            |            |
| H[0]  | PCR[112] | SIUL       | GPIO[112]          | ALT0    | GPIO[112] | _                     |                        | F          | S                 | _          | A5         |
|       |          | NPC        | MDO[7]             | ALT2    |           | _                     |                        |            |                   |            |            |

73

Table 7. Pin muxing (continued)

| Dowt         |          |            | Alternate          | Outmut            | lmmut              | In most mosses        | Weak pull           | Pad s      | peed <sup>1</sup> |  | Pin #      |            |     |
|--------------|----------|------------|--------------------|-------------------|--------------------|-----------------------|---------------------|------------|-------------------|--|------------|------------|-----|
| Port<br>name | PCR      | Peripheral | output<br>function | Output<br>mux sel | Input<br>functions | Input mux<br>select   | config during reset | SRC<br>= 1 | SRC<br>= 0        |  | 144<br>pkg | 257<br>pkg |     |
| H[1]         | PCR[113] | SIUL       | GPIO[113]          | ALT0              | GPIO[113]          | _                     | _                   | F          | S                 |  | _          | F1         |     |
|              |          | NPC        | MDO[6]             | ALT2              | _                  | _                     |                     |            |                   |  |            |            |     |
| H[2]         | PCR[114] | SIUL       | GPIO[114]          | ALT0              | GPIO[114]          | _                     | _                   | F          | S                 |  | _          | A4         |     |
|              |          | NPC        | MDO[5]             | ALT2              | _                  | _                     |                     |            |                   |  |            |            |     |
| H[3]         | PCR[115] | SIUL       | GPIO[115]          | ALT0              | GPIO[115]          | _                     | _                   | F          | S                 |  | _          | G1         |     |
|              |          | NPC        | MDO[4]             | ALT2              | _                  | _                     |                     |            |                   |  |            |            |     |
| H[4]         | PCR[116] | SIUL       | GPIO[116]          | ALT0              | GPIO[116]          | _                     | _                   | М          | S                 |  | _          | L16        |     |
|              |          | FlexPWM_1  | X[0]               | ALT1              | X[0]               | _                     |                     |            |                   |  |            |            |     |
|              |          | eTimer_2   | ETC[0]             | ALT2              | ETC[0]             | PSMI[39];<br>PADSEL=0 |                     |            |                   |  |            |            |     |
| H[5]         | PCR[117] | SIUL       | GPIO[117]          | ALT0              | GPIO[117]          | _                     | _                   | М          | S                 |  | _          | M17        |     |
|              |          | FlexPWM_1  | A[0]               | ALT1              | A[0]               | _                     |                     |            |                   |  |            |            |     |
|              |          | DSPI_0     | CS4                | ALT3              | _                  | _                     |                     |            |                   |  |            |            |     |
| H[6]         | PCR[118] | SIUL       | GPIO[118]          | ALT0              | GPIO[118]          | _                     | _                   | М          | S                 |  | _          | _          | H17 |
|              |          | FlexPWM_1  | B[0]               | ALT1              | B[0]               | _                     |                     |            |                   |  |            |            |     |
|              |          | DSPI_0     | CS5                | ALT3              | _                  | _                     |                     |            |                   |  |            |            |     |
| H[7]         | PCR[119] | SIUL       | GPIO[119]          | ALT0              | GPIO[119]          | _                     | _                   | М          | S                 |  | _          | K16        |     |
|              |          | FlexPWM_1  | X[1]               | ALT1              | X[1]               | _                     |                     |            |                   |  |            |            |     |
|              |          | eTimer_2   | ETC[1]             | ALT2              | ETC[1]             | PSMI[40];<br>PADSEL=0 |                     |            |                   |  |            |            |     |
| H[8]         | PCR[120] | SIUL       | GPIO[120]          | ALT0              | GPIO[120]          | _                     | _                   | М          | S                 |  | _          | K15        |     |
|              |          | FlexPWM_1  | A[1]               | ALT1              | A[1]               | _                     |                     |            |                   |  |            |            |     |
|              |          | DSPI_0     | CS6                | ALT3              | _                  | _                     |                     |            |                   |  |            |            |     |
| H[9]         | PCR[121] | SIUL       | GPIO[121]          | ALT0              | GPIO[121]          | _                     | _                   | М          | S                 |  | _          | G16        |     |
|              |          | FlexPWM_1  | B[1]               | ALT1              | B[1]               | _                     |                     |            |                   |  |            |            |     |
|              |          | DSPI_0     | CS7                | ALT3              | _                  | _                     |                     |            |                   |  |            |            |     |



### Table 7. Pin muxing (continued)

| Port  |          |            | Alternate          | Output  | Input     | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pin      | #   |  |
|-------|----------|------------|--------------------|---------|-----------|-----------------------|------------------------|------------|-------------------|----------|-----|--|
| name  | PCR      | Peripheral | output<br>function | mux sel | functions | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 14<br>pk |     |  |
| H[10] | PCR[122] | SIUL       | GPIO[122]          | ALT0    | GPIO[122] | _                     | _                      | М          | S                 | _        | A11 |  |
|       |          | FlexPWM_1  | X[2]               | ALT1    | X[2]      | _                     |                        |            |                   |          |     |  |
|       |          | eTimer_2   | ETC[2]             | ALT2    | ETC[2]    | _                     |                        |            |                   |          |     |  |
| H[11] | PCR[123] | SIUL       | GPIO[123]          | ALT0    | GPIO[123] | _                     | _                      | М          | S                 | _        | C11 |  |
|       |          | FlexPWM_1  | A[2]               | ALT1    | A[2]      | _                     |                        |            |                   |          |     |  |
| H[12] | PCR[124] | SIUL       | GPIO[124]          | ALT0    | GPIO[124] | _                     | _                      | М          | S                 | _        | B10 |  |
|       |          | FlexPWM_1  | B[2]               | ALT1    | B[2]      | _                     |                        |            |                   |          |     |  |
| H[13] | PCR[125] | SIUL       | GPIO[125]          | ALT0    | GPIO[125] | _                     | _                      | М          | S                 | _        | G15 |  |
|       |          | FlexPWM_1  | X[3]               | ALT1    | X[3]      | _                     |                        |            |                   |          |     |  |
|       |          | eTimer_2   | ETC[3]             | ALT2    | ETC[3]    | PSMI[42];<br>PADSEL=0 |                        |            |                   |          |     |  |
| H[14] | PCR[126] | SIUL       | GPIO[126]          | ALT0    | GPIO[126] | _                     | _                      | — М        | S                 | _        | A12 |  |
|       |          | FlexPWM_1  | A[3]               | ALT1    | A[3]      | _                     |                        |            |                   |          |     |  |
|       |          | eTimer_2   | ETC[4]             | ALT2    | ETC[4]    | _                     | -                      |            |                   |          |     |  |
| H[15] | PCR[127] | SIUL       | GPIO[127]          | ALT0    | GPIO[127] | _                     | _                      | М          | S                 | _        | J17 |  |
|       |          | FlexPWM_1  | B[3]               | ALT1    | B[3]      | _                     | -                      |            |                   |          |     |  |
|       |          | eTimer_2   | ETC[5]             | ALT2    | ETC[5]    | _                     |                        |            |                   |          |     |  |
|       |          |            |                    |         | Port I    |                       |                        |            |                   |          |     |  |
| I[0]  | PCR[128] | SIUL       | GPIO[128]          | ALT0    | GPIO[128] | _                     | _                      | М          | S                 | _        | C9  |  |
|       |          | eTimer_2   | ETC[0]             | ALT1    | ETC[0]    | PSMI[39];<br>PADSEL=1 |                        |            |                   |          |     |  |
|       |          | DSPI_0     | CS4                | ALT2    | _         | _                     |                        |            |                   |          |     |  |
|       |          | FlexPWM_1  | _                  | _       | FAULT[0]  | _                     |                        |            |                   |          |     |  |

### Table 7. Pin muxing (continued)

| Port |          |            | Alternate          | Output  | Input     | Input mux             | Weak pull              | Pad s      | peed <sup>1</sup> | Pin #      |            |
|------|----------|------------|--------------------|---------|-----------|-----------------------|------------------------|------------|-------------------|------------|------------|
| name | PCR      | Peripheral | output<br>function | mux sel | functions | select                | config during<br>reset | SRC<br>= 1 | SRC<br>= 0        | 144<br>pkg | 257<br>pkg |
| I[1] | PCR[129] | SIUL       | GPIO[129]          | ALT0    | GPIO[129] | _                     | _                      | М          | S                 | _          | C12        |
|      |          | eTimer_2   | ETC[1]             | ALT1    | ETC[1]    | PSMI[40];<br>PADSEL=1 |                        |            |                   |            |            |
|      |          | DSPI_0     | CS5                | ALT2    | _         | _                     |                        |            |                   |            |            |
|      |          | FlexPWM_1  | _                  | _       | FAULT[1]  | _                     | -                      |            |                   |            |            |
| I[2] | PCR[130] | SIUL       | GPIO[130]          | ALT0    | GPIO[130] | _                     | _                      | М          | S                 |            | F16        |
|      |          | eTimer_2   | ETC[2]             | ALT1    | ETC[2]    | PSMI[41];<br>PADSEL=1 |                        |            |                   |            |            |
|      |          | DSPI_0     | CS6                | ALT2    | _         | _                     |                        |            |                   |            |            |
|      |          | FlexPWM_1  | _                  | _       | FAULT[2]  | _                     | -                      |            |                   |            |            |
| I[3] | PCR[131] | SIUL       | GPIO[131]          | ALT0    | GPIO[131] | _                     | _                      | М          | S                 | _          | E17        |
|      |          | eTimer_2   | ETC[3]             | ALT1    | ETC[3]    | PSMI[42];<br>PADSEL=1 |                        |            |                   |            |            |
|      |          | DSPI_0     | CS7                | ALT2    | _         | _                     |                        |            |                   |            |            |
|      |          | CTU_0      | EXT_TGR            | ALT3    | _         | _                     | -                      |            |                   |            |            |
|      |          | FlexPWM_1  | _                  | _       | FAULT[3]  | _                     | 1                      |            |                   |            |            |
| RDY  | PCR[132] | SIUL       | GPIO[132]          | ALT0    | GPIO[132] | _                     | _                      | F          | S                 | _          | K3         |
|      |          | NPC        | RDY                | ALT2    | _         | _                     | 1                      |            |                   |            |            |

Programmable via the SRC (Slew Rate Control) bit in the respective Pad Configuration Register; S = Slow, M = Medium, F = Fast, SYM = Symmetric (for FlexRay)

#### **NOTE**

Open Drain can be configured by the PCRn for all pins used as output (except FCCU\_F[0] and FCCU\_F[1]).

<sup>&</sup>lt;sup>2</sup> The default function of this pin out of reset is ALT1 (TDO).

<sup>&</sup>lt;sup>3</sup> Analog



### 3 Electrical characteristics

#### 3.1 Introduction

This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for this device.

This device is designed to operate at 120 MHz. The electrical specifications are preliminary and are from previous designs, design simulations, or initial evaluation. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after complete characterization and device qualifications have been completed.

The "Symbol" column of the electrical parameter and timings tables contains an additional column containing "SR", "CC", "P", "C", "T", or "D".

- "SR" identifies system requirements—conditions that must be provided to ensure normal device operation. An example is the input voltage of a voltage regulator.
- "CC" identifies controller characteristics—indicating the characteristics and timing of the signals that the chip provides.
- "P", "C", "T", or "D" apply only to controller characteristics—specifications that define normal device operation. They specify how each characteristic is guaranteed.
  - P: parameter is guaranteed by production testing of each individual device.
  - C: parameter is guaranteed by design characterization. Measurements are taken from a statistically relevant sample size across process variations.
  - T: parameter is guaranteed by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values are shown in the typical ("typ") column are within this category.
  - D: parameters are derived mainly from simulations.

### 3.2 Absolute maximum ratings

Table 8. Absolute maximum ratings<sup>1</sup>

| Symbol                                                            |    | Parameter                                                                             | Conditions   | Min  | Max                  | Unit |
|-------------------------------------------------------------------|----|---------------------------------------------------------------------------------------|--------------|------|----------------------|------|
| V <sub>DD_HV_REG</sub>                                            | SR | 3.3 V voltage regulator supply voltage                                                | _            | -0.3 | 3.63 <sup>2, 3</sup> | V    |
| $V_{DD\_HV\_IOx}$                                                 | SR | 3.3 V input/output supply voltage                                                     | _            | -0.3 | 3.63 <sup>2, 3</sup> | V    |
| V <sub>SS_HV_IOx</sub>                                            | SR | Input/output ground voltage                                                           | <del>-</del> | -0.1 | 0.1                  | V    |
| V <sub>DD_HV_FLA</sub>                                            | SR | 3.3 V flash supply voltage                                                            | _            | -0.3 | 3.63 <sup>2, 3</sup> | V    |
| V <sub>SS_HV_FLA</sub>                                            | SR | Flash memory ground                                                                   | _            | -0.1 | 0.1                  | V    |
| V <sub>DD_HV_OSC</sub>                                            | SR | 3.3 V crystal oscillator amplifier supply voltage                                     |              | -0.3 | 3.63 <sup>2, 3</sup> | V    |
| V <sub>SS_HV_OSC</sub>                                            | SR | 3.3 V crystal oscillator amplifier reference voltage                                  | _            | -0.1 | 0.1                  | V    |
| V <sub>DD_HV_ADR0</sub> <sup>3,4</sup><br>V <sub>DD_HV_ADR1</sub> | SR | 3.3 V / 5.0 V ADC_0 high reference voltage 3.3 V / 5.0 V ADC_1 high reference voltage | _            | -0.3 | 6.0                  | V    |
| V <sub>SS_HV_ADR0</sub><br>V <sub>SS_HV_ADR1</sub>                | SR | ADC_0 ground and low reference voltage ADC_1 ground and low reference voltage         | _            | -0.1 | 0.1                  | V    |
| V <sub>DD_HV_ADV</sub>                                            | SR | 3.3 V ADC supply voltage                                                              | _            | -0.3 | 3.63 <sup>2, 3</sup> | V    |
| V <sub>SS_HV_ADV</sub>                                            | SR | 3.3 V ADC supply ground                                                               | _            | -0.1 | 0.1                  | V    |

MPC5643L Microcontroller Data Sheet, Rev. 9



| Table 8. Absolute maximum rati | inas <sup>1</sup> (continued) |
|--------------------------------|-------------------------------|
|--------------------------------|-------------------------------|

| Symbol              |    | Parameter                                                             | Conditions                  | Min                       | Max                  | Unit |
|---------------------|----|-----------------------------------------------------------------------|-----------------------------|---------------------------|----------------------|------|
| TV <sub>DD</sub>    | SR | Supply ramp rate                                                      | _                           | 3.0 × 10-6<br>(3.0 V/sec) | 0.5 V/μs             | V/µs |
| V <sub>IN</sub>     | SR | Voltage on any pin with respect to ground                             | _                           | -0.3                      | 6.0 <sup>5</sup>     | V    |
|                     |    | (Vss_Hv_lo <i>x</i> )                                                 | Relative to V <sub>DD</sub> | -0.3                      | $V_{DD} + 0.3^{5,6}$ |      |
| I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition           | _                           | -10                       | 10                   | mA   |
| I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _                           | -50                       | 50                   | mA   |
| T <sub>STG</sub>    | SR | Storage temperature                                                   | _                           | -55                       | 150                  | °C   |

<sup>&</sup>lt;sup>1</sup> Functional operating conditions are given in the DC electrical characteristics. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

### 3.3 Recommended operating conditions

Table 9. Recommended operating conditions (3.3 V)

| Symbol                                                            |    | Parameter                                                                                | Conditions | Min <sup>1</sup>             | Max  | Unit |
|-------------------------------------------------------------------|----|------------------------------------------------------------------------------------------|------------|------------------------------|------|------|
| V <sub>DD_HV_REG</sub>                                            | SR | 3.3 V voltage regulator supply voltage                                                   | _          | 3.0                          | 3.63 | V    |
| V <sub>DD_HV_IOx</sub>                                            | SR | 3.3 V input/output supply voltage                                                        | _          | 3.0                          | 3.63 | V    |
| V <sub>SS_HV_IOx</sub>                                            | SR | Input/output ground voltage                                                              | _          | 0                            | 0    | V    |
| V <sub>DD_HV_FLA</sub>                                            | SR | 3.3 V flash supply voltage                                                               | _          | 3.0                          | 3.63 | V    |
| V <sub>SS_HV_FLA</sub>                                            | SR | Flash memory ground                                                                      | _          | 0                            | 0    | V    |
| V <sub>DD_HV_OSC</sub>                                            | SR | 3.3 V crystal oscillator amplifier supply voltage                                        | _          | 3.0                          | 3.63 | V    |
| V <sub>SS_HV_OSC</sub>                                            | SR | 3.3 V crystal oscillator amplifier reference voltage                                     | _          | 0                            | 0    | V    |
| V <sub>DD_HV_ADR0</sub> <sup>2,3</sup><br>V <sub>DD_HV_ADR1</sub> | SR | 3.3 V / 5.0 V ADC_0 high reference voltage<br>3.3 V / 5.0 V ADC_1 high reference voltage | _          | 4.5 to 5.5 or<br>3.0 to 3.63 |      | V    |
| V <sub>DD_HV_ADV</sub>                                            | SR | 3.3 V ADC supply voltage                                                                 | _          | 3.0                          | 3.63 | V    |
| V <sub>SS_HV_AD0</sub><br>V <sub>SS_HV_AD1</sub>                  | SR | ADC_0 ground and low reference voltage ADC_1 ground and low reference voltage            | _          | 0                            | 0    | V    |
| V <sub>SS_HV_ADV</sub>                                            | SR | 3.3 V ADC supply ground                                                                  | _          | 0                            | 0    | V    |
| V <sub>DD_LV_REGCOR</sub> <sup>4</sup>                            | SR | Internal supply voltage                                                                  | _          | _                            | _    | V    |
| V <sub>SS_LV_REGCOR</sub> <sup>5</sup>                            | SR | Internal reference voltage                                                               | _          | 0                            | 0    | V    |
| V <sub>DD_LV_CORx</sub> <sup>2</sup>                              | SR | Internal supply voltage                                                                  | _          | _                            |      | V    |

 $<sup>^2</sup>$  5.3 V for 10 hours cumulative over lifetime of device, 3.3 V +10% for time remaining.

<sup>&</sup>lt;sup>3</sup> Voltage overshoots during a high-to-low or low-to-high transition must not exceed 10 seconds per instance.

<sup>&</sup>lt;sup>4</sup> 6.4 V for 10 hours cumulative time, 6.0 V for time remaining.

Internal structures hold the input voltage less than the maximum voltage on all pads powered by VDDE supplies, if the maximum injection current specification is met and VDDE is within the operating voltage specifications.

 $<sup>^{6}</sup>$  Only when  $V_{DD} < 5.2 \text{ V}$ .



Table 9. Recommended operating conditions (3.3 V) (continued)

| Symbol                               |    | Parameter                       | Conditions                 | Min <sup>1</sup> | Max | Unit |
|--------------------------------------|----|---------------------------------|----------------------------|------------------|-----|------|
| V <sub>SS_LV_CORx</sub> <sup>3</sup> | SR | Internal reference voltage      | _                          | 0                | 0   | V    |
| V <sub>DD_LV_PLL</sub> <sup>2</sup>  | SR | Internal supply voltage         | _                          | _                | _   | V    |
| V <sub>SS_LV_PLL</sub> <sup>3</sup>  | SR | Internal reference voltage      | _                          | 0                | 0   | V    |
| T <sub>A</sub>                       | SR | Ambient temperature under bias  | f <sub>CPU</sub> ≤ 120 MHz | -40              | 125 | °C   |
| T <sub>J</sub>                       | SR | Junction temperature under bias | _                          | -40              | 150 | °C   |

Full functionality cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed.

#### 3.4 Thermal characteristics

Table 10. Thermal characteristics for 100 LQFP package<sup>1</sup>

| Symb             | ool | Parameter                                               | Conditions              | Value | Unit |
|------------------|-----|---------------------------------------------------------|-------------------------|-------|------|
| $R_{\theta JA}$  | D   | Thermal resistance, junction-to-ambient natural         | Single layer board – 1s | 46    | °C/W |
|                  |     | convection <sup>2</sup>                                 | Four layer board – 2s2p | 34    |      |
| $R_{\theta JMA}$ | D   | Thermal resistance, junction-to-ambient forced          | Single layer board – 1s | 36    | °C/W |
|                  |     | convection at 200 ft/min                                | Four layer board – 2s2p | 28    |      |
| $R_{\theta JB}$  | D   | Thermal resistance junction-to-board <sup>3</sup>       | _                       | 19    | °C/W |
| $R_{\theta JC}$  | D   | Thermal resistance junction-to-case <sup>4</sup>        | _                       | 8     | °C/W |
| $\Psi_{\sf JT}$  | D   | Junction-to-package-top natural convection <sup>5</sup> | _                       | 2     | °C/W |

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

VDD\_HV\_ADR0 and VDD\_HV\_ADR1 cannot be operated at different voltages, and need to be supplied by the same voltage source.

<sup>3</sup> VDD\_HV\_ADRx must always be applied and should be stable before LBIST starts. If this supply is not above its absolute minimum level, LBIST operations can fail.

<sup>&</sup>lt;sup>4</sup> Can be connected to emitter of external NPN. Low voltage supplies are not under user control. They are produced by an on-chip voltage regulator.

<sup>&</sup>lt;sup>5</sup> For the device to function properly, the low voltage grounds (V<sub>SS\_LV\_xxx</sub>) must be shorted to high voltage grounds (V<sub>SS\_HV\_xxx</sub>) and the low voltage supply pins (V<sub>DD\_LV\_xxx</sub>) must be connected to the external ballast emitter, if one is used

Junction-to-Ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package.

Junction-to-Board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.

Junction-to-Case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

<sup>&</sup>lt;sup>5</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.



| Table 11. Thermal characteristics for 144 LQF | P package <sup>1</sup> |
|-----------------------------------------------|------------------------|
|-----------------------------------------------|------------------------|

| Symb             | ool | Parameter                                               | Conditions              | Value | Unit |
|------------------|-----|---------------------------------------------------------|-------------------------|-------|------|
| $R_{\theta JA}$  | D   | Thermal resistance, junction-to-ambient natural         | Single layer board – 1s | 44    | °C/W |
|                  |     | convection <sup>2</sup>                                 | Four layer board – 2s2p | 36    |      |
| $R_{\theta JMA}$ | D   | Thermal resistance, junction-to-ambient forced          | Single layer board – 1s | 35    | °C/W |
|                  |     | convection at 200 ft/min                                | Four layer board – 2s2p | 30    |      |
| $R_{\theta JB}$  | D   | Thermal resistance junction-to-board <sup>3</sup>       | _                       | 24    | °C/W |
| $R_{\theta JC}$  | D   | Thermal resistance junction-to-case <sup>4</sup>        | _                       | 8     | °C/W |
| $\Psi_{JT}$      | D   | Junction-to-package-top natural convection <sup>5</sup> | _                       | 2     | °C/W |

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

Table 12. Thermal characteristics for 257 MAPBGA package<sup>1</sup>

| Syml             | ool | Parameter                                               | Conditions              | Value | Unit |
|------------------|-----|---------------------------------------------------------|-------------------------|-------|------|
| $R_{\theta JA}$  | D   | Thermal resistance junction-to-ambient natural          | Single layer board – 1s | 46    | °C/W |
|                  |     | convection <sup>2</sup>                                 | Four layer board – 2s2p | 26    |      |
| $R_{\theta JMA}$ | D   | Thermal resistance, junction-to-ambient forced          | Single layer board – 1s | 37    | °C/W |
|                  |     | convection at 200 ft/min                                | Four layer board – 2s2p | 22    |      |
| $R_{\theta JB}$  | D   | Thermal resistance junction-to-board <sup>3</sup>       | _                       | 13    | °C/W |
| $R_{\theta JC}$  | D   | Thermal resistance junction-to-case <sup>4</sup>        | _                       | 8     | °C/W |
| $\Psi_{JT}$      | D   | Junction-to-package-top natural convection <sup>5</sup> | _                       | 2     | °C/W |

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

Junction-to-Ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package.

Junction-to-Board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.

Junction-to-Case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

<sup>&</sup>lt;sup>5</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

Junction-to-Ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package.

Junction-to-Board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.

Junction-to-Case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

<sup>&</sup>lt;sup>5</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.



### 3.4.1 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>I</sub>, can be obtained from Equation 1:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$
 Eqn. 1

where:

 $T_A$  = ambient temperature for the package ( $^{\circ}$ C)  $R_{\theta JA}$  = junction to ambient thermal resistance ( $^{\circ}$ C/W)  $P_D$  = power dissipation in the package (W)

The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed in Equation 2 as the sum of a junction to case thermal resistance and a case to ambient thermal resistance:

$$R_{\theta IA} = R_{\theta IC} + R_{\theta CA}$$
 Eqn. 2

where:

 $\begin{array}{ll} R_{\theta JA} & = \text{junction to ambient thermal resistance (°C/W)} \\ R_{\theta JC} & = \text{junction to case thermal resistance (°C/W)} \\ R_{\theta CA} & = \text{case to ambient thermal resistance (°C/W)} \end{array}$ 

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device.

To determine the junction temperature of the device in the application when heat sinks are not used, the Thermal Characterization Parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using Equation 3:

$$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$
 Eqn. 3

where:

 $T_T$  = thermocouple temperature on top of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)  $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

#### 3.4.1.1 References

Semiconductor Equipment and Materials International 3081 Zanker Road

81



San Jose, CA 95134 USA (408) 943-6900

MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956.

JEDEC specifications are available on the WEB at http://www.jedec.org.

- 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54.
- 2. G. Kromann, S. Shidore, and S. Addison, "Thermal Modeling of a PBGA for Air-Cooled Applications," Electronic Packaging and Production, pp. 53–58, March 1998.
- 3. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220.

### 3.5 Electromagnetic Interference (EMI) characteristics

The characteristics in Table 14 were measured using:

- Device configuration, tet conditions, and EM testing per standard IEC61967-2
- Supply voltage of 3.3 V DC
- Ambient temperature of 25 °C

The configuration information referenced in Table 14 is explained in Table 13.

**Table 13. EMI configuration summary** 

| Configuration name | Description                                                                                                                                                                                                                                          |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configuration A    | <ul> <li>High emission = all pads have max slew rate, LVDS pads running at 40 MHz</li> <li>Oscillator frequency = 40 MHz</li> <li>System bus frequency = 80 MHz</li> <li>No PLL frequency modulation</li> <li>IEC level I (≤ 36 dBμV)</li> </ul>     |
| Configuration B    | <ul> <li>Reference emission = pads use min, mid and max slew rates, LVDS pads disabled</li> <li>Oscillator frequency = 40 MHz</li> <li>System bus frequency = 80 MHz</li> <li>2% PLL frequency modulation</li> <li>IEC level K(≤ 30 dBµV)</li> </ul> |

MPC5643L Microcontroller Data Sheet, Rev. 9



Table 14. EMI emission testing specifications

| Symb      | ol | Parameter          | Conditions                                         | Min | Тур | Max | Unit |
|-----------|----|--------------------|----------------------------------------------------|-----|-----|-----|------|
| $V_{EME}$ | СС | Radiated emissions | Configuration A; frequency range<br>150 kHz–50 MHz | _   | 16  | _   | dBμV |
|           |    |                    | Configuration A; frequency range 50–150 MHz        | _   | 16  | _   |      |
|           |    |                    | Configuration A; frequency range<br>150–500 MHz    | _   | 32  | _   |      |
|           |    |                    | Configuration A; frequency range 500–1000 MHz      | _   | 25  | _   |      |
|           |    |                    | Configuration B; frequency range 50–150 MHz        | _   | 15  | _   |      |
|           |    |                    | Configuration B; frequency range 50–150 MHz        | _   | 21  | _   |      |
|           |    |                    | Configuration B; frequency range<br>150–500 MHz    | _   | 30  | _   |      |
|           |    |                    | Configuration B; frequency range 500–1000 MHz      | _   | 24  | _   |      |

EMC testing was performed and documented according to these standards: [IEC61508-2-7.4.5.1.b, IEC61508-2-7.2.3.2.e, IEC61508-2-Table-A.17 (partially), IEC61508-2-Table-B.5(partially), SRS2110]

EME testing was performed and documented according to these standards: [IEC 61967-2 & -4]

EMS testing was performed and documented according to these standards: [IEC 62132-2 & -4]

Refer MPC5643L for detailed information pertaining to the EMC, EME, and EMS testing and results.

# 3.6 Electrostatic discharge (ESD) characteristics

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n + 1) supply pin). This test conforms to the AEC-O100-002/-003/-011 standard.

Table 15. ESD ratings<sup>1, 2</sup>

| No. | lo. Symbol                                                                                                        |    | Symbol Parameter Conditions                |                                                   | Class | Max value <sup>3</sup> | Unit |
|-----|-------------------------------------------------------------------------------------------------------------------|----|--------------------------------------------|---------------------------------------------------|-------|------------------------|------|
| 1   | V <sub>ESD(HBM)</sub>                                                                                             | SR | Electrostatic discharge (Human Body Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-002 | H1C   | 2000                   | V    |
| 2   | V <sub>ESD(MM)</sub>                                                                                              | SR | Electrostatic discharge (Machine Model)    | T <sub>A</sub> = 25 °C conforming to AEC-Q100-003 | M2    | 200                    | V    |
| 3   | 3 V <sub>ESD(CDM)</sub> SR Electrostatic discharge (Charged Device Model) T <sub>A</sub> = 25 °C conforming to AE |    |                                            | СЗА                                               | 500   | V                      |      |
|     |                                                                                                                   |    | (2.1.2                                     |                                                   |       | 750 (corners)          |      |

All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

MPC5643L Microcontroller Data Sheet, Rev. 9

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

83



<sup>3</sup> Data based on characterization results, not tested in production.

### 3.7 Static latch-up (LU)

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with the EIA/JESD 78 IC latch-up standard.

Table 16. Latch-up results

| No. |    |    | Parameter             | Conditions                                    | Class      |
|-----|----|----|-----------------------|-----------------------------------------------|------------|
| 1   | LU | SR | Static latch-up class | T <sub>A</sub> = 125 °C conforming to JESD 78 | II level A |

### 3.8 Voltage regulator electrical characteristics

The voltage regulator is composed of the following blocks:

- High power regulator HPREG1 (internal ballast to support core current)
- High power regulator HPREG2 (external NPN to support core current)
- Low voltage detector (LVD\_MAIN\_1) for 3.3 V supply to IO (V<sub>DDIO</sub>)
- Low voltage detector (LVD\_MAIN\_2) for 3.3 V supply (V<sub>DDREG</sub>)
- Low voltage detector (LVD\_MAIN\_3) for 3.3 V flash supply (V<sub>DDFLASH</sub>)
- Low voltage detector (LVD\_DIG\_MAIN) for 1.2 V digital core supply (HPV<sub>DD</sub>)
- Low voltage detector (LVD\_DIG\_BKUP) for the self-test of LVD\_DIG\_MAIN
- High voltage detector (HVD\_DIG\_MAIN) for 1.2 V digital CORE supply (HPV $_{
  m DD}$ )
- High voltage detector (HVD\_DIG\_BKUP) for the self-test of HVD\_DIG\_MAIN.
- Power on Reset (POR)

HPREG1 uses an internal ballast to support the core current. HPREG2 is used only when external NPN transistor is present on board to supply core current. The MPC5643L always powers up using HPREG1 if an external NPN transistor is present. Then the MPC5643L makes a transition from HPREG1 to HPREG2. This transition is dynamic. Once HPREG2 is fully operational, the controller part of HPREG1 is switched off.

The following bipolar transistors are supported:

- BCP68 from ON Semiconductor
- BCX68 from Infineon

Table 17. Recommended operating characteristics

| Symbol              | Parameter                                                     | Value            | Unit |
|---------------------|---------------------------------------------------------------|------------------|------|
| h <sub>FE</sub> (β) | DC current gain (Beta)                                        | 85 - 375         | _    |
| $P_{D}$             | Maximum power dissipation @ T <sub>A</sub> =25°C <sup>1</sup> | 1.5              | W    |
| I <sub>CMaxDC</sub> | Maximum peak collector current                                | 1.0              | А    |
| VCE <sub>SAT</sub>  | Collector-to-emitter saturation voltage(Max)                  | 600 <sup>2</sup> | mV   |
| V <sub>BE</sub>     | Base-to-emitter voltage (Max)                                 | 1.0              | V    |

derating factor 12mW/degC

Freescale Semiconductor

#### MPC5643L Microcontroller Data Sheet, Rev. 9



<sup>2</sup> Adjust resistor at bipolar transistor collector for 3.3V to avoid VCE<VCE<sub>SAT</sub>

The recommended external ballast transistor is the bipolar transistor BCP68 with the gain range of 85 up to 375 (for IC=500mA, VCE=1V) provided by several suppliers. This includes the gain variations BCP68-10, BCP68-16 and BCP68-25. The most important parameters for the interoperability with the integrated voltage regulator are the DC current gain (hFE) and the temperature coefficient of the gain (XTB). While the specified gain range of most BCP68 vendors is the same, there are slight variations in the temperature coefficient parameter. MPC5643L Voltage regulator operation was simulated against the typical variation on temperature coefficient and against the specified gain range to have a robust design.

Table 18. Voltage regulator electrical specifications

| Syml              | bol              | Parameter                                                              | Conditions                                                                                              | Min   | Тур | Max   | Unit |
|-------------------|------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
|                   | C <sub>ext</sub> | External decoupling/<br>stability capacitor                            | Min, max values shall be granted with respect to tolerance, voltage, temperature, and aging variations. | 12    | _   | 40    | μF   |
|                   | SR               | Combined ESR of external capacitor                                     | _                                                                                                       | 1     | _   | 100   | mΩ   |
|                   | SR               | Number of pins for external decoupling/ stability capacitor            | _                                                                                                       | 5     | _   | _     | _    |
| C <sub>V1V2</sub> | SR               | Total capacitance on 1.2 V pins                                        | Ceramic capacitors,<br>taking into account<br>tolerance, aging, voltage<br>and temperature variation    | 300   | _   | 900   | nF   |
| t <sub>SU</sub>   |                  | Start-up time after main supply stabilization                          | $C_{load} = 10 \mu F \times 4$                                                                          | _     | _   | 2.5   | ms   |
| _                 |                  | Main High Voltage Power -<br>Low Voltage Detection,<br>upper threshold | _                                                                                                       | _     | _   | 2.93  | V    |
| _                 | D                | Main supply low voltage detector, lower threshold                      | _                                                                                                       | 2.6   | _   | _     | V    |
| _                 | D                | Digital supply high voltage detector upper threshold                   | Before a destructive reset initialization phase completion                                              | 1.355 | _   | 1.495 | V    |
|                   |                  |                                                                        | After a destructive reset initialization phase completion                                               | 1.39  | _   | 1.47  |      |
| _                 | D                | Digital supply high voltage detector lower threshold                   | Before a destructive reset initialization phase completion                                              | 1.315 | _   | 1.455 | V    |
|                   |                  |                                                                        | After a destructive reset initialization phase completion                                               | 1.35  | _   | 1.38  |      |





### Table 18. Voltage regulator electrical specifications (continued)

| Symb | ool | Parameter                                           | Conditions                                                | Min   | Тур | Max      | Unit |
|------|-----|-----------------------------------------------------|-----------------------------------------------------------|-------|-----|----------|------|
| _    | D   | Digital supply low voltage detector lower threshold | After a destructive reset initialization phase completion | 1.080 | _   | 1.140    | V    |
| _    | D   | Digital supply low voltage detector upper threshold | After a destructive reset initialization phase completion | 1.16  | _   | 1.22     | V    |
| _    | D   | Digital supply low voltage detector lower threshold | Before a destructive reset initialization phase           | 1.080 | _   | 1.226    | V    |
| _    | D   | Digital supply low voltage detector upper threshold | Before a destructive reset initialization phase           | 1.160 | _   | 1.306    | V    |
| _    | D   | POR rising/ falling supply threshold voltage        | _                                                         | 1.6   | _   | 2.6      | V    |
| _    | SR  | Supply ramp rate                                    | _                                                         | 3 V/s | _   | 0.5 V/µs | _    |
| _    | D   | LVD_MAIN: Time constant of RC filter at LVD input   | 3.3V noise rejection at the input of LVD comparator       | 1.1   | _   | _        | μs   |
| _    | D   | HVD_DIG: Time constant of RC filter at LVD input    | 1.2V noise rejection at the input of LVD comparator       | 0.1   | _   | _        | μs   |
| _    | D   | LVD_DIG: Time constant of RC filter at LVD input    | 1.2V noise rejection at the input of LVD comparator       | 0.1   | _   | _        | μs   |





Figure 4. BCP68 board schematic example

### **NOTE**

The minimum value of the ESR is constrained by the resonance caused by the external components, bonding inductance, and internal decoupling. The minimum ESR is required to avoid the resonance and make the regulator stable.

### 3.9 DC electrical characteristics

Table 19 gives the DC electrical characteristics at 3.3 V (3.0 V < V<sub>DD\_HV\_IOx</sub> < 3.6 V).

Table 19. DC electrical characteristics<sup>1</sup>

| Symbo             | I | Parameter                        | Conditions                 | Min                         | Тур | Max                               | Unit |
|-------------------|---|----------------------------------|----------------------------|-----------------------------|-----|-----------------------------------|------|
| V <sub>IL</sub>   | D | Minimum low level input voltage  | _                          | -0.1 <sup>2</sup>           | _   | _                                 | V    |
| V <sub>IL</sub>   | Р | Maximum level input voltage      | _                          | _                           | _   | 0.35 V <sub>DD_HV_IOx</sub>       | V    |
| V <sub>IH</sub>   | Р | Minimum high level input voltage | _                          | 0.65 V <sub>DD_HV_IOx</sub> | _   | _                                 | V    |
| V <sub>IH</sub>   | D | Maximum high level input voltage | _                          | _                           | _   | $V_{DD_{-}HV_{-}IOx} + 0.1^{2,3}$ | V    |
| V <sub>HYS</sub>  | Т | Schmitt trigger hysteresis       | _                          | 0.1 V <sub>DD_HV_IOx</sub>  | _   | _                                 | V    |
| V <sub>OL_S</sub> | Р | Slow, low level output voltage   | I <sub>OL</sub> = 1.5 mA   | _                           | _   | 0.5                               | V    |
| V <sub>OH_S</sub> | Р | Slow, high level output voltage  | $I_{OH} = -1.5 \text{ mA}$ | $V_{DD\_HV\_IOx} - 0.8$     | _   | _                                 | V    |
| V <sub>OL_M</sub> | Р | Medium, low level output voltage | $I_{OL} = 2 \text{ mA}$    | _                           | _   | 0.5                               | V    |

MPC5643L Microcontroller Data Sheet, Rev. 9



Table 19. DC electrical characteristics<sup>1</sup> (continued)

| Symbol              |   | Parameter                                                     | Conditions                          | Min                          | Тур | Max                                      | Unit |
|---------------------|---|---------------------------------------------------------------|-------------------------------------|------------------------------|-----|------------------------------------------|------|
| V <sub>OH_M</sub>   | Р | Medium, high level output voltage                             | I <sub>OH</sub> = −2 mA             | V <sub>DD_HV_IOx</sub> - 0.8 | _   |                                          | V    |
| $V_{OL_F}$          | Р | Fast, high level output voltage                               | I <sub>OL</sub> = 11 mA             | _                            | _   | 0.5                                      | V    |
| V <sub>OH_F</sub>   | Р | Fast, high level output voltage                               | $I_{OH} = -11 \text{ mA}$           | $V_{DD\_HV\_IOx} - 0.8$      | _   | _                                        | V    |
| V <sub>OL_SYM</sub> | Р | Symmetric, high level output voltage                          | I <sub>OL</sub> = 1.5 mA            | _                            | _   | 0.5                                      | V    |
| V <sub>OH_SYM</sub> | Р | Symmetric, high level output voltage                          | $I_{OH} = -1.5 \text{ mA}$          | V <sub>DD_HV_IOx</sub> - 0.8 | _   | _                                        | V    |
| I <sub>INJ</sub>    | Т | DC injection current per pin (all bi-directional ports)       | _                                   | <b>–</b> 1                   | _   | 1                                        | mA   |
| I <sub>PU</sub>     | Р | Equivalent pull-up current                                    | $V_{IN} = V_{IL}$                   | -130                         | _   | _                                        | μΑ   |
|                     |   |                                                               | $V_{IN} = V_{IH}$                   | _                            | _   | -10                                      |      |
| I <sub>PD</sub>     | Р | Equivalent pull-down current                                  | $V_{IN} = V_{IL}$                   | 10                           | _   | _                                        | μΑ   |
|                     |   |                                                               | $V_{IN} = V_{IH}$                   | _                            | _   | 130                                      |      |
| I <sub>IL</sub>     | Р | Input leakage current (all bidirectional ports)               | $T_{J} = -40 \text{ to}$<br>+150 °C | -1                           | _   | 1                                        | μА   |
|                     |   | Input leakage current (all ADC input-only ports) <sup>4</sup> |                                     | -0.25                        | _   | 0.25                                     |      |
|                     |   | Input leakage current (shared ADC input-only ports)           |                                     | -0.3                         | _   | 0.3                                      |      |
| $V_{ILR}$           | Р | RESET, low level input voltage                                |                                     | -0.1 <sup>2</sup>            | _   | 0.35 V <sub>DD_HV_IOx</sub>              | V    |
| $V_{IHR}$           | Р | RESET, high level input voltage                               | _                                   | 0.65 V <sub>DD_HV_IOx</sub>  | _   | V <sub>DD_HV_IOx</sub> +0.1 <sup>2</sup> | V    |
| $V_{HYSR}$          | D | RESET, Schmitt trigger hysteresis                             | _                                   | 0.1 V <sub>DD_HV_IOx</sub>   | _   | _                                        | V    |
| $V_{OLR}$           | D | RESET, low level output voltage                               | I <sub>OL</sub> = 2 mA              | _                            | _   | 0.5                                      | V    |
| I <sub>PD</sub>     | D | RESET, equivalent pull-down                                   | $V_{IN} = V_{IL}$                   | 10                           | _   | _                                        | μΑ   |
|                     |   | current                                                       | $V_{IN} = V_{IH}$                   | _                            | _   | 130                                      |      |

<sup>&</sup>lt;sup>1</sup> These specifications are design targets and subject to change per device characterization.

### 3.10 Supply current characteristics

Current consumption data is given in Table 20. These specifications are design targets and are subject to change per device characterization.

<sup>&</sup>lt;sup>2</sup> "SR" parameter values must not exceed the absolute maximum ratings shown in Table 8.

 $<sup>^{3}\,</sup>$  The max input voltage on the ADC pins is the ADC reference voltage VDD\_HV\_ADRx.

<sup>&</sup>lt;sup>4</sup> Measured values are applicable to all modes of the pad i.e. IBE = 0/1 and / or APC= 0/1.



**Table 20. Current consumption characteristics** 

| Symbol                                                          |   | Parameter         | Conditions <sup>1</sup>                                                                                        | Min | Тур | Max                                      | Unit |
|-----------------------------------------------------------------|---|-------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|------------------------------------------|------|
| I <sub>DD_LV_FULL</sub><br>+ I <sub>DD_LV_PLL</sub>             | Т | Operating current | 1.2 V supplies<br>$T_J = 25 ^{\circ}\text{C}$<br>$V_{DD\_LV\_COR} = 1.32 ^{\circ}\text{V}$                     | _   | _   | 50 mA+<br>2.18 mA*f <sub>CPU</sub> [MHz] | mA   |
|                                                                 |   |                   | 1.2 V supplies<br>T <sub>J</sub> = 150 °C<br>V <sub>DD_LV_COR</sub> = 1.32 V                                   | _   | _   | 80 mA+<br>2.50 mA*f <sub>CPU</sub> [MHz] |      |
| + I <sub>DD_LV_PLL</sub> <sup>2</sup>                           | Т | Operating current | 1.2 V supplies<br>T <sub>J</sub> = 25 °C<br>V <sub>DD_LV_COR</sub> = 1.32 V                                    | _   | _   | 26 +<br>2.10 mA*f <sub>CPU</sub> [MHz]   | mA   |
|                                                                 |   |                   | 1.2 V supplies<br>T <sub>J</sub> = 150 °C<br>V <sub>DD_LV_COR</sub> = 1.32 V                                   | _   | _   | 41 mA+<br>2.30 mA*f <sub>CPU</sub> [MHz] |      |
| I <sub>DD_LV_BIST</sub><br>+ I <sub>DD_LV_PLL</sub>             | Т | Operating current | 1.2 V supplies during LBIST (full LBIST configuration) T <sub>J</sub> = 25 °C V <sub>DD_LV_COR</sub> = 1.32 V  | _   | _   | 250                                      | mA   |
|                                                                 |   |                   | 1.2 V supplies during LBIST (full LBIST configuration) T <sub>J</sub> = 150 °C V <sub>DD_LV_COR</sub> = 1.32 V | _   | _   | 290                                      |      |
| I <sub>DD_LV_TYP</sub><br>+ I <sub>DD_LV_PLL</sub> 2            | Р | Operating current | 1.2 V supplies $T_{J} = 25  ^{\circ}\text{C}$ $V_{DD\_LV\_COR} = 1.32  \text{V}$ LSM mode                      | _   | _   | 279                                      | mA   |
|                                                                 |   |                   | $T_J$ = 150 °C<br>$V_{DD\_LV\_COR}$ = 1.32 V<br>LSM mode                                                       | _   | _   | 318                                      | mA   |
| I <sub>DD_LV_TYP</sub> +<br>I <sub>DD_LV_PLL</sub> <sup>2</sup> | Т | Operating current | 1.2V supplies Tj=105°C V <sub>DD_LV_COR</sub> = 1.2V LSM mode                                                  | _   | _   | 275                                      | mA   |
|                                                                 |   |                   | 1.2V supplies Tj=125°C V <sub>DD_LV_COR</sub> = 1.2V LSM mode                                                  | _   | _   | 299                                      | mA   |



Table 20. Current consumption characteristics (continued)

| Symbol                                            |   | Parameter                                      | Conditions <sup>1</sup>                                                                         | Min | Тур | Max | Unit |
|---------------------------------------------------|---|------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>DD_LV_TYP</sub> + I <sub>DD_LV_PLL</sub> 2 | Т | Operating current                              | 1.2V supplies<br>Tj=105°C<br>V <sub>DD_LV_COR</sub> = 1.2V<br>DPM Mode                          | _   | _   | 189 | mA   |
|                                                   |   |                                                | 1.2V supplies<br>Tj=125°C<br>V <sub>DD_LV_COR</sub> = 1.2V<br>DPM Mode                          | _   | _   | 214 | mA   |
|                                                   |   |                                                | 1.2V supplies<br>Tj=150°C<br>V <sub>DD_LV_COR</sub> = 1.2V<br>DPM Mode                          | _   | _   | 235 | mA   |
| I <sub>DD_LV_STOP</sub>                           | Т | Operating current in V <sub>DD</sub> STOP mode | $T_J = 25$ °C $V_{DD\_LV\_COR} = 1.32$ V                                                        | _   | _   | 20  | mA   |
|                                                   | Т |                                                | T <sub>J</sub> = 55 °C<br>V <sub>DD_LV_COR</sub> = 1.32 V                                       | _   | _   | 57  |      |
|                                                   | Р |                                                | T <sub>J</sub> = 150 °C<br>V <sub>DD_LV_COR</sub> = 1.32 V                                      | _   | -   | 105 |      |
| I <sub>DD_LV_HALT</sub>                           | Т | Operating current in V <sub>DD</sub> HALT mode | T <sub>J</sub> = 25 °C<br>V <sub>DD_LV_COR</sub> = 1.32 V                                       | _   | _   | 25  | mA   |
|                                                   | Т |                                                | T <sub>J</sub> = 55 °C<br>V <sub>DD_LV_COR</sub> = 1.32 V                                       | _   | _   | 64  |      |
|                                                   | Р |                                                | T <sub>J</sub> = 150 °C<br>V <sub>DD_LV_COR</sub> = 1.32 V                                      | _   | _   | 115 |      |
| I <sub>DD_HV_ADC</sub> <sup>3,4</sup>             | Т | Operating current                              | T <sub>J</sub> = 150 °C<br>120 MHz<br>ADC operating at 60 MHz<br>V <sub>DD_HV_ADC</sub> = 3.6 V | _   | _   | 10  | mA   |
| I <sub>DD_HV_AREF</sub> <sup>4</sup>              | Т | Operating current                              | T <sub>J</sub> = 150 °C<br>120 MHz<br>ADC operating at 60 MHz<br>V <sub>DD_HV_REF</sub> = 3.6 V | _   | _   | 3   | mA   |
|                                                   |   |                                                | T <sub>J</sub> = 150 °C<br>120 MHz<br>ADC operating at 60 MHz<br>V <sub>DD_HV_REF</sub> = 5.5 V | _   | _   | 5   |      |



Table 20. Current consumption characteristics (continued)

| Symbol                                                 | Symbol |                   | Conditions <sup>1</sup>                              | Min | Тур | Max | Unit |
|--------------------------------------------------------|--------|-------------------|------------------------------------------------------|-----|-----|-----|------|
| I <sub>DD_HV_OSC</sub><br>(oscillator<br>bypass mode)  | Т      | Operating current | T <sub>J</sub> = 150 °C<br>3.3 V supplies<br>120 MHz | _   | _   | 900 | μА   |
| I <sub>DD_HV_OSC</sub><br>(crystal oscillator<br>mode) | D      | Operating current | T <sub>J</sub> = 150 °C<br>3.3 V supplies<br>120 MHz | _   | _   | 3.5 | mA   |
| I <sub>DD_HV_FLASH</sub> 5                             | Т      | Operating current | T <sub>J</sub> = 150 °C<br>3.3 V supplies<br>120 MHz | _   | _   | 4   | mA   |
| I <sub>DD_HV_PMU</sub>                                 | Т      | Operating current | T <sub>J</sub> = 150 °C<br>3.3 V supplies<br>120 MHz | _   | _   | 10  | mA   |

Devices configured for DPM mode, single core only with Core 0 executing typical code at 120 MHz from SRAM and Core 1 in reset. If core execution mode not specified, the device is configured for LSM mode with both cores executing typical code at 120 MHz from SRAM.

### 3.11 Temperature sensor electrical characteristics

Table 21. Temperature sensor electrical characteristics

| S              | Symbol Parameter |                         | Conditions                                                    | Min | Max | Unit |
|----------------|------------------|-------------------------|---------------------------------------------------------------|-----|-----|------|
| _              | Р                | Accuracy                | $T_J = -40 ^{\circ}\text{C} \text{ to } 150 ^{\circ}\text{C}$ | -10 | 10  | °C   |
| T <sub>S</sub> | D                | Minimum sampling period | _                                                             | 4   | _   | μs   |

### 3.12 Main oscillator electrical characteristics

The device provides an oscillator/resonator driver. Figure 5 describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator.

Enabled Modules in 'Typical mode': FlexPWM0, ETimer0/1/2, CTU, SWG, DMA, FlexCAN0/1, LINFlex, ADC1, DSPI0/1, PIT, CRC, PLL0/1, I/O supply current excluded. If DPM mode is configured, Core\_0 is active while Core\_1 is in reset during the measurements.

<sup>&</sup>lt;sup>3</sup> Internal structures hold the input voltage less than VDDA + 1.0 V on all pads powered by VDDA supplies, if the maximum injection current specification is met and VDDA is within the operating voltage specifications.

<sup>&</sup>lt;sup>4</sup> This value is the total current for both ADCs.

<sup>&</sup>lt;sup>5</sup> VFLASH is only available in the calibration package.





Figure 5. Crystal oscillator and resonator connection scheme

#### **NOTE**

XTAL/EXTAL must not be directly used to drive external circuits.



Figure 6. Main oscillator electrical characteristics



Table 22. Main oscillator electrical characteristics

| Symbol                |    | Parameter                                | Conditions <sup>1</sup>                    |                        | Value |                        | Unit |
|-----------------------|----|------------------------------------------|--------------------------------------------|------------------------|-------|------------------------|------|
| Cymbol                |    | T drameter                               | Conditions                                 | Min                    | Тур   | Max                    | Onne |
| f <sub>XOSCHS</sub>   | SR | Oscillator frequency                     | _                                          | 4.0                    | _     | 40.0                   | MHz  |
| 9 <sub>m</sub> XOSCHS | Р  | Oscillator transconductance              | V <sub>DD</sub> = 3.3 V ±10%               | 4.5                    | _     | 13.25                  | mA/V |
| V <sub>XOSCHS</sub>   | D  | Oscillation amplitude                    | f <sub>OSC</sub> = 4, 8, 10, 12, 16 MHz    | 1.3                    | _     | _                      | V    |
|                       |    |                                          | f <sub>OSC</sub> = 40 MHz                  | 1.1                    | _     | _                      |      |
| V <sub>XOSCHSOP</sub> | D  | Oscillation operating point              | _                                          | _                      | 0.82  | _                      | V    |
| T <sub>XOSCHSSU</sub> | Т  | Oscillator start-up time                 | $f_{OSC} = 4, 8, 10, 12 \text{ MHz}^2$     | _                      | _     | 6                      | ms   |
|                       |    |                                          | f <sub>OSC</sub> = 16, 40 MHz <sup>2</sup> | _                      | _     | 2                      |      |
| V <sub>IH</sub>       | SR | Input high level CMOS<br>Schmitt Trigger | Oscillator bypass mode                     | 0.65 × V <sub>DD</sub> | _     | V <sub>DD</sub> + 0.4  | V    |
| V <sub>IL</sub>       | SR | Input low level CMOS<br>Schmitt Trigger  | Oscillator bypass mode                     | -0.4                   | _     | 0.35 × V <sub>DD</sub> | V    |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V ±10%, T<sub>J</sub> = -40 to +150 °C, unless otherwise specified.

### 3.13 FMPLL electrical characteristics

**Table 23. FMPLL electrical characteristics** 

| Symbo                                            | I | Parameter                                                | Conditions                                                         | Min | Тур | Max                  | Unit |
|--------------------------------------------------|---|----------------------------------------------------------|--------------------------------------------------------------------|-----|-----|----------------------|------|
| f <sub>REF_CRYSTAL</sub><br>f <sub>REF_EXT</sub> | D | FMPLL reference frequency range <sup>1</sup>             | Crystal reference                                                  | 4   | _   | 40                   | MHz  |
| f <sub>PLL_IN</sub>                              | D | Phase detector input frequency range (after pre-divider) | _                                                                  | 4   | _   | 16                   | MHz  |
| f <sub>FMPLLOUT</sub>                            | D | Clock frequency range in normal mode                     | _                                                                  | 4   | _   | 120 <sup>2</sup>     | MHz  |
| f <sub>FREE</sub>                                | Р | Free running frequency                                   | Measured using clock division (typically ÷16)                      | 20  | _   | 150                  | MHz  |
| f <sub>sys</sub>                                 | D | On-chip FMPLL frequency <sup>2</sup>                     | _                                                                  | 16  | _   | 120                  | MHz  |
| t <sub>CYC</sub>                                 | D | System clock period                                      | _                                                                  | _   | _   | 1 / f <sub>sys</sub> | ns   |
| f <sub>LORL</sub>                                | D | Loss of reference frequency                              | Lower limit                                                        | 1.6 | _   | 3.7                  | MHz  |
| fLORH                                            |   | window <sup>3</sup>                                      | Upper limit                                                        | 24  | _   | 56                   |      |
| f <sub>SCM</sub>                                 | D | Self-clocked mode frequency <sup>4,5</sup>               | _                                                                  | 20  | _   | 150                  | MHz  |
| t <sub>LOCK</sub>                                | Р | Lock time                                                | Stable oscillator ( $f_{PLLIN} = 4 \text{ MHz}$ ), stable $V_{DD}$ | _   | _   | 200                  | μs   |

#### MPC5643L Microcontroller Data Sheet, Rev. 9

<sup>&</sup>lt;sup>2</sup> The recommended configuration for maximizing the oscillator margin are:

XOSC\_MARGIN = 0 for 4 MHz quartz

XOSC\_MARGIN = 1 for 8/16/40 MHz quartz



| Symbo                       | I | Parameter                                 | Conditions                                                                | Min   | Тур | Max  | Unit                    |
|-----------------------------|---|-------------------------------------------|---------------------------------------------------------------------------|-------|-----|------|-------------------------|
| t <sub>lpll</sub>           | D | FMPLL lock time <sup>6, 7</sup>           | _                                                                         | _     | _   | 200  | μS                      |
| t <sub>dc</sub>             | D | Duty cycle of reference                   | _                                                                         | 40    | _   | 60   | %                       |
| C <sub>JITTER</sub>         | Т | CLKOUT period jitter <sup>8,9,10,11</sup> | Long-term jitter (avg. over 2 ms interval), f <sub>FMPLLOUT</sub> maximum | -6    | _   | 6    | ns                      |
| $\Delta t_{PKJIT}$          | Т | Single period jitter (peak to peak)       | PHI @ 120 MHz,<br>Input clock @ 4 MHz                                     | _     | _   | 175  | ps                      |
|                             |   |                                           | PHI @ 100 MHz,<br>Input clock @ 4 MHz                                     | _     | _   | 185  | ps                      |
|                             |   |                                           | PHI @ 80 MHz,<br>Input clock @ 4 MHz                                      | _     | _   | 200  | ps                      |
| $\Delta$ t <sub>LTJIT</sub> | Т | Long term jitter                          | PHI @ 16 MHz,<br>Input clock @ 4 MHz                                      | _     | _   | ±6   | ns                      |
| f <sub>LCK</sub>            | D | Frequency LOCK range                      | _                                                                         | -6    | _   | 6    | % f <sub>FMPLLOUT</sub> |
| f <sub>UL</sub>             | D | Frequency un-LOCK range                   | _                                                                         | -18   |     | 18   | % f <sub>FMPLLOUT</sub> |
| f <sub>CS</sub>             | D | Modulation depth                          | Center spread                                                             | ±0.25 | _   | ±2.0 | %                       |
| f <sub>DS</sub>             |   |                                           | Down spread                                                               | -0.5  | _   | -8.0 | †FMPLLOUT               |
| f <sub>MOD</sub>            | D | Modulation frequency <sup>12</sup>        | _                                                                         | _     | _   | 100  | kHz                     |

Considering operation with FMPLL not bypassed.

- $^{5}$  f<sub>VCO</sub> is the frequency at the output of the VCO; its range is 256–512 MHz.  $f_{SCM}$  is the self-clocked mode frequency (free running frequency); its range is 20–150 MHz.  $f_{SYS} = f_{VCO} \div ODF$
- This value is determined by the crystal manufacturer and board design. For 4 MHz to 20 MHz crystals specified for this FMPLL, load capacitors should not exceed these limits.
- This specification applies to the period required for the FMPLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR).
- <sup>8</sup> This value is determined by the crystal manufacturer and board design.
- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>SYS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FMPLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>JITTER</sub> percentage for a given interval.
- <sup>10</sup> Proper PC board layout procedures must be followed to achieve specifications.
- Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of C<sub>JITTER</sub> and either f<sub>CS</sub> or f<sub>DS</sub> (depending on whether center spread or down spread modulation is enabled).
- <sup>12</sup> Modulation depth is attenuated from depth setting when operating at modulation frequencies above 50 kHz.

With FM; the value does not include a possible +2% modulation

<sup>3 &</sup>quot;Loss of Reference Frequency" window is the reference frequency range outside of which the FMPLL is in self clocked mode.

Self clocked mode frequency is the frequency that the FMPLL operates at when the reference frequency falls outside the f<sub>I OR</sub> window.

### 3.14 16 MHz RC oscillator electrical characteristics

Table 24. 16 MHz RC oscillator electrical characteristics

| Symbol                | С | Parameter                                                                                                                                   | Conditions             |     | Value |     |      |
|-----------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-------|-----|------|
| dynibol               |   |                                                                                                                                             | Conditions             | Min | Тур   | Max | Unit |
| f <sub>RC</sub>       | Р | RC oscillator frequency                                                                                                                     | T <sub>A</sub> = 25 °C | _   | 16    | _   | MHz  |
| $\Delta_{\sf RCMVAR}$ | Р | Fast internal RC oscillator variation over temperature and supply with respect to $f_{RC}$ at $T_A = 25$ °C in high-frequency configuration | _                      | -6  | _     | 6   | %    |

#### 3.15 ADC electrical characteristics

The device provides a 12-bit Successive Approximation Register (SAR) Analog-to-Digital Converter.



Figure 7. ADC characteristics and error definitions

## 3.15.1 Input Impedance and ADC Accuracy

To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; further, it sources charge during the sampling phase, when the analog signal source is a high-impedance source.

MPC5643L Microcontroller Data Sheet, Rev. 9



A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself.

In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance:  $C_S$  and  $C_{p2}$  being substantially a switched capacitance, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with  $C_{p2} + CS$  equal to 7.5 pF, a resistance of 133 k $\Omega$  is obtained ( $R_{EQ} = 1 / (fS*(C_{p2} + C_S))$ ), where fS represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on  $C_s$ ) and the sum of  $R_S + R_F$ , the external circuit must be designed to respect the Equation 4:

$$V_A \bullet \frac{R_S + R_F}{R_{EQ}} < \frac{1}{2}LSB$$
 Eqn. 4

Equation 4 generates a constraint for external network design, in particular on resistive path. Internal switch resistances ( $R_{SW}$  and  $R_{AD}$ ) can be neglected with respect to external resistances.



Figure 8. Input Equivalent Circuit

A second aspect involving the capacitance network shall be considered. Assuming the three capacitances  $C_F$ ,  $C_{P1}$  and  $C_{P2}$  are initially charged at the source voltage  $V_A$  (refer to the equivalent circuit reported in Figure 8): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close).





Figure 9. Transient Behavior during Sampling Phase

In particular two different transient periods can be distinguished:

• A first and quick charge transfer from the internal capacitance  $C_{P1}$  and  $C_{P2}$  to the sampling capacitance  $C_S$  occurs ( $C_S$  is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which  $C_{P2}$  is reported in parallel to  $C_{P1}$  (call  $C_P = C_{P1} + C_{P2}$ ), the two capacitances  $C_P$  and  $C_S$  are in series, and the time constant is

$$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$
 Eqn. 5

Equation 5 can again be simplified considering only  $C_S$  as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time  $T_S$  is always much longer than the internal time constant:

$$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll T_S$$
 Eqn. 6

The charge of  $C_{P1}$  and  $C_{P2}$  is redistributed also on  $C_S$ , determining a new value of the voltage  $V_{A1}$  on the capacitance according to Equation 7:

$$V_{A1} \bullet (C_S + C_{P1} + C_{P2}) = V_A \bullet (C_{P1} + C_{P2})$$
 Eqn. 7

• A second charge transfer involves also  $C_F$  (that is typically bigger than the on-chip capacitance) through the resistance  $R_L$ : again considering the worst case in which  $C_{P2}$  and  $C_S$  were in parallel to  $C_{P1}$  (since the time constant in reality would be faster), the time constant is:

$$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$
 Eqn. 8

In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time  $T_S$ , a constraints on  $R_L$  sizing is obtained:

$$10 \bullet \tau_2 = 10 \bullet R_L \bullet (C_S + C_{P1} + C_{P2}) < T_S$$
 *Eqn.* 9

MPC5643L Microcontroller Data Sheet, Rev. 9



Of course,  $R_L$  shall be sized also according to the current limitation constraints, in combination with  $R_S$  (source impedance) and  $R_F$  (filter resistance). Being  $C_F$  definitively bigger than  $C_{P1}$ ,  $C_{P2}$  and  $C_S$ , then the final voltage  $V_{A2}$  (at the end of the charge transfer transient) will be much higher than  $V_{A1}$ . Equation 10 must be respected (charge balance assuming now  $C_S$  already charged at  $V_{A1}$ ):

$$V_{A2} \bullet (C_S + C_{P1} + C_{P2} + C_F) = V_A \bullet C_F + V_{A1} \bullet (C_{P1} + C_{P2} + C_S)$$
 Eqn. 10

The two transients above are not influenced by the voltage source that, due to the presence of the  $R_FC_F$  filter, is not able to provide the extra charge to compensate the voltage drop on  $C_S$  with respect to the ideal source  $V_A$ ; the time constant  $R_FC_F$  of the filter is very high with respect to the sampling time  $(T_S)$ . The filter is typically designed to act as anti-aliasing.



Figure 10. Spectral representation of input signal

Calling  $f_0$  the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter,  $f_F$ ), according to the Nyquist theorem the conversion rate  $f_C$  must be at least  $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period  $(T_C)$ . Again the conversion period  $(T_C)$  is longer than the sampling time  $(T_C)$  which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter  $(T_C)$  is definitively much higher than the sampling time  $(T_C)$ , so the charge level on  $(T_C)$  cannot be modified by the analog signal source during the time in which the sampling switch is closed.

The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on  $C_S$ ; from the two charge balance equations above, it is simple to derive Equation 11 between the ideal and real sampled voltage on  $C_S$ :

Egn. 11

$$\frac{v_{A2}}{v_A} = \frac{c_{P1} + c_{P2} + c_F}{c_{P1} + c_{P2} + c_F + c_S}$$

From this formula, in the worst case (when  $V_A$  is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on  $C_F$  value:

Eqn. 12

$$C_F > 8192 \bullet C_S$$

#### MPC5643L Microcontroller Data Sheet, Rev. 9



Table 25. ADC conversion characteristics

| Symbol                        |                                                                       | Parameter                                                                                                   | Conditions <sup>1</sup>               | Min  | Тур | Max              | Unit |
|-------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------|------|-----|------------------|------|
| f <sub>CK</sub>               | SR                                                                    | ADC Clock frequency (depends on ADC configuration) (The duty cycle depends on AD_CK <sup>2</sup> frequency) | _                                     | 3    | _   | 60               | MHz  |
| f <sub>s</sub>                | SR                                                                    | Sampling frequency                                                                                          | _                                     | _    | _   | 983.6<br>3       | KHz  |
| t <sub>sample</sub>           | D                                                                     | Sample time <sup>4</sup>                                                                                    | 60 MHz                                | 383  | _   | _                | ns   |
| t <sub>eval</sub>             | D                                                                     | Evaluation time <sup>5</sup>                                                                                | 60 MHz                                | 600  | _   | _                | ns   |
| C <sub>S</sub> <sup>6</sup>   | D                                                                     | ADC input sampling capacitance                                                                              | <del>-</del>                          | _    | _   | 7.32             | pF   |
| C <sub>P1</sub> <sup>6</sup>  | D                                                                     | ADC input pin capacitance 1                                                                                 | _                                     | _    | _   | 5 <sup>(7)</sup> | pF   |
| C <sub>P2</sub> <sup>6</sup>  | D                                                                     | ADC input pin capacitance 2                                                                                 | _                                     | _    | _   | 8.0              | pF   |
| R <sub>SW1</sub> <sup>6</sup> | D Internal resistance of analog source $V_{REF}$ range = 4.5 to 5.5 V |                                                                                                             | V <sub>REF</sub> range = 4.5 to 5.5 V | _    | _   | 0.3              | kΩ   |
|                               |                                                                       |                                                                                                             | V <sub>REF</sub> range = 3.0 to 3.6 V | _    | _   | 875              | Ω    |
| R <sub>AD</sub> <sup>6</sup>  | D                                                                     | Internal resistance of analog source                                                                        | _                                     | _    | _   | 825              | Ω    |
| INL                           | Р                                                                     | Integral non linearity                                                                                      | _                                     | -3   | _   | 3                | LSB  |
| DNL                           | Р                                                                     | Differential non linearity <sup>8</sup>                                                                     | _                                     | -1   | _   | 2                | LSB  |
| OFS                           | Т                                                                     | Offset error                                                                                                | _                                     | -6   | _   | 6                | LSB  |
| GNE                           | T                                                                     | Gain error                                                                                                  | _                                     | -6   | _   | 6                | LSB  |
| IS1WINJ                       |                                                                       |                                                                                                             | (single ADC channel)                  |      |     |                  |      |
|                               | С                                                                     | Max positive/negative injection                                                                             |                                       | -3   | _   | 3                | mA   |
| IS1WWINJ                      |                                                                       |                                                                                                             | (double ADC channel)                  |      | •   |                  |      |
|                               | С                                                                     | Max positive/negative injection                                                                             | Vref_ad0 - Vref_ad1  <<br>150mV       | -3.6 | _   | 3.6              | mA   |
| SNR                           | Т                                                                     | Signal-to-noise ratio                                                                                       | Vref = 3.3V                           | 67   | _   | _                | dB   |
| SNR                           | Т                                                                     | Signal-to-noise ratio                                                                                       | Vref = 5.0V                           | 69   | _   | _                | dB   |
| THD                           | Т                                                                     | Total harmonic distortion                                                                                   | _                                     | -65  | _   | _                | dB   |
| SINAD                         | Т                                                                     | Signal-to-noise and distortion                                                                              | _                                     | 65   | _   | _                | dB   |
| ENOB                          | Т                                                                     | Effective number of bits                                                                                    | _                                     | 10.5 | _   | _                | bits |
| TUE <sub>IS1WINJ</sub>        | Т                                                                     | Total unadjusted error for IS1WINJ (single ADC                                                              | Without current injection             | -6   | _   | 6                | LSB  |
|                               |                                                                       | channels)                                                                                                   | With current injection                | -8   | _   | 8                | LSB  |
| TUE <sub>IS1WWINJ</sub>       | Р                                                                     | Total unadjusted error for IS1WWINJ (double                                                                 | Without current injection             | -8   | _   | 8                | LSB  |
|                               | Т                                                                     | ADC channels)                                                                                               | With current injection                | -10  | _   | 10               | LSB  |

 $<sup>^{1}</sup>$  T<sub>J</sub> = -40 to +150 °C, unless otherwise specified and analog input voltage from V<sub>AGND</sub> to V<sub>AREF</sub>.

<sup>&</sup>lt;sup>2</sup> AD\_CK clock is always half of the ADC module input clock defined via the auxiliary clock divider for the ADC.

This is the maximum frequency that the analog portion of the ADC can attain. A sustained conversion at this frequency is not possible.



- <sup>4</sup> During the sample time the input capacitance CS can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>sample</sub>. After the end of the sample time t<sub>sample</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>sample</sub> depend on programming.
- <sup>5</sup> This parameter does not include the sample time Tsample, but only the time for determining the digital result.
- <sup>6</sup> See Figure 8.
- <sup>7</sup> For the 144-pin package
- <sup>8</sup> No missing codes

## 3.16 Flash memory electrical characteristics

Table 26. Flash memory program and erase electrical specifications

| No. | Symbol                   |    | Parameter                                       | Typ <sup>1</sup> | Initial<br>Max <sup>2</sup> | Lifetime<br>Max <sup>3</sup> | Unit |
|-----|--------------------------|----|-------------------------------------------------|------------------|-----------------------------|------------------------------|------|
| 1   | T <sub>DWPROGRAM</sub>   | *4 | Double word (64 bits) program time <sup>4</sup> | 30               | _                           | 500                          | μs   |
| 2   | T <sub>PPROGRAM</sub>    | *4 | Page(128 bits) program time <sup>4</sup>        | 40               | 160                         | 500                          | μs   |
| 3   | T <sub>16KPPERASE</sub>  | *4 | 16 KB block pre-program and erase time          | 250              | 1000                        | 5000                         | ms   |
| 4   | T <sub>48KPPERASE</sub>  | *4 | 48 KB block pre-program and erase time          | 400              | 1500                        | 5000                         | ms   |
| 5   | T <sub>64KPPERASE</sub>  | *4 | 64 KB block pre-program and erase time          | 450              | 1800                        | 5000                         | ms   |
| 6   | T <sub>128KPPERASE</sub> | *4 | 128 KB block pre-program and erase time         | 800              | 2600                        | 7500                         | ms   |
| 7   | T <sub>256KPPERASE</sub> | *4 | 256 KB block pre-program and erase time         | 1400             | 5200                        | 15000                        | ms   |

Typical program and erase times represent the median performance and assume nominal supply values and operation at 25C. These values are characterized, but not tested.

Table 27. Flash memory timing

| Symbol            |   | Parameter                                                                                                   |     | Unit |     |     |
|-------------------|---|-------------------------------------------------------------------------------------------------------------|-----|------|-----|-----|
| Cymbol            | • |                                                                                                             | Min | Тур  | Max | Omi |
| T <sub>RES</sub>  | D | Time from clearing the MCR-ESUS or PSUS bit with EHV = 1 until DONE goes low                                | _   | _    | 100 | ns  |
| T <sub>DONE</sub> | D | Time from 0 to 1 transition on the MCR-EHV bit initiating a program/erase until the MCR-DONE bit is cleared | _   | _    | 5   | ns  |
| T <sub>PSRT</sub> | D | Time between program suspend resume and the next program suspend request. <sup>1</sup>                      | 100 | _    |     | μS  |
| T <sub>ESRT</sub> | D | Time between erase suspend resume and the next erase suspend request. <sup>2</sup>                          | 10  |      |     | ms  |

Initial Max program and erase times provide guidance for time-out limits used in the factory and apply for <100 program/erase cycles, nominal supply values and operation at 25C. These values are verified at production test.

Lifetime Max program and erase times apply across the voltage, temperature, and cycling range of product life. These values are characterized, but not tested.

Program times are actual hardware programming times and do not include software overhead.



- <sup>1</sup> Repeated suspends at a high frequency may result in the operation timing out, and the flash module will respond by completing the operation with a fail code (MCR[PEG] = 0), or the operation not able to finish (MCR[DONE] = 1 during Program operation). The minimum time between suspends to ensure this does not occur is  $T_{PSRT}$ .
- If Erase suspend rate is less than T<sub>ESRT</sub>, an increase of slope voltage ramp occurs during erase pulse. This improves erase time but reduces cycling figure due to overstress

Table 28. Flash memory module life

|     |           |   |                                                                                                                                                                                   |               | Value               |             |        |
|-----|-----------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------|-------------|--------|
| No. | Symbol    |   | Parameter                                                                                                                                                                         | Minimu<br>m   | Typical             | Maximum     | Unit   |
| 1   | P/E       | С | Number of program/erase cycles per block for 16 KB, 48 KB, and 64 KB blocks over the operating temperature range <sup>1</sup>                                                     | 100000        | _                   | _           | cycles |
| 2   | P/E       | С | Number of program/erase cycles per block for 128 KB and 256 KB blocks over the operating temperature range <sup>1</sup>                                                           | 1000          | 100000 <sup>2</sup> | _           | cycles |
| 3   | Retention | С | Minimum data retention at 85 °C average ambient temperature <sup>3</sup> Blocks with 0–1,000 P/E cycles Blocks with 1,001–10,000 P/E cycles Blocks with 10,001–100,000 P/E cycles | 20<br>10<br>5 | _<br>_<br>_         | _<br>_<br>_ | years  |

Operating temperature range is T<sub>J</sub> from –40 °C to 150 °C. Typical endurance is evaluated at 25 °C. Product qualification is performed to the minimum specification. For additional information on the Freescale definition of Typical Endurance, please refer to Engineering Bulletin EB619, *Typical Endurance for Nonvolatile Memory*.

### 3.17 SWG electrical characteristics

Table 29. MPC5643L SWG Specifications

| Symbol | Parameter                           |         | Value   |         |  |  |  |
|--------|-------------------------------------|---------|---------|---------|--|--|--|
| Symbol | Falamete                            | Minimum | Typical | Maximum |  |  |  |
| Т      | Input clock                         | 12 MHz  | 16 MHz  | 20 MHz  |  |  |  |
| Т      | Frequency Range                     | 1kHz    | _       | 50 kHz  |  |  |  |
| Т      | Peak to Peak <sup>1</sup>           | 0.4 V   | _       | 2.0V    |  |  |  |
| Т      | Peak to Peak variation <sup>2</sup> | -6%     | _       | 6%      |  |  |  |
| Т      | Common Mode <sup>3</sup>            | _       | 1.3 V   | _       |  |  |  |
| Т      | Common Mode variation               | -6%     | _       | 6%      |  |  |  |

Typical P/E cycles is 100,000 cycles for 128 KB and 256 KB blocks. For additional information on the Freescale definition of Typical Endurance, please refer to Engineering Bulletin EB619, Typical Endurance for Nonvolatile Memory.

<sup>&</sup>lt;sup>3</sup> Ambient temperature averaged over duration of application, not to exceed product operating temperature range.



| <b>Table 29.</b> MPC5643 | L SWG S | pecifications |
|--------------------------|---------|---------------|
|--------------------------|---------|---------------|

| Symbol | Parameter                       | Value   |         |         |  |  |  |  |
|--------|---------------------------------|---------|---------|---------|--|--|--|--|
| Symbol | raiametei                       | Minimum | Typical | Maximum |  |  |  |  |
| Т      | SiNAD <sup>4</sup>              | 45 dB   | _       | _       |  |  |  |  |
| Т      | Load C                          | 25 pF   | _       | 100 pF  |  |  |  |  |
| Т      | Load I                          | 0 μΑ    | _       | 100 μΑ  |  |  |  |  |
| Т      | ESD Pad Resistance <sup>5</sup> | 230 Ω   | _       | 360 Ω   |  |  |  |  |

<sup>1</sup> Peak to Peak value is measured with no R or I load.

## 3.18 AC specifications

### 3.18.1 Pad AC specifications

Table 30. Pad AC specifications (3.3 V , IPP\_HVE = 0 )<sup>1</sup>

| No. | No. Pad   |   | Tswitchon <sup>1</sup> (ns) |     | n <sup>1</sup> | Rise/Fall <sup>2</sup><br>(ns) |     | Frequency<br>(MHz) |     | Current slew <sup>3</sup><br>(mA/ns) |     |      | Load drive<br>(pF) |     |       |
|-----|-----------|---|-----------------------------|-----|----------------|--------------------------------|-----|--------------------|-----|--------------------------------------|-----|------|--------------------|-----|-------|
|     |           |   | Min                         | Тур | Max            | Min                            | Тур | Max                | Min | Тур                                  | Max | Min  | Тур                | Max | (ρι ) |
| 1   | Slow      | Т | 3                           | _   | 40             | _                              | _   | 40                 | _   | _                                    | 4   | 0.01 | _                  | 2   | 25    |
|     |           |   | 3                           | _   | 40             | _                              | _   | 50                 | _   | _                                    | 2   | 0.01 | _                  | 2   | 50    |
|     |           |   | 3                           | _   | 40             | _                              | _   | 75                 | _   | _                                    | 2   | 0.01 | _                  | 2   | 100   |
|     |           |   | 3                           | _   | 40             | _                              | _   | 100                | _   | _                                    | 2   | 0.01 | _                  | 2   | 200   |
| 2   | Medium    | Т | 1                           | _   | 15             | _                              | _   | 12                 | _   | _                                    | 40  | 2.5  | _                  | 7   | 25    |
|     |           |   | 1                           | _   | 15             | _                              | _   | 25                 | _   | _                                    | 20  | 2.5  | _                  | 7   | 50    |
|     |           |   | 1                           | _   | 15             | _                              | _   | 40                 | _   | _                                    | 13  | 2.5  | _                  | 7   | 100   |
|     |           |   | 1                           | _   | 15             | _                              | _   | 70                 | _   | _                                    | 7   | 2.5  | _                  | 7   | 200   |
| 3   | Fast      | Т | 1                           | _   | 6              | _                              | _   | 4                  | _   | _                                    | 72  | 3    | _                  | 40  | 25    |
|     |           |   | 1                           | _   | 6              | _                              | _   | 7                  | _   | _                                    | 55  | 7    | _                  | 40  | 50    |
|     |           |   | 1                           | _   | 6              |                                | _   | 12                 |     | _                                    | 40  | 7    |                    | 40  | 100   |
|     |           |   | 1                           | _   | 6              |                                | _   | 18                 |     | _                                    | 25  | 7    | _                  | 40  | 200   |
| 4   | Symmetric | Т | 1                           | _   | 8              | _                              | _   | 5                  | _   | _                                    | 50  | 3    | _                  | 25  | 25    |

<sup>&</sup>lt;sup>1</sup> Propagation delay from V<sub>DD\_HV\_IOx</sub>/2 of internal signal to Pchannel/Nchannel switch-on condition.

<sup>&</sup>lt;sup>2</sup> Peak to Peak excludes noise, SiNAD must be considered.

<sup>&</sup>lt;sup>3</sup> Common mode value is measured with no R or I load.

<sup>&</sup>lt;sup>4</sup> SiNAD is measured at Max Peak to Peak voltage.

Internal device routing resistance. ESD pad resistance is in series and must be considered for max Peak to Peak voltages, depending on application I load and/or R load.

<sup>&</sup>lt;sup>2</sup> Slope at rising/falling edge.

<sup>&</sup>lt;sup>3</sup> Data based on characterization results, not tested in production.



Figure 11. Pad output delay

### 3.19 Reset sequence

This section shows the duration for different reset sequences. It describes the different reset sequences and it specifies the start conditions and the end indication for the reset sequences.

### 3.19.1 Reset sequence duration

Table 31 specifies the minimum and the maximum reset sequence duration for the five different reset sequences described in Section 3.19.2, Reset sequence description.

| No. | Symbo             | al.  | Parameter                                  | Conditions |     | Unit |                  |    |
|-----|-------------------|------|--------------------------------------------|------------|-----|------|------------------|----|
| NO. | Syllib            | OI . | ratameter                                  | Conditions | Min | Тур  | Max <sup>1</sup> |    |
| 1   | T <sub>DRB</sub>  | СС   | Destructive Reset Sequence, BIST enabled   |            | 28  | 34   | 39               | ms |
| 2   | T <sub>DR</sub>   | СС   | Destructive Reset Sequence, BIST disabled  | _          | 500 | 4200 | 5000             | μS |
| 3   | T <sub>ERLB</sub> | СС   | External Reset Sequence Long, BIST enabled |            | 28  | 32   | 37               | ms |
| 4   | T <sub>FRL</sub>  | СС   | Functional Reset Sequence Long             | _          | 35  | 150  | 400              | μS |
| 5   | T <sub>FRS</sub>  | СС   | Functional Reset Sequence Short            | _          | 1   | 4    | 10               | μS |

Table 31. RESET sequences

### 3.19.2 Reset sequence description

The figures in this section show the internal states of the chip during the five different reset sequences. The doted lines in the figures indicate the starting point and the end point for which the duration is specified in Table 31. The start point and end point

MPC5643L Microcontroller Data Sheet, Rev. 9

The maximum value is applicable only if the reset sequence duration is not prolonged by an extended assertion of RESET by an external reset generator.



conditions as well as the reset trigger mapping to the different reset sequences is specified in Section 3.19.3, Reset sequence trigger mapping.

With the beginning of DRUN mode the first instruction is fetched and executed. At this point application execution starts and the internal reset sequence is finished.

The figures below show the internal states of the chip during the execution of the reset sequence and the possible states of the signal pin  $\overline{\text{RESET}}$ .

#### **NOTE**

 $\overline{\text{RESET}}$  is a bidirectional pin. The voltage level on this pin can either be driven low by an external reset generator or by the chip internal reset circuitry. A high level on this pin can only be generated by an external pull up resistor which is strong enough to overdrive the weak internal pull down resistor. The rising edge on  $\overline{\text{RESET}}$  in the following figures indicates the time when the device stops driving it low. The reset sequence durations given in table Table 31 are applicable only if the internal reset sequence is not prolonged by an external reset generator keeping  $\overline{\text{RESET}}$  asserted low beyond the last PHASE3.



Figure 12. Destructive Reset Sequence, BIST enabled



Figure 13. Destructive Reset Sequence, BIST disabled





Figure 14. External Reset Sequence Long, BIST enabled



Figure 15. Functional Reset Sequence Long



**Figure 16. Functional Reset Sequence Short** 

MPC5643L Microcontroller Data Sheet, Rev. 9



The reset sequences shown in Figure 15 and Figure 16 are triggered by functional reset events.  $\overline{\text{RESET}}$  is driven low during these two reset sequences *only if* the corresponding functional reset source (which triggered the reset sequence) was enabled to drive  $\overline{\text{RESET}}$  low for the duration of the internal reset sequence<sup>1</sup>.

### 3.19.3 Reset sequence trigger mapping

The following table shows the possible trigger events for the different reset sequences. It specifies the reset sequence start conditions as well as the reset sequence end indications that are the basis for the timing data provided in Table 31.

Table 32. Reset sequence trigger — reset sequence

|                                                                                                    |                                                         |                                        |                                                                    | е                                                                   |                                                            |                                           |                                            |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------|--------------------------------------------|
| Reset<br>Sequence<br>Trigger                                                                       | Reset<br>Sequence<br>Start<br>Condition                 | Reset<br>Sequence<br>End<br>Indication | Destructiv<br>e Reset<br>Sequence,<br>BIST<br>enabled <sup>1</sup> | Destructiv<br>e Reset<br>Sequence,<br>BIST<br>disabled <sup>1</sup> | External<br>Reset<br>Sequenc<br>e Long,<br>BIST<br>enabled | Functiona<br>I Reset<br>Sequenc<br>e Long | Functiona<br>I Reset<br>Sequenc<br>e Short |
| All internal destructive reset sources (LVDs or internal HVD during power-up and during operation) | Section 3.1<br>9.4.1,<br>Destructive<br>reset           | Release of RESET <sup>2</sup>          | triggers                                                           |                                                                     | cannot<br>trigger                                          | cannot<br>trigger                         | cannot<br>trigger                          |
| Assertion of RESET <sup>3</sup>                                                                    | Section 3.1<br>9.4.2,<br>External<br>reset via<br>RESET |                                        | cannot trigger                                                     |                                                                     | triggers <sup>4</sup>                                      | triggers <sup>5</sup>                     | triggers <sup>6</sup>                      |
| All internal<br>functional reset<br>sources<br>configured for<br>long reset                        | Sequence<br>starts with<br>internal<br>reset<br>trigger | Release of<br>RESET <sup>7</sup>       | cannot trigger                                                     |                                                                     | cannot<br>trigger                                          | triggers                                  | cannot<br>trigger                          |
| All internal<br>functional reset<br>sources<br>configured for<br>short reset                       |                                                         |                                        | cannot trigger                                                     |                                                                     | cannot<br>trigger                                          | cannot<br>trigger                         | triggers                                   |

<sup>&</sup>lt;sup>1</sup> Whether BIST is executed or not depends on the chip configuration data stored in the shadow sector of the NVM.

MPC5643L Microcontroller Data Sheet, Rev. 9

Freescale Semiconductor

105

End of the internal reset sequence (as specified in Table 31) can only be observed by release of RESET if it is not held low externally beyond the end of the internal sequence which would prolong the internal reset PHASE3 till RESET is released externally.

The assertion of RESET can only trigger a reset sequence if the device was running (RESET released) before.

RESET does not gate a *Destructive Reset Sequence*, *BIST enabled* or a *Destructive Reset Sequence*, *BIST disabled*. However, it can prolong these sequences if RESET is held low externally beyond the end of the internal sequence (beyond PHASE3).

<sup>1.</sup>See RGM\_FBRE register for more details.



- <sup>4</sup> If RESET is configured for long reset (default) and if BIST is enabled via chip configuration data stored in the shadow sector of the NVM.
- If RESET is configured for long reset (default) and if BIST is disabled via chip configuration data stored in the shadow sector of the NVM.
- <sup>6</sup> If RESET is configured for short reset
- <sup>7</sup> Internal reset sequence can only be observed by state of RESET if bidirectional RESET functionality is enabled for the functional reset source which triggered the reset sequence.

### 3.19.4 Reset sequence — start condition

The impact of the voltage thresholds on the starting point of the internal reset sequence are becoming important if the voltage rails / signals ramp up with a very slow slew rate compared to the overall reset sequence duration.

#### 3.19.4.1 Destructive reset

Figure 17 shows the voltage threshold that determines the start of the *Destructive Reset Sequence*, *BIST enabled* and the start for the *Destructive Reset Sequence*, *BIST disabled*.



Figure 17. Reset sequence start for Destructive Resets

**Table 33. Voltage Thresholds** 

| Variable name    | Value             |
|------------------|-------------------|
| V <sub>min</sub> | Refer to Table 18 |
| V <sub>max</sub> | Refer to Table 18 |
| Supply Rail      | VDD_HV_PMU        |

### 3.19.4.2 External reset via RESET

Figure 18 shows the voltage thresholds that determine the start of the reset sequences initiated by the assertion of  $\overline{RESET}$  as specified in Table 32.

107





Figure 18. Reset sequence start via RESET assertion

### 3.19.5 External watchdog window

If the application design requires the use of an external watchdog the data provided in Section 3.19, Reset sequence can be used to determine the correct positioning of the trigger window for the external watchdog. Figure 19 shows the relationships between the minimum and the maximum duration of a given reset sequence and the position of an external watchdog trigger window.



Figure 19. Reset sequence - External watchdog trigger window position

### 3.20 AC timing characteristics

AC Test Timing Conditions: Unless otherwise noted, all test conditions are as follows:

- TJ = -40 to 150 C
- Supply voltages as specified in Table 9



Input conditions: All Inputs: tr, tf = 1 ns
Output Loading: All Outputs: 50 pF

# 3.20.1 RESET pin characteristics

The MPC5643L implements a dedicated bidirectional  $\overline{RESET}$  pin.



Figure 20. Start-up reset requirements



Figure 21. Noise filtering on reset signal



| Table 34. | RESET | electrical | charac | teristics |
|-----------|-------|------------|--------|-----------|

| No. | Symbol             |   | Symbol                                         |                        | Parameter | Conditions <sup>1</sup> | Min | Тур | Max | Unit |
|-----|--------------------|---|------------------------------------------------|------------------------|-----------|-------------------------|-----|-----|-----|------|
| 1   | T <sub>tr</sub>    | D | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25pF  | _         | _                       | 12  | ns  |     |      |
|     |                    |   |                                                | C <sub>L</sub> = 50pF  | _         | _                       | 25  |     |     |      |
|     |                    |   |                                                | C <sub>L</sub> = 100pF | _         | _                       | 40  |     |     |      |
| 2   | W <sub>FRST</sub>  | Р | nRESET input filtered pulse                    | _                      | _         | _                       | 40  | ns  |     |      |
| 3   | W <sub>NFRST</sub> | Р | nRESET input not filtered pulse                | _                      | 500       | _                       | _   | ns  |     |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V ± 10%, T<sub>J</sub> = -40 to +150 °C, unless otherwise specified  $^{2}$  C<sub>L</sub> includes device and package capacitance (C<sub>PKG</sub> < 5 pF).

#### WKUP/NMI timing 3.20.2

Table 35. WKUP/NMI glitch filter

| No. | . Symbol           |   | Parameter                        | Min | Тур | Max | Unit |
|-----|--------------------|---|----------------------------------|-----|-----|-----|------|
| 1   | $W_{FNMI}$         | D | NMI pulse width that is rejected | _   | _   | 45  | ns   |
| 2   | W <sub>NFNMI</sub> | D | NMI pulse width that is passed   | 205 | _   | _   | ns   |

#### 3.20.3 **IEEE 1149.1 JTAG interface timing**

Table 36. JTAG pin AC electrical characteristics

| No. | Symbol                             |   | Parameter                                               | Conditions   | Min  | Max | Unit |
|-----|------------------------------------|---|---------------------------------------------------------|--------------|------|-----|------|
| 1   | t <sub>JCYC</sub>                  | D | TCK cycle time                                          | _            | 62.5 | _   | ns   |
| 2   | t <sub>JDC</sub>                   | D | TCK clock pulse width (measured at V <sub>DDE</sub> /2) | <del>-</del> | 40   | 60  | %    |
| 3   | t <sub>TCKRISE</sub>               | D | TCK rise and fall times (40%–70%)                       | _            | _    | 3   | ns   |
| 4   | $t_{\text{TMSS}}, t_{\text{TDIS}}$ | D | TMS, TDI data setup time                                | _            | 5    | _   | ns   |
| 5   | $t_{TMSH}, t_{TDIH}$               | D | TMS, TDI data hold time                                 | _            | 25   | _   | ns   |
| 6   | t <sub>TDOV</sub>                  | D | TCK low to TDO data valid                               | _            | _    | 20  | ns   |
| 7   | t <sub>TDOI</sub>                  | D | TCK low to TDO data invalid                             | _            | 0    | _   | ns   |
| 8   | t <sub>TDOHZ</sub>                 | D | TCK low to TDO high impedance                           | _            | _    | 20  | ns   |
| 11  | t <sub>BSDV</sub>                  | D | TCK falling edge to output valid                        | _            | _    | 50  | ns   |
| 12  | t <sub>BSDVZ</sub>                 | D | TCK falling edge to output valid out of high impedance  | _            | _    | 50  | ns   |
| 13  | t <sub>BSDHZ</sub>                 | D | TCK falling edge to output high impedance               | <del>-</del> | _    | 50  | ns   |
| 14  | t <sub>BSDST</sub>                 | D | Boundary scan input valid to TCK rising edge            | _            | 50   | _   | ns   |
| 15  | t <sub>BSDHT</sub>                 | D | TCK rising edge to boundary scan input invalid          | _            | 50   |     | ns   |



### **Electrical characteristics**



Figure 22. JTAG test clock input timing



Figure 23. JTAG test access port timing





Figure 24. JTAG boundary scan timing

# 3.20.4 Nexus timing

Table 37. Nexus debug port timing<sup>1</sup>

| No. | Symbol                                  |   | Parameter                                           | Conditions | Min  | Max  | Unit              |
|-----|-----------------------------------------|---|-----------------------------------------------------|------------|------|------|-------------------|
| 1   | t <sub>MCYC</sub>                       | D | MCKO Cycle Time                                     | _          | 15.6 | _    | ns                |
| 2   | t <sub>MDC</sub>                        | D | MCKO Duty Cycle                                     | _          | 40   | 60   | %                 |
| 3   | t <sub>MDOV</sub>                       | D | MCKO Low to MDO, MSEO, EVTO Data Valid <sup>2</sup> | _          | -0.1 | 0.25 | $t_{MCYC}$        |
| 4   | t <sub>EVTIPW</sub>                     | D | EVTI Pulse Width                                    | _          | 4.0  | _    | t <sub>TCYC</sub> |
| 5   | t <sub>EVTOPW</sub>                     | D | EVTO Pulse Width                                    | _          | 1    |      | $t_{MCYC}$        |
| 6   | t <sub>TCYC</sub>                       | D | TCK Cycle Time <sup>3</sup>                         | _          | 62.5 | _    | ns                |
| 7   | t <sub>TDC</sub>                        | D | TCK Duty Cycle                                      | _          | 40   | 60   | %                 |
| 8   | t <sub>NTDIS</sub> , t <sub>NTMSS</sub> | D | TDI, TMS Data Setup Time                            | _          | 8    | _    | ns                |
| 9   | t <sub>NTDIH</sub> , t <sub>NTMSH</sub> | D | TDI, TMS Data Hold Time                             |            | 5    | _    | ns                |
| 10  | t <sub>JOV</sub>                        | D | TCK Low to TDO/RDY Data Valid                       |            | 0    | 25   | ns                |

JTAG specifications in this table apply when used for debug functionality. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal.

MPC5643L Microcontroller Data Sheet, Rev. 9

<sup>&</sup>lt;sup>2</sup> For all Nexus modes except DDR mode, MDO, MSEO, and EVTO data is held valid until next MCKO low cycle.



### **Electrical characteristics**

 $^{3}\,$  The system clock frequency needs to be four times faster than the TCK frequency.



Figure 25. Nexus output timing



Figure 26. Nexus EVTI Input Pulse Width





MDO/MSEO data are valid during MCKO rising and falling edge

Figure 27. Nexus Double Data Rate (DDR) Mode output timing



## **Electrical characteristics**



Figure 28. Nexus TDI, TMS, TDO timing

# 3.20.5 External interrupt timing (IRQ pin)

Table 38. External interrupt timing

| No. | Symb              | Symbol Parameter |                                    | Symbol Parameter Conditions |   | Conditions | Min              | Max | Unit |
|-----|-------------------|------------------|------------------------------------|-----------------------------|---|------------|------------------|-----|------|
| 1   | t <sub>IPWL</sub> | D                | IRQ pulse width low                | _                           | 3 | _          | $t_{\text{CYC}}$ |     |      |
| 2   | t <sub>IPWH</sub> | D                | IRQ pulse width high               | _                           | 3 | _          | $t_{\text{CYC}}$ |     |      |
| 3   | t <sub>ICYC</sub> | D                | IRQ edge to edge time <sup>1</sup> | _                           | 6 | _          | $t_{CYC}$        |     |      |

<sup>&</sup>lt;sup>1</sup> Applies when IRQ pins are configured for rising edge or falling edge events, but not both.





Figure 29. External interrupt timing

# 3.20.6 DSPI timing

Table 39. DSPI timing

| No. | Symbol            |   | Parameter                   | Conditions                            | Min                      | Max                      | Unit |
|-----|-------------------|---|-----------------------------|---------------------------------------|--------------------------|--------------------------|------|
| 1   | t <sub>SCK</sub>  | D | DSPI cycle time             | Master (MTFE = 0)                     | 62                       | _                        | ns   |
|     |                   | D |                             | Slave (MTFE = 0)                      | 62                       | _                        | •    |
|     |                   | D |                             | Slave Receive Only Mode <sup>1</sup>  | 16                       | _                        |      |
| 2   | t <sub>CSC</sub>  | D | PCS to SCK delay            | _                                     | 16                       | _                        | ns   |
| 3   | t <sub>ASC</sub>  | D | After SCK delay             | _                                     | 16                       | _                        | ns   |
| 4   | t <sub>SDC</sub>  | D | SCK duty cycle              | _                                     | t <sub>SCK</sub> /2 - 10 | t <sub>SCK</sub> /2 + 10 | ns   |
| 5   | t <sub>A</sub>    | D | Slave access time           | SS active to SOUT valid               | _                        | 40                       | ns   |
| 6   | t <sub>DIS</sub>  | D | Slave SOUT disable time     | SS inactive to SOUT High-Z or invalid | _                        | 10                       | ns   |
| 7   | t <sub>PCSC</sub> | D | PCSx to PCSS time           | _                                     | 13                       | _                        | ns   |
| 8   | t <sub>PASC</sub> | D | PCSS to PCSx time           | _                                     | 13                       | _                        | ns   |
| 9   | t <sub>SUI</sub>  | D | Data setup time for inputs  | Master (MTFE = 0)                     | 20                       | _                        | ns   |
|     |                   |   |                             | Slave                                 | 2                        | _                        |      |
|     |                   |   |                             | Master (MTFE = 1, CPHA = 0)           | 5                        | _                        |      |
|     |                   |   |                             | Master (MTFE = 1, CPHA = 1)           | 20                       | _                        |      |
| 10  | t <sub>HI</sub>   | D | Data hold time for inputs   | Master (MTFE = 0)                     | <b>-</b> 5               | _                        | ns   |
|     |                   |   |                             | Slave                                 | 4                        | _                        |      |
|     |                   |   |                             | Master (MTFE = 1, CPHA = 0)           | 11                       | _                        |      |
|     |                   |   |                             | Master (MTFE = 1, CPHA = 1)           | <b>-</b> 5               | _                        |      |
| 11  | t <sub>SUO</sub>  | D | Data valid (after SCK edge) | Master (MTFE = 0)                     | _                        | 4                        | ns   |
|     |                   |   |                             | Slave                                 | _                        | 23                       |      |
|     |                   |   |                             | Master (MTFE = 1, CPHA = 0)           | _                        | 12                       |      |
|     |                   |   |                             | Master (MTFE = 1, CPHA = 1)           | _                        | 4                        |      |



#### **Electrical characteristics**

Table 39. DSPI timing (continued)

| No. | Symbol Parameter |   | Parameter                  | Conditions                  | Min | Max | Unit |
|-----|------------------|---|----------------------------|-----------------------------|-----|-----|------|
| 12  | t <sub>HO</sub>  | D | Data hold time for outputs | Master (MTFE = 0)           | -2  | _   | ns   |
|     |                  |   |                            | Slave                       | 6   | _   |      |
|     |                  |   |                            | Master (MTFE = 1, CPHA = 0) | 6   | _   |      |
|     |                  |   |                            | Master (MTFE = 1, CPHA = 1) | -2  | _   |      |

Slave Receive Only Mode can operate at a maximum frequency of 60 MHz. In this mode, the DSPI can receive data on SIN, but no valid data is transmitted on SOUT.



Figure 30. DSPI classic SPI timing — master, CPHA = 0





Note: The numbers shown are referenced in Table 39.

Figure 31. DSPI classic SPI timing — master, CPHA = 1



Figure 32. DSPI classic SPI timing — slave, CPHA = 0



#### **Electrical characteristics**



Note: The numbers shown are referenced in Table 39.

Figure 33. DSPI classic SPI timing — slave, CPHA = 1



Figure 34. DSPI modified transfer format timing — master, CPHA = 0





Note: The numbers shown are referenced in Table 39.

Figure 35. DSPI modified transfer format timing — master, CPHA = 1



Figure 36. DSPI modified transfer format timing – slave, CPHA = 0



#### Package characteristics



Note: The numbers shown are referenced in Table 39.

Figure 37. DSPI modified transfer format timing — slave, CPHA = 1



Note: The numbers shown are referenced in Table 39.

Figure 38. DSPI PCS strobe (PCSS) timing

# 4 Package characteristics

# 4.1 Package mechanical data





Figure 39. 144 LQFP package mechanical drawing (1 of 2)



#### Package characteristics



Figure 40. 144 LQFP package mechanical drawing (2 of 2)





Figure 41. 257 MAPBGA package mechanical drawing (1 of 2)

MPC5643L Microcontroller Data Sheet, Rev. 9 123 Freescale Semiconductor



#### Package characteristics

#### NOTES:

1. ALL DIMENSIONS IN MILLIMETERS.

2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A.

DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

5. PARALLEUSM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

TITLE: PBGA, LOW PROFILE, CASE NUMBER: 2082-01

FINE PITCH, 257 I/O, STANDARD: JEDEC MO-275A-JJAC-1

14 X 14 PKG, 0.8 MM PITCH (MAP) PACKAGE CODE: IN AGILE SHEET: 2

Figure 42. 257 MAPBGA package mechanical drawing (2 of 2)



# 5 Ordering information



Temperature range Package identifier Operating frequency Tape and reel status  $M = -40 \, ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$  LQ = 144 LQFP 1 = 120 MHz R = Tape and reel (blank) = Trays R = Tape and reel (blank) = Trays

Qualification status

P = Pre-qualification

**Note:** Not all options are available on all devices. See Table 40.

M = Fully spec. qualified, general market flow S = Fully spec. qualified, automotive flow

Figure 43. Commercial product code structure

Table 40. Orderable part number summary

| Part number <sup>1</sup> | Flash/SRAM  | Package              | Speed (MHz) <sup>2</sup> | Other features           |
|--------------------------|-------------|----------------------|--------------------------|--------------------------|
| SPC5643LFF2MLQ1          | 1 MB/128 KB | 144 LQFP (Pb free)   | 120                      | FlexRay<br>-40-125 °C    |
| SPC5643LFF2MMM1          | 1 MB/128 KB | 257 MAPBGA (Pb free) | 120                      | FlexRay<br>-40-125 °C    |
| SPC5643LF2MLQ1           | 1 MB/128 KB | 144 LQFP (Pb free)   | 120                      | No FlexRay<br>-40-125 °C |
| SPC5643LF2MMM1           | 1 MB/128 KB | 257 MAPBGA (Pb free) | 120                      | No FlexRay<br>-40-125 °C |
| SPC5643LFF2VLQ1          | 1 MB/128 KB | 144 LQFP (Pb free)   | 120                      | FlexRay<br>-40-105 °C    |
| SPC5643LFF2VMM1          | 1 MB/128 KB | 257 MAPBGA (Pb free) | 120                      | FlexRay<br>-40-105 °C    |
| SPC5643LF2VLQ1           | 1 MB/128 KB | 144 LQFP (Pb free)   | 120                      | No FlexRay<br>-40-105 °C |
| SPC5643LF2VMM1           | 1 MB/128 KB | 257 MAPBGA (Pb free) | 120                      | No FlexRay<br>-40-105 °C |
| SPC5643LFF2MLQ8          | 1 MB/128 KB | 144 LQFP (Pb free)   | 80                       | FlexRay<br>-40-125 °C    |
| SPC5643LFF2MMM8          | 1 MB/128 KB | 257 MAPBGA (Pb free) | 80                       | FlexRay<br>-40-125 °C    |

MPC5643L Microcontroller Data Sheet, Rev. 9



#### **Document revision history**

Table 40. Orderable part number summary (continued)

| Part number <sup>1</sup> | Flash/SRAM  | Package              | Speed<br>(MHz) <sup>2</sup> | Other features           |
|--------------------------|-------------|----------------------|-----------------------------|--------------------------|
| SPC5643LF2MLQ8           | 1 MB/128 KB | 144 LQFP (Pb free)   | 80                          | No FlexRay<br>-40-125 °C |
| SPC5643LF2MMM8           | 1 MB/128 KB | 257 MAPBGA (Pb free) | 80                          | No FlexRay<br>-40-125 °C |
| SPC5643LFF2VLQ8          | 1 MB/128 KB | 144 LQFP (Pb free)   | 80                          | FlexRay<br>-40-105 °C    |
| SPC5643LFF2VMM8          | 1 MB/128 KB | 257 MAPBGA (Pb free) | 80                          | FlexRay<br>-40-105 °C    |
| SPC5643LF2VLQ8           | 1 MB/128 KB | 144 LQFP (Pb free)   | 80                          | No FlexRay<br>-40-105 °C |
| SPC5643LF2VMM8           | 1 MB/128 KB | 257 MAPBGA (Pb free) | 80                          | No FlexRay<br>-40-105 °C |

All packaged devices are SPC, rather than MPC or SPC, until product qualifications are complete. The unpackaged device prefix is PCC, rather than SCC, until product qualification is complete. Not all configurations are available in the SPC parts.

# 6 Document revision history

Table 41 summarizes revisions to this document.

Table 41. Revision history

| Revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 2 Mar 2009 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2        | 5 May 2009 | Updated, Advance Information.  —Revised SINAD/SNR specifications.  — Updated pinout and pin multiplexing information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3        | 5 Oct 2009 | Updated, Advance Information, Public release.  — Throughout this document, added information for 257 MAPBGA package.  — Updated Table 1, MPC5643L device summary.  — Updated Section 1.3, Feature Details.  — Updated pin-out and pin multiplexing tables.  — In Section 3, Electrical characteristics, added symbols for signal characterization methods.  — In Table 8, updated maximum ratings.  — In Table 10 and Table 11, removed moving-air thermal characteristics.  — Updated Section 3.8, Voltage regulator electrical characteristics.  — Updated Section 3.14, ADC electrical characteristics.  — Updated Section 3.15, Flash memory electrical characteristics.  — Updated Section 3.17.1, RESET pin characteristics.  — Removed External interrupt timing (IRQ pin) timing specifications.  — Updated Section 5, Ordering information. |

MPC5643L Microcontroller Data Sheet, Rev. 9

<sup>&</sup>lt;sup>2</sup> This speed rating does not include the  $\pm 2\%$  for frequency modulation.



## Table 41. Revision history (continued)

| Revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        | 2 Mar 2010 | Editorial changes and improvements. Revised the 257-pin package pin pitch (was 1.4 mm, is 0.8 mm). In the Overview section:  Renamed the peripheral bridge to "PBRIDGE".  Revised the information for FlexRay.  Revised the "Clock, reset, power, mode and test control module" section.  Revised the "Platform memory access time summary" table and replaced TBDs by meaningful values.  Extensive revisions to signal descriptions and pin muxing information. In the "conditions (3.3 V)" table, changed the specification for V <sub>DD_HV_ADR0</sub> and V <sub>DD_HV_ADR1</sub> (was "3.3 V", is "3.6 V").  Revised the "EMI testing specifications" table. In the "HPREG1, HPREG2, Main LVDs, Digital HVD, and Digital LVD electrical specifications" table, added a specification for the digital low voltage detector upper threshold.  Revised the "FMPLL electrical characteristics" table. In the "Main oscillator electrical characteristics" table, changed the maximum specification for g <sub>mXOSCHS</sub> (was 11 mA/V, is 11.8 mA/V).  Revised the "ADC electrical characteristics" table:  Changed the t <sub>ADC_S</sub> specification (was TBD, is minimum of 383 ns).  Added the footnote "No missing codes" to the DNL specification.  Added specifications for SNR, THD, SINAD, and ENOB.  Revised the "Ordering information" section. |



### **Document revision history**

**Table 41. Revision history (continued)** 

| Revision  | Date                  | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 3       | 1 Aug 2010            | Editorial changes and improvements. Revised the Overview section. Replaced references to PowerPC with references to Power Architecture. In the feature summary, changed "As much as 128 KB on-chip SRAM" to "128 KB on-chip SRAM". In the "Feature details" section:  In the "Feature details" section:  In the "On-chip SRAM with ECC" section, added information about required RAM wait states.  In the PIT section, deleted "32-bit counter for real time interrupt, clocked from main external oscillator" (not supported on this device).  In the PIT section, deleted "32-bit counter for real time interrupt, clocked from main external oscillator" (not supported on this device).  In the SRAM section, revised the wait state information.  In the SRAM section, revised the wait state information.  Renamed pin 58 (was VDD_HV_ADVO_ADV1, is VDD_HV_ADV).  Renamed pin 58 (was VDD_HV_ADVO_ADV1, is VDD_HV_ADV).  Renamed pin 59 (was VSS_HV_ADVO_ADV1, is VSS_HV_ADV).  In the "144 LQFP pin function summary" table, for pin 39, changed V <sub>SS_LV_COR</sub> to V <sub>DD_LV_COR</sub> .  In the "Supply pins" table:  Changed the description for V <sub>DD_HV_PMU</sub> (was "Voltage regulator supply voltage", is "Core logic supply").  Changed the description for V <sub>DD_HV_PMU</sub> (was "Core regulator supply", is "Voltage regulator electrical characteristics") and revised the table title (was "HPREG1, HPREG2, Main LVDs, Digital HVD, and Digital LVD electrical specifications", i |
| 5 (cont.) | 1 Aug 2010<br>(cont.) | Revised the "ADC conversion characteristics" table.  In the "RESET pin characteristics" section, changed "nRSTIN" to "RESET".  Added the "Reset sequence" section.  Revised the footnotes in the "Nexus debug port timing" table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

MPC5643L Microcontroller Data Sheet, Rev. 9



## Table 41. Revision history (continued)

| Revision | Date        | Description of changes                                                                                                                                                 |
|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6        | 11 Mar 2011 | Editorial changes.                                                                                                                                                     |
|          |             | In the "Document overview" section, added information about how content specific to silicon versions ("cut1" and "cut2") is presented.                                 |
|          |             | In the isometric miniature package drawings on the front page, removed the third dimension.                                                                            |
|          |             | Changed Symbol from P to D for "Conversion Time" in "ADC conversion characteristics" table.                                                                            |
|          |             | Added classification symbol "D" to seven entries in "Voltage regulator electrical specifications" table.                                                               |
|          |             | Removed irrelevant Flexcan specs.                                                                                                                                      |
|          |             | Updated Table "Voltage Thresholds" to reference values specified in Table "Voltage Regulator Electrical Specifications".                                               |
|          |             | RDY pin added for cut2.                                                                                                                                                |
|          |             | In the "System pins" table, added a footnote about the MDO0 pad speed.                                                                                                 |
|          |             | Updated Rsw1 values.                                                                                                                                                   |
|          |             | Added TUE-related spec information for single and double ADC channels.                                                                                                 |
|          |             | Added AC Test Timing Conditions to the "AC timing characteristics" section.                                                                                            |
|          |             | Added a statement on the first page describing cut1 versus cut2.                                                                                                       |
|          |             | Moved the first paragraph from the "Description" section to the beginning of the "Document overview" section.                                                          |
|          |             | Changed pad speed from "M" to "SYM" for FlexRay pins in the "Pin Muxing" table and added this pad type to the footnote.                                                |
|          |             | Moved the newly added device current specification entries from the "DC electrical characteristics" table into a newly created "Supply current characteristics" table. |
|          |             | Added symbol "CC" to the description in the "Introduction" section.                                                                                                    |
|          |             | Updated "Input leakage current" specs in the "DC electrical characteristics" table.                                                                                    |
|          |             | Changed T <sub>ADC_S</sub> to T <sub>sample</sub> and T <sub>ADC_C</sub> toT <sub>conv</sub> in the "ADC conversion characteristics" table and footnotes.              |
|          |             | Removed "IINJ" from the "ADC conversion characteristics" table as this is included in IS1WIKNJ and IS1WWiNJ.                                                           |
|          |             | Changed RESET_B to RESET in the "Reset sequence" section.                                                                                                              |
|          |             | Added the "Flash memory timing" table.                                                                                                                                 |
|          |             | Added cut2 specs for T <sub>DRB</sub> and T <sub>ERLB</sub> to the "Reset sequences" table.                                                                            |



### **Document revision history**

**Table 41. Revision history (continued)** 

| Revision           | Date                      | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision 6 (cont.) | Date  11 Mar 2011 (cont.) | Added "WKUP/NMI Timing" subsection and "WKUP/NMI Glitch Filter" table to the "AC timing characteristics" section.  Added "Nexus DDR Mode output timing" table to the "Nexus timing" section.  Removed the "CLKOUT" diagram from the "External interrupt timing (IRQ pin)" section as it is not relevant.  Corrected an error in the IRQ timing in the "External interrupt timing" figure.  Updated the t <sub>SDC</sub> parameters in the "DSPI timing" table.  Renamed the "Electromagnetic Interference (EMI) characteristics" section (is "Electromagnetic Interference (EMI) characteristics (cut1)") and revised all information in that section.  In the "Voltage regulator electrical characteristics" section, added the BCX68 from Infineon to the list of supported transistors.  Revised the "Voltage regulator electrical specifications" table to include cut1 and cut2 information.                                                                                                                                                                                                                                                                                                                                                                                                             |
|                    |                           | Renamed the "Supply current characteristics" section (is "Supply current characteristics (cut2)") and revised it to show meaningful data.  In the footnotes of the "Main oscillator electrical characteristics" table, changed SELMARGIN to XOSC_MARGIN.  In the "ADC conversion characteristics" table:  Changed "LSB" to "Counts".  Created separate rows for the TUE specifications.  Added bullet regarding HALT and STOP in the "Clock, reset, power, mode and test control modules (MC_CGM, MC_RGM, MC_PCU, and MC_ME)" subsection of the "Features" section.  In the "Analog-to-Digital Converter module" subsection of the "Feature Details" section, changed "Motor control mode" to "CTU mode" to be consistent with the nomenclature used in the Reference Manual.  Updated the JCOMP entries in the "Pin function summary" table.  Added footnotes regarding pad pull devices to NMI, TMS, TCK, and JCOMP in the "System pins" table.  Added "Time constant of RC filter at LVD input" parameters to the "Main supply LVD (LVD Main) specifications" table.                                                                                                                                                                                                                                       |
|                    |                           | In the "Supply current characteristics (cut2)" table:  • Changed "I <sub>DD_LV_MAX</sub> " to "I <sub>DD_LV_MAX</sub> ";  • Removed all "40-120 MHz" frequency ranges from the "Conditions" column;  • Updated the "Max" values column;  • Added parameter "I <sub>DD_LV_TYP</sub> + I <sub>DD_LV_PLL</sub> " with "P" classification and special footnote;  • Changed all "25°C" temperature conditions to "ambient";  • Added "T <sub>J</sub> = 150 °C" condition to parameters I <sub>DD_HV_ADC</sub> , I <sub>DD_HV_AREF</sub> , I <sub>DD_HV_OSC</sub> , and I <sub>DD_HV_FLASH</sub> .  Changed the timing diagram in the "Main oscillator electrical characteristics" section to reference MTRANS assertion instead of V <sub>DDMIN</sub> .  Updated the jitter specs in the "FMPLL electrical characteristics" table.  In the "ADC conversion characteristics" table, changed all parameters with units of "counts" to units of "LSB" and updated Min/Max values.  Changed I <sub>DD_LV_BIST</sub> + I <sub>DD_LV_PLL</sub> operating current (for both cases) to TBD.  In the "Supply current characteristics (cut2)" section, added a footnote that I <sub>DD_HV_ADC</sub> and I <sub>DD_HV_AREF</sub> represent the total current of both ADCs in the "Current consumption characteristics" table. |



## Table 41. Revision history (continued)

| Revision     | Date                   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6<br>(cont.) | 11 Mar 2011<br>(cont.) | In the "ADC conversion characteristics" table:  • Changed DNL min from -2 to -1.  • Changed OFS min from -2 to -6.  • Changed OFS max from 2 to 6.  • Changed GNE min from -2 to -6.  • Changed GNE max from 2 to 6.  • Changed SNR min from 69 to 67.  • Changed TUE min (without current injection) from -6 to -8.  • Changed TUE max (without current injection) from 6 to 8.  • Changed TUE min (with current injection) from -8 to -10.  • Changed TUE max (with current injection) from 8 to 10.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7            | 25 Mar 2011            | In the "Description" section, changed the first paragraph and its bullets to paragraph form only.  In the "Voltage regulator electrical specifications" table, changed the C <sub>V1V2</sub> Min value from "—" to 300 nF, and changed the Max value from 300 nF to 900 nF.  In the "Supply current characteristics (cut2)" table, corrected the "I <sub>DD_LV_TYP</sub> + I <sub>DD_LV_PLL</sub> " values as follows:  • Changed the maximum value for "T <sub>J</sub> = ambient" from "279 mA+ 2.10 mA*f <sub>CPU</sub> " to "279 mA".  • Changed the maximum value for "T <sub>J</sub> = 150 °C" from "318 mA+ 2.30 mA*f <sub>CPU</sub> " to 318 mA.  • Changed the frequency multiplier "f <sub>CPU</sub> " in the max value to read "f <sub>CPU</sub> [MHz]" for "I <sub>DD_LV_FULL</sub> + I <sub>DD_LV_PLL</sub> " and "I <sub>DD_LV_TYP</sub> + I <sub>DD_LV_PLL</sub> ".  In the "JTAG pin AC electrical characteristics" table:  • Changed t <sub>JCYC</sub> min from 100ns to 62.5ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>TCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns.  • Changed t <sub>JCYC</sub> min from 40ns to 62.5 ns. |



### **Document revision history**

**Table 41. Revision history (continued)** 

| Revision Date             | Description of changes |
|---------------------------|------------------------|
| Revision Date  8 27 April | 1 -                    |



Table 41. Revision history (continued)

| Revision | Date | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | Date | <ul> <li>In Section 1.5.31, "eTimer module" changed text from "The MPC5643L provides three eTimer modules on the 257 MAPBGA device, and two eTimer modules on the 144 LQFP package" to "The MPC5643L provides three eTimer modules on the LQFP package eTimer_2 is available internally only without any external I/O access)".</li> <li>In Section 3.5, "Electromagnetic Interference (EMI) characteristics",added additional information at the end of this section.</li> <li>In Section 3.8, Voltage regulator electrical characteristics, added text related to external ballast transistor.</li> <li>In Table 3 and Table 4 (257 MAPBGA pin function summary), moved EVTI from output function to input function.</li> <li>In Table 6 (System pins), changed the direction for EXTAL from "Output Only" to "Input/Output".</li> <li>In Table 6, added table footnote for symbol "EXTAL".</li> <li>Changed the row (TVdd) in Table 8 (Absolute maximum ratings).</li> <li>In Table 8, Maximum value for "V<sub>DD_HV_IOX</sub>" and "V<sub>DD_HV_FLA</sub>" changed from "3.6" to "4.0".</li> <li>In Table 20 (Current consumption characteristics), added max value 250 and 290 mA for symbol I<sub>DD_LV_BIST+I<sub>DD_LV_PLL</sub>.</sub></li> <li>Added five additional RunIDD parameters in Table 20 (Current consumption characteristics).</li> <li>In Table 21 (Temperature sensor electrical characteristics), changed condition for parameter "Accuracy" from "-40°C to 25°C" to "-40°C to 150°C"</li> <li>In Table 23 (FMPLL electrical characteristics), added "150' to the max value for "f<sub>SCM</sub>" In Table 24 (16 MHz RC oscillator electrical characteristics), changes done are: f<sub>RC</sub> symbol- Added min value '15.04' and max value '16.96'.Removed condition "T<sub>J</sub>=25°C" Removed references to Cut1 and Cut2: Renamed Section "Electromagnetic Interference (EMI) characteristics (cut1)" to "Electromagnetic Interference (EMI) characteristics </li></ul> |
|          |      | <ul> <li>Changed min value to '-72' for symbol 'THD'.</li> <li>In Table 25 (ADC conversion characteristics), changed ADC specification parameter 'THD' minimum limit from -72 to -65dB.</li> <li>In Table 26 (Flash memory program and erase electrical specifications), changes done</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |      | are as follows:  T <sub>DWPROGRAM</sub> , changed typical value from '39' to '38'.  T <sub>PPROGRAM</sub> , changed typical value from '48' to '45' and intial max value from '100' to '160'.  T <sub>16KPPERASE</sub> , inserted typical value '270' and factory avg '1000'.  T <sub>48KPPERASE</sub> , inserted typical value '625' and factory avg '1500'.  T <sub>64KPPERASE</sub> , inserted typical value '800' and factory avg '1800'.  T <sub>128KPPERASE</sub> , inserted typical value '1500' and factory avg '2600'.  T <sub>256KPPERASE</sub> , inserted typical value '3000' and factory avg '5200'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |      | <ul> <li>Updated table footnote and removed min column in Table 26 (Flash memory program and erase electrical specifications)</li> <li>In Table 27 (Flash memory timing), added symbol T<sub>PSRT</sub>, T<sub>ESRT</sub> and added table footnote for T<sub>PSRT</sub>, T<sub>ESRT</sub>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

MPC5643L Microcontroller Data Sheet, Rev. 9



### **Document revision history**

**Table 41. Revision history (continued)** 

| Revision | Date        | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | Date        | <ul> <li>Added Table 29 (MPC5643L SWG Specifications)</li> <li>In Table 29 (MPC5643L SWG Specifications)</li> <li>Added table footnote for Common Mode.</li> <li>Changed text from "internal device pad resistance" to "internal device routing resistance".</li> <li>Added Figure 26 in Section 3.20.4, "Nexus timing".</li> <li>In Table 30 (Pad AC specifications (3.3 V , IPP_HVE = 0 )), removed the row of pad "Pull Up/Downc(3.6 V max)".</li> <li>In Table 40 (Orderable part number summary) and Figure 43, updated part numbers (changed 'PPC' to 'SPC' and 'F0' to 'F2').</li> <li>Replaced Figure 39, Figure 40, Figure 41, Figure 42 with the new versions.</li> <li>InTable 18 (Voltage regulator electrical specifications), changed the symbol of spec external decoupling capacitor from SR to C<sub>ext</sub>.</li> <li>In Figure 4, changed the ESR range in note text to 1 mW to 100 mW from 30 mW to</li> </ul> |
|          |             | <ul> <li>150 mW.</li> <li>In Section 1.5.32, "Sine Wave Generator (SWG)" removed the following text: Frequency range from 1kHz to 50kHz.</li> <li>Sine wave amplitude from 0.47 V to 2.26 V.</li> <li>In Table 20 (Current consumption characteristics)",changed symbol from 'C' to 'T', added "operating current" to the parameter and updated the maximum value for five additional RunIDD parameters.</li> <li>In Table 20 (Current consumption characteristics), changed "Conditions" from '1.2 V supplies' to '1.2 V supplies during LBIST (full LBIST configuration)' for all the parameters.</li> </ul>                                                                                                                                                                                                                                                                                                                       |
|          |             | <ul> <li>Removed Table "SWG electrical characteristics".</li> <li>In Table 18 (Voltage regulator electrical specifications), changed the "Digital supply high voltage detector upper threshold low limit (After a destructive reset initialization phase completion)" from 1.43V to 1.38V.</li> <li>Added Table 17 (Recommended operating characteristics).</li> <li>Updated the IDD values in Table 20 (Current consumption characteristics). Changed conditions text from "1.2 supplies during LBIST (full LBIST configuration)" to "1.2 V supplies" for all the IDD parameters except I<sub>DD_LV_BIST</sub>+I<sub>DD_LV_PLL</sub>. Added footnote in "Conditions" for the DPM mode.</li> <li>Removed Cut references from the whole document.</li> <li>In Table 25 (ADC conversion characteristics), changed the sampling frequency value from '1 MHz' to '983.6 KHz'.</li> </ul>                                                 |
| 8.1      | 07 May 2012 | Deleted the Footer "Preliminary-Subject to Change Without Notice" label.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



## Table 41. Revision history (continued)

| Revision | Date         | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9        | 12 June 2013 | Updated Table 18  — added Digital supply low voltage detector lower threshold and Digital supply low voltage detector upper threshold  — Updated Main High Voltage Power-Low Voltage Detection value to 2.93 V  Replaced IEC with ISO26262 in Section 1.1, "Document overview  Table 1-removed KGD  Table 24 modified fRC values  Updated Table 26  Updated Table 25-tconv to teval and associated footnote  Updated Table 19  — added V <sub>IH</sub> footnote  — Updated Table 31-TDRB and TELRB  Updated Table 18-combined ESR of external capacitor values  Updated Table 18-combined ESR of external capacitor values  Updated Section 3.15.1, "Input Impedance and ADC Accuracy -replaced fc by fs  Table 6-added footnote to RESET pin about weak pull down  Updated Injection current information in Table 19-I <sub>INJ</sub> , Table 8-footnote 4  Updated Table 20 for the following:  — specified oscillator bypass mode and crystal oscillator mode  — Updated STOP and HALT mode values  — Added IDD_HV_PMU  — footnote 2, footnote 3  Added footnote <sub>VDD_HV_ADRx</sub> must always be applied and should be stable before LBIST starts. to Table 9  Added footnote to Section 5, "Ordering information  Edit changes to Section 3.5, "Electromagnetic Interference (EMI) characteristics  Updated Equation 16 |



How to Reach Us:

Home Page: freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.reg.net/v2/webservices/Freescale/Docs/TermsandConditions.htm

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2009-2013 Freescale Semiconductor, Inc.

Document Number: MPC5643L

Rev. 9 6/2013



