

# Datapath Design

# LABORATORY 1

CS2022 Computer Architecture

Alexandru Sulea D Stream #12315152 19 Februrary 2015

# Contents

| Li | st of         | Tables          | 1  |  |  |
|----|---------------|-----------------|----|--|--|
| 1  | CO            |                 | 1  |  |  |
|    |               | REGISTER FILE   |    |  |  |
|    | 1.2           | REG8            | 5  |  |  |
|    | 1.3           | DECODER         |    |  |  |
|    | 1.4           | MUX3            |    |  |  |
|    | 1.5           | MUX8            | 8  |  |  |
| 2  | TESTBENCHES 1 |                 |    |  |  |
|    | 2.1           | REGISTER FILE 1 | 10 |  |  |
|    | 2.2           | REGISTER FILE 2 | 13 |  |  |
|    | 2.3           | REG8            | 17 |  |  |
|    | 2.4           | DECODER         | 19 |  |  |
|    | 2.5           | MUX3            | 22 |  |  |
|    | 2.6           | MUX8            | 24 |  |  |

# List of Tables

# 1 CODE

# 1.1 REGISTER FILE

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity register_file is
   Port ( src_S0 : in STD_LOGIC;
          src_S1 : in STD_LOGIC;
          src_S2 : in STD_LOGIC;
          des_A0 : in STD_LOGIC;
          des_A1 : in STD_LOGIC;
          des_A2 : in STD_LOGIC;
         Clk : in STD_LOGIC;
          data_src : in STD_LOGIC;
          data : in STD_LOGIC_VECTOR(15 downto 0);
         reg0 : out STD_LOGIC_VECTOR(15 downto 0);
          reg1 : out STD_LOGIC_VECTOR(15 downto 0);
          reg2 : out STD_LOGIC_VECTOR(15 downto 0);
          reg3 : out STD_LOGIC_VECTOR(15 downto 0);
          reg4 : out STD_LOGIC_VECTOR(15 downto 0);
          reg5 : out STD_LOGIC_VECTOR(15 downto 0);
          reg6 : out STD_LOGIC_VECTOR(15 downto 0);
          reg7 : out STD_LOGIC_VECTOR(15 downto 0));
end register_file;
architecture Behavioral of register_file is
  Component decoder_3to8
  Port ( A0 : in STD_LOGIC;
        A1 : in STD_LOGIC;
         A2 : in STD_LOGIC;
         QO : out STD_LOGIC;
         Q1 : out STD_LOGIC;
         Q2 : out STD_LOGIC;
         Q3 : out STD_LOGIC;
         Q4 : out STD_LOGIC;
         Q5 : out STD_LOGIC;
         Q6 : out STD_LOGIC;
         Q7 : out STD_LOGIC);
  End Component;
  Component mux3_16bit
  Port ( s : in STD_LOGIC;
         In0 : in STD_LOGIC_VECTOR(15 downto 0);
         In1 : in STD_LOGIC_VECTOR(15 downto 0);
         Z : out STD_LOGIC_VECTOR(15 downto 0));
  End Component;
  Component reg8
  Port ( load : in STD_LOGIC;
```

```
Clk : in STD_LOGIC;
         D : in STD_LOGIC_VECTOR(15 downto 0);
         Q : out STD_LOGIC_VECTOR(15 downto 0));
  End Component;
  Component mux8_16bit
  Port ( S0 : in STD_LOGIC;
          S1 : in STD_LOGIC;
          S2 : in STD_LOGIC;
          In0 : in STD_LOGIC_VECTOR(15 downto 0);
          In1 : in STD_LOGIC_VECTOR(15 downto 0);
          In2 : in STD_LOGIC_VECTOR(15 downto 0);
          In3 : in STD_LOGIC_VECTOR(15 downto 0);
          In4 : in STD_LOGIC_VECTOR(15 downto 0);
          In5 : in STD_LOGIC_VECTOR(15 downto 0);
          In6 : in STD_LOGIC_VECTOR(15 downto 0);
          In7 : in STD_LOGIC_VECTOR(15 downto 0);
          Z : out STD_LOGIC_VECTOR(15 downto 0));
  End Component;
  signal load_reg0, load_reg1, load_reg2, load_reg3, load_reg4,
           load_reg5, load_reg6, load_reg7 : STD_LOGIC;
  signal reg0_q, reg1_q, reg2_q, reg3_q, reg4_q, reg5_q, reg6_q,
           reg7_q, d_mux, src_reg : STD_LOGIC_VECTOR(15 downto 0);
begin
  reg_decoder_3to8 : decoder_3to8 PORT MAP(
     A0 \Rightarrow des_A0,
     A1 \Rightarrow des_A1,
     A2 \Rightarrow des_A2,
     Q0 => load_reg0,
     Q1 => load_reg1,
     Q2 => load_reg2,
     Q3 => load_reg3,
     Q4 => load_reg4,
     Q5 => load_reg5,
     Q6 => load_reg6,
     Q7 => load_reg7
     );
  reg_mux3_16bit : mux3_16bit PORT MAP(
     s => data_src,
     In0 => data,
     In1 => src_reg,
     Z \Rightarrow d_mux
     );
  reg_mux8_16bit : mux8_16bit PORT MAP(
     S0 \Rightarrow src_s0,
     S1 \Rightarrow src_s1,
     S2 => src_s2,
     In0 \Rightarrow reg0_q,
     In1 \Rightarrow reg1_q,
     In2 \Rightarrow reg2_q,
     In3 \Rightarrow reg3_q,
     In4 \Rightarrow reg4_q,
     In5 \Rightarrow reg5_q,
     In6 \Rightarrow reg6_q,
```

```
In7 \Rightarrow reg7_q,
  Z => src_reg
  );
reg00 : reg8 PORT MAP(
  load => load_reg0,
  Clk => Clk,
  D \Rightarrow d_{mux}
  Q => reg0_q);
reg01 : reg8 PORT MAP(
  load => load_reg1,
  Clk => Clk,
  D \Rightarrow d_{mux}
  Q => reg1_q);
reg02 : reg8 PORT MAP(
  load => load_reg2,
  Clk => Clk,
  D \Rightarrow d_{mux}
  Q => reg2_q);
reg03 : reg8 PORT MAP(
  load => load_reg3,
  Clk => Clk,
  D \Rightarrow d_{mux}
  Q => reg3_q);
reg04 : reg8 PORT MAP(
  load => load_reg4,
  Clk => Clk,
  D \Rightarrow d_{mux}
  Q => reg4_q);
reg05 : reg8 PORT MAP(
  load => load_reg5,
  Clk => Clk,
  D => d_mux,
  Q => reg5_q);
reg06 : reg8 PORT MAP(
  load => load_reg6,
  Clk => Clk,
  D \Rightarrow d_{mux}
  Q => reg6_q);
reg07 : reg8 PORT MAP(
  load => load_reg7,
  Clk => Clk,
  D => d_mux,
  Q => reg7_q);
reg0 <= reg0_q;
reg1 <= reg1_q;
reg2 <= reg2_q;
reg3 <= reg3_q;
```

```
reg4 <= reg4_q;
reg5 <= reg5_q;
reg6 <= reg6_q;
reg7 <= reg7_q;</pre>
```

# end Behavioral;



# 1.2 REG8

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity reg8 is
   Port ( load : in STD_LOGIC;
          Clk : in STD_LOGIC;
          D : in STD_LOGIC_VECTOR(15 downto 0);
          Q : out STD_LOGIC_VECTOR(15 downto 0));
end reg8;
architecture Behavioral of reg8 is
process(Clk)
begin
     if(rising_edge(Clk)) then
        if(load ='1') then
           Q<= D after 5ns;
        end if;
     end if;
  end process;
end Behavioral;
```



# 1.3 DECODER

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity decoder_3to8 is
   Port ( A0 : in STD_LOGIC;
          A1 : in STD_LOGIC;
          A2 : in STD_LOGIC;
          QO : out STD_LOGIC;
          Q1 : out STD_LOGIC;
          Q2 : out STD_LOGIC;
          Q3 : out STD_LOGIC;
          Q4 : out STD_LOGIC;
          Q5 : out STD_LOGIC;
          Q6 : out STD_LOGIC;
          Q7 : out STD_LOGIC);
end decoder_3to8;
architecture Behavioral of decoder_3to8 is
begin
  QO <= (( NOT AO) AND (NOT A1) AND (NOT A2)) AFTER 5ns;
  Q1 <= (( NOT AO) AND (NOT A1) AND A2) AFTER 5ns;
  Q2 <= (( NOT A0) AND A1 AND (NOT A2)) AFTER 5ns;
  Q3 <= (( NOT AO) AND A1 AND A2) AFTER 5ns;
  Q4 <= (AO AND (NOT A1) AND (NOT A2)) AFTER 5ns;
  Q5 <= (AO AND (NOT A1) AND A2) AFTER 5ns;
  Q6 <= (AO AND A1 AND (NOT A2)) AFTER 5ns;
  Q7 <= (AO AND A1 AND A2) AFTER 5ns;
```

#### end Behavioral;



# 1.4 MUX3

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity mux3_16bit is
   Port ( s : in STD_LOGIC;
          In0 : in STD_LOGIC_VECTOR(15 downto 0);
          In1 : in STD_LOGIC_VECTOR(15 downto 0);
          Z : out STD_LOGIC_VECTOR(15 downto 0));
end mux3_16bit;
architecture Behavioral of mux3_16bit is
begin
  Z \le In0 after 5ns when s = '0' else
        In1 after 5ns when s = '1' else
        x"0000" after 5ns;
end Behavioral;
```



# 1.5 MUX8

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity mux8_16bit is
   Port ( S0 : in STD_LOGIC;
         S1 : in STD_LOGIC;
          S2 : in STD_LOGIC;
          In0 : in STD_LOGIC_VECTOR(15 downto 0);
          In1 : in STD_LOGIC_VECTOR(15 downto 0);
          In2 : in STD_LOGIC_VECTOR(15 downto 0);
          In3 : in STD_LOGIC_VECTOR(15 downto 0);
          In4 : in STD_LOGIC_VECTOR(15 downto 0);
          In5 : in STD_LOGIC_VECTOR(15 downto 0);
          In6 : in STD_LOGIC_VECTOR(15 downto 0);
          In7 : in STD_LOGIC_VECTOR(15 downto 0);
          Z : out STD_LOGIC_VECTOR(15 downto 0));
end mux8_16bit;
architecture Behavioral of mux8_16bit is
begin
  Z \le InO after 5ns when SO = 'O' and S1 = 'O' and S2 = 'O' else
        In1 after 5ns when S0 = '0' and S1 = '0' and S2 = '1' else
        In 2 after 5ns when S0 = '0' and S1 = '1' and S2 = '0' else
        In 3 after 5ns when SO = 'O' and S1 = '1' and S2 = '1' else
        In4 after 5ns when SO = '1' and S1 = '0' and S2 = '0' else
        In5 after 5ns when SO = '1' and S1 = '0' and S2 = '1' else
        In6 after 5ns when SO = '1' and S1 = '1' and S2 = '0' else
        In7 after 5ns when SO = '1' and S1 = '1' and S2 = '1' else
        x"0000" after 5ns;
end Behavioral;
```



# 2 TESTBENCHES

#### 2.1 REGISTER FILE 1

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--USE ieee.numeric_std.ALL;
ENTITY test_register_file IS
END test_register_file;
ARCHITECTURE behavior OF test_register_file IS
   -- Component Declaration for the Unit Under Test (UUT)
   COMPONENT register_file
        src_S0 : IN std_logic;
        src_S1 : IN std_logic;
        src_S2 : IN std_logic;
        des_A0 : IN std_logic;
        des_A1 : IN std_logic;
        des_A2 : IN std_logic;
        Clk : IN std_logic;
        data_src : IN std_logic;
        data : IN std_logic_vector(15 downto 0);
        reg0 : OUT std_logic_vector(15 downto 0);
        reg1 : OUT std_logic_vector(15 downto 0);
        reg2 : OUT std_logic_vector(15 downto 0);
        reg3 : OUT std_logic_vector(15 downto 0);
        reg4 : OUT std_logic_vector(15 downto 0);
        reg5 : OUT std_logic_vector(15 downto 0);
        reg6 : OUT std_logic_vector(15 downto 0);
        reg7 : OUT std_logic_vector(15 downto 0)
       );
   END COMPONENT;
  --Inputs
  signal src_S0 : std_logic := '0';
  signal src_S1 : std_logic := '0';
  signal src_S2 : std_logic := '0';
  signal des_A0 : std_logic := '0';
  signal des_A1 : std_logic := '0';
  signal des_A2 : std_logic := '0';
  signal Clk : std_logic := '0';
  signal data_src : std_logic := '0';
  signal data : std_logic_vector(15 downto 0) := (others => '0');
  --Outputs
  signal reg0 : std_logic_vector(15 downto 0);
  signal reg1 : std_logic_vector(15 downto 0);
```

```
signal reg2 : std_logic_vector(15 downto 0);
  signal reg3 : std_logic_vector(15 downto 0);
  signal reg4 : std_logic_vector(15 downto 0);
  signal reg5 : std_logic_vector(15 downto 0);
  signal reg6 : std_logic_vector(15 downto 0);
  signal reg7 : std_logic_vector(15 downto 0);
  -- Clock period definitions
  constant Clk_period : time := 10 ns;
BEGIN
  -- Instantiate the Unit Under Test (UUT)
  uut: register_file PORT MAP (
         src_S0 => src_S0,
         src_S1 => src_S1,
         src_S2 => src_S2,
         des_A0 => des_A0,
         des_A1 => des_A1,
         des_A2 => des_A2,
         Clk => Clk,
         data_src => data_src,
         data => data,
         reg0 => reg0,
         reg1 => reg1,
         reg2 \Rightarrow reg2,
         reg3 => reg3,
         reg4 => reg4,
         reg5 => reg5,
         reg6 => reg6,
        reg7 => reg7
       );
  -- Clock process definitions
  Clk_process :process
  begin
     Clk <= '0';
     wait for Clk_period/2;
     Clk <= '1';
     wait for Clk_period/2;
  end process;
  -- Stimulus process
  stim_proc: process
  begin
     wait for 10 ns;
        des_A0 <= '0';
        des_A1 <= '0';
        des_A2 <= '0';
        data <= x"FFFF";</pre>
     wait for 10 ns;
        des_A0 <= '0';
        des_A1 <= '0';
        des_A2 <= '1';
```

```
data <= x"EEEE";</pre>
  wait for 10 ns;
     des_A0 <= '0';
     des_A1 <= '1';
     des_A2 <= '0';
     data <= x"DDDD";</pre>
  wait for 10 ns;
     des_A0 <= '0';
     des_A1 <= '1';
     des_A2 <= '1';
     data <= x"CCCC";</pre>
     wait for 10 ns;
     des_A0 <= '1';
     des_A1 <= '0';
     des_A2 <= '0';
     data <= x"BBBB";</pre>
  wait for 10 ns;
     des_A0 <= '1';
     des_A1 <= '0';
     des_A2 <= '1';
     data <= x"AAAA";</pre>
  wait for 10 ns;
     des_A0 <= '1';
     des_A1 <= '1';
     des_A2 <= '0';
     data <= x"9999";
  wait for 10 ns;
     des_A0 <= '1';
     des_A1 <= '1';
     des_A2 <= '1';
     data <= x"0000";
end process;
```



# 2.2 REGISTER FILE 2

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--USE ieee.numeric_std.ALL;
ENTITY test_register_file_2 IS
END test_register_file_2;
ARCHITECTURE behavior OF test_register_file_2 IS
   -- Component Declaration for the Unit Under Test (UUT)
   COMPONENT register_file
   PORT(
        src_S0 : IN std_logic;
        src_S1 : IN std_logic;
        src_S2 : IN std_logic;
        des_A0 : IN std_logic;
        des_A1 : IN std_logic;
        des_A2 : IN std_logic;
        Clk : IN std_logic;
        data_src : IN std_logic;
        data : IN std_logic_vector(15 downto 0);
        reg0 : OUT std_logic_vector(15 downto 0);
        reg1 : OUT std_logic_vector(15 downto 0);
        reg2 : OUT std_logic_vector(15 downto 0);
        reg3 : OUT std_logic_vector(15 downto 0);
        reg4 : OUT std_logic_vector(15 downto 0);
        reg5 : OUT std_logic_vector(15 downto 0);
        reg6 : OUT std_logic_vector(15 downto 0);
        reg7 : OUT std_logic_vector(15 downto 0)
       );
   END COMPONENT;
  --Inputs
  signal src_S0 : std_logic := '0';
  signal src_S1 : std_logic := '0';
  signal src_S2 : std_logic := '0';
  signal des_A0 : std_logic := '0';
  signal des_A1 : std_logic := '0';
  signal des_A2 : std_logic := '0';
  signal Clk : std_logic := '0';
  signal data_src : std_logic := '0';
  signal data : std_logic_vector(15 downto 0) := (others => '0');
  signal reg0 : std_logic_vector(15 downto 0);
  signal reg1 : std_logic_vector(15 downto 0);
  signal reg2 : std_logic_vector(15 downto 0);
  signal reg3 : std_logic_vector(15 downto 0);
  signal reg4 : std_logic_vector(15 downto 0);
```

```
signal reg5 : std_logic_vector(15 downto 0);
  signal reg6 : std_logic_vector(15 downto 0);
  signal reg7 : std_logic_vector(15 downto 0);
  -- Clock period definitions
  constant Clk_period : time := 10 ns;
BEGIN
  -- Instantiate the Unit Under Test (UUT)
  uut: register_file PORT MAP (
         src_S0 => src_S0,
         src_S1 => src_S1,
         src_S2 => src_S2,
         des_A0 => des_A0,
         des_A1 => des_A1,
         des_A2 => des_A2,
         Clk => Clk,
         data_src => data_src,
         data => data,
         reg0 \Rightarrow reg0,
         reg1 => reg1,
         reg2 => reg2,
         reg3 => reg3,
         reg4 => reg4,
         reg5 => reg5,
         reg6 => reg6,
         reg7 => reg7
       );
  -- Clock process definitions
  Clk_process :process
  begin
     Clk <= '0';
     wait for Clk_period/2;
     Clk <= '1';
     wait for Clk_period/2;
  end process;
  -- Stimulus process
  stim_proc: process
  begin
     wait for 10ns;
        data <= x"FFFF";</pre>
        des_A0 <= '0';
        des_A1 <= '0';
        des_A2 <= '0';
        src_S0 <= '0';</pre>
        src_S0 <= '0';</pre>
        src_S0 <= '0';</pre>
     wait for 20ns;
```

```
data <= x"EEEE";</pre>
   des_A0 <= '0';
   des_A1 <= '0';
   des_A2 <= '1';
   src_S0 <= '0';</pre>
   src_S0 <= '0';</pre>
   src_S0 <= '1';</pre>
wait for 30ns;
   data <= x"DDDD";</pre>
   des_A0 <= '0';
   des_A1 <= '1';
   des_A2 <= '0';
   src_S0 <= '0';</pre>
   src_S0 <= '1';</pre>
   src_S0 <= '0';</pre>
wait for 40ns;
   data <= x"CCCC";</pre>
   des_A0 <= '0';
   des_A1 <= '1';
   des_A2 <= '1';
   src_S0 <= '0';</pre>
   src_S0 <= '1';</pre>
   src_S0 <= '1';</pre>
 wait for 50ns;
   data <= x"BBBB";</pre>
   des_A0 <= '1';
   des_A1 <= '0';
   des_A2 <= '0';
   src_S0 <= '1';</pre>
   src_S0 <= '0';</pre>
   src_S0 <= '0';</pre>
wait for 60ns;
   data <= x"AAAA";</pre>
   des_AO <= '1';
   des_A1 <= '0';
   des_A2 <= '1';
   src_S0 <= '1';</pre>
   src_S0 <= '0';</pre>
   src_S0 <= '1';</pre>
wait for 70ns;
   data <= x"9999";
   des_A0 <= '1';
   des_A1 <= '1';
```

des\_A2 <= '0';

```
src_S0 <= '1';
src_S0 <= '1';
src_S0 <= '0';

wait for 80ns;
data <= x"0000";
des_A0 <= '1';
des_A1 <= '1';
des_A2 <= '1';
src_S0 <= '1';
src_S0 <= '1';
src_S0 <= '1';</pre>
```



# 2.3 REG8

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY test_reg8 IS
END test_reg8;
ARCHITECTURE behavior OF test_reg8 IS
   -- Component Declaration for the Unit Under Test (UUT)
   COMPONENT reg8
   PORT(
        load : IN std_logic;
        Clk : IN std_logic;
        D : IN std_logic_vector(15 downto 0);
        Q : OUT std_logic_vector(15 downto 0)
       );
   END COMPONENT;
  --Inputs
  signal load : std_logic := '0';
  signal Clk : std_logic := '0';
  signal D : std_logic_vector(15 downto 0) := (others => '0');
  signal Q : std_logic_vector(15 downto 0);
  -- Clock period definitions
  constant Clk_period : time := 10 ns;
BEGIN
  -- Instantiate the Unit Under Test (UUT)
  uut: reg8 PORT MAP (
         load => load,
         Clk => Clk,
         D \Rightarrow D,
         Q \Rightarrow Q
       );
  -- Clock process definitions
  Clk_process :process
  begin
     Clk <= '0';
     wait for Clk_period/2;
     Clk <= '1';
     wait for Clk_period/2;
  end process;
  -- Stimulus process
```

```
stim_proc: process
begin
wait for 10ns;
D <= x"FFFFF";
load <= '1';

wait for 10ns;
load <= '0';

wait for 10ns;
D<= x"AAAA";
load <= '1';

wait for 10ns;
end c= '1';</pre>
```



# 2.4 DECODER

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--USE ieee.numeric_std.ALL;
ENTITY test_decoder_3to8 IS
END test_decoder_3to8;
ARCHITECTURE behavior OF test_decoder_3to8 IS
   -- Component Declaration for the Unit Under Test (UUT)
   COMPONENT decoder_3to8
   PORT(
        A0 : IN std_logic;
        A1 : IN std_logic;
        A2 : IN std_logic;
        Q0 : OUT std_logic;
        Q1 : OUT std_logic;
        Q2 : OUT std_logic;
        Q3 : OUT std_logic;
        Q4 : OUT std_logic;
        Q5 : OUT std_logic;
        Q6 : OUT std_logic;
        Q7 : OUT std_logic
       );
   END COMPONENT;
  --Inputs
  signal A0 : std_logic := '0';
  signal A1 : std_logic := '0';
  signal A2 : std_logic := '0';
  --Outputs
  signal Q0 : std_logic;
  signal Q1 : std_logic;
  signal Q2 : std_logic;
  signal Q3 : std_logic;
  signal Q4 : std_logic;
  signal Q5 : std_logic;
  signal Q6 : std_logic;
  signal Q7 : std_logic;
BEGIN
  -- Instantiate the Unit Under Test (UUT)
  uut: decoder_3to8 PORT MAP (
         AO => AO,
         A1 \Rightarrow A1,
         A2 \Rightarrow A2
         QO \Rightarrow QO,
```

```
Q1 => Q1,
      Q2 \Rightarrow Q2,
      Q3 => Q3,
      Q4 \Rightarrow Q4,
      Q5 => Q5,
      Q6 \Rightarrow Q6
      Q7 => Q7
    );
-- Stimulus process
stim_proc: process
begin
 wait for 10ns;
 AO <= '0';
 A1 <= '0';
 A2 <= '0';
 wait for 10ns;
 AO <= '0';
 A1 <= '0';
 A2 <= '1';
 wait for 10ns;
 AO <= '0';
 A1 <= '1';
 A2 <= '0';
 wait for 10ns;
 AO <= '0';
 A1 <= '1';
 A2 <= '1';
 wait for 10ns;
 AO <= '1';
 A1 <= '0';
 A2 <= '0';
 wait for 10ns;
 AO <= '1';
 A1 <= '0';
 A2 <= '1';
 wait for 10ns;
 AO <= '1';
 A1 <= '1';
 A2 <= '0';
 wait for 10ns;
 AO <= '1';
 A1 <= '1';
 A2 <= '1';
end process;
```



# 2.5 MUX3

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY test_mux3_16bit IS
END test_mux3_16bit;
ARCHITECTURE behavior OF test_mux3_16bit IS
   COMPONENT mux3_16bit
   PORT(
        s : IN std_logic;
        In0 : IN std_logic_vector(15 downto 0);
        In1 : IN std_logic_vector(15 downto 0);
        Z : OUT std_logic_vector(15 downto 0)
       );
   END COMPONENT;
  --Inputs for the in0 and in1
  signal s : std_logic := '0';
  signal InO : std_logic_vector(15 downto 0) := (others => '0');
  signal In1 : std_logic_vector(15 downto 0) := (others => '0');
  --Outputs
  signal Z : std_logic_vector(15 downto 0);
  -- No clocks detected in port list. Replace <clock> below with
  -- appropriate port name
BEGIN
  -- Instantiate the Unit Under Test (UUT)
  uut: mux3_16bit PORT MAP (
         s => s,
         In0 \Rightarrow In0,
         In1 => In1,
         Z => Z
       );
  -- Signasl tested are here below
  stim_proc: process
  begin
     wait for 10ns;
     In0<= x"FFFF";</pre>
     In1<= X"AAAA";</pre>
     wait for 10ns;
     s <= '1';
     wait for 10ns;
```

```
s <= '0';
wait for 10ns;
s <= '0';
wait;
end process;</pre>
```



# 2.6 MUX8

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--USE ieee.numeric_std.ALL;
ENTITY test_mux8_16bit IS
END test_mux8_16bit;
ARCHITECTURE behavior OF test_mux8_16bit IS
   -- Component Declaration for the Unit Under Test (UUT)
   COMPONENT mux8_16bit
   PORT(
        S0 : IN std_logic;
        S1 : IN std_logic;
        S2 : IN std_logic;
        In0 : IN std_logic_vector(15 downto 0);
        In1 : IN std_logic_vector(15 downto 0);
        In2 : IN std_logic_vector(15 downto 0);
        In3 : IN std_logic_vector(15 downto 0);
        In4 : IN std_logic_vector(15 downto 0);
        In5 : IN std_logic_vector(15 downto 0);
        In6 : IN std_logic_vector(15 downto 0);
        In7 : IN std_logic_vector(15 downto 0);
        Z : OUT std_logic_vector(15 downto 0)
       );
   END COMPONENT;
  --Inputs
  signal S0 : std_logic := '0';
  signal S1 : std_logic := '0';
  signal S2 : std_logic := '0';
  signal In0 : std_logic_vector(15 downto 0) := (others => '0');
  signal In1 : std_logic_vector(15 downto 0) := (others => '0');
  signal In2 : std_logic_vector(15 downto 0) := (others => '0');
  signal In3 : std_logic_vector(15 downto 0) := (others => '0');
  signal In4 : std_logic_vector(15 downto 0) := (others => '0');
  signal In5 : std_logic_vector(15 downto 0) := (others => '0');
  signal In6 : std_logic_vector(15 downto 0) := (others => '0');
  signal In7 : std_logic_vector(15 downto 0) := (others => '0');
  --Outputs
  signal Z : std_logic_vector(15 downto 0);
BEGIN
  -- Instantiate the Unit Under Test (UUT)
  uut: mux8_16bit PORT MAP (
        SO \Rightarrow SO,
         S1 \Rightarrow S1,
```

```
S2 => S2,
       In0 \Rightarrow In0,
       In1 => In1,
       In2 => In2,
       In3 => In3,
       In4 \Rightarrow In4,
       In5 \Rightarrow In5,
       In6 \Rightarrow In6,
       In7 \Rightarrow In7,
       Z => Z
     );
-- Stimulus process
stim_proc: process
begin
   In0 <= x"FFFF";</pre>
   InO <= x"EEEE";</pre>
   InO <= x"DDDD";</pre>
   In0 <= x"CCCC";</pre>
   InO <= x"BBBB";</pre>
   InO <= x"AAAA";</pre>
   In0 <= x"9999";</pre>
   In0 <= x"0000";</pre>
   wait for 10ns;
   SO <= '0';
   S1 <= '0';
   S2 <= '0';
   wait for 10ns;
   SO <= '0';
   S1 <= '0';
   S2 <= '1';
   wait for 10ns;
   SO <= '0';
   S1 <= '1';
   S2 <= '0';
   wait for 10ns;
   SO <= '0';
   S1 <= '1';
   S2 <= '1';
   wait for 10ns;
   SO <= '1';
   S1 <= '0';
   S2 <= '0';
   wait for 10ns;
   SO <= '1';
   S1 <= '0';
   S2 <= '1';
```

```
wait for 10ns;
S0 <= '1';
S1 <= '1';
S2 <= '0';

wait for 10ns;
S0 <= '1';
S1 <= '1';
S2 <= '1';
end process;</pre>
```

