# FVF Based OTA

| Subham Pal           | National Institute of Technology(NIT), Durgapur, India                         |
|----------------------|--------------------------------------------------------------------------------|
| Ekadanta Soedarmadji | West Los Angeles College                                                       |
| Shubham Kumar        | Texas Instruments, India Indian Institute of Technology(IIT), Kharagpur, India |

Team: Analog Vibes

### Contents

- 1) Problem Statement and Motivation
- 2) FVF Based OTA
  - a) Overview
  - b) Sizing Constraints
- 3) Sizing Scripts
- 4) Schematic Testbenches and Simulation Results
- 5) P-cells Breakup
- 6) Placement & Routing of p-cell instances
- 7) Post Layout Simulations
- 8) Conclusion & Comments
- 9) Acknowledgement
- 10) References

## 1. Problem Statement & Motivation



Figure 1: Slewing and Static Power Tradeoff

Figure 2: Breaking the Slewing and Static Power Tradeoff



Figure 3: CMRR Reinstated ©



Figure 4: FVFs as Tail Voltage Source

## 2. FVF Based OTA: Overview & Sizing Constraints



## 3. Sizing Scripts using LUTs

#### **Overview of Design Choices using Sizing Scripts**

- 1. Choice of Optimal Gm/ID (A good starting choice is @ max{ $\frac{g_m}{I_d} \times f_T$ })
- 2. Choice of L for Gm/Gds for a given Gm/Id
- 3. Choice of Power Consumption
- 4. Stability Constraints
- 5. DC Biasing Constraints

#### **Device Choices**

1. PMOS: 1.8V LVT

(PMOS SVT was not chosen due to model inconsistencies)

2. NMOS: 1.8V SVT

#### **Blocks Sized Using Scripts**

- 1. FVF
- 2. OTA
- 3. Low Voltage Current Mirror

(Few Transistors were oversized based on simulation results for Flicker Noise / Offset)

## 4. Schematic and Testbenches



### 4. Schematic Testbenches and Simulation Results

Cross Corner PVT variations were automated using CACE Load Cap used for OTA: 80pF

| Parameter                     | Tool    | Result         | Min Limit | Min Value     | Typ Target | Typ Value     | Max Limit | Max Value      | Status |
|-------------------------------|---------|----------------|-----------|---------------|------------|---------------|-----------|----------------|--------|
| DC gain                       | ngspice | A0             | any       | 40.062 dB     | any        | 44.987 dB     | any       | 52.226 dB      | Pass V |
| Unity Gain Frequency          | ngspice | UGF            | any       | 417097.000 Hz | any        | 826089.000 Hz | any       | 2059780.000 Hz | Pass - |
| Phase Margin                  | ngspice | PM             | any       | 86.774°       | any        | 89.349°       | any       | 90.115°        | Pass V |
| DC CMRR                       | ngspice | CMRR_DC        | any       | -84.205 dB    | any        | -55.444 dB    | any       | -41.906 dB     | Pass - |
| DC PSRR                       | ngspice | PSRR_DC        | any       | -68.171 dB    | any        | -51.774 dB    | any       | -48.202 dB     | Pass V |
| HD2 at 0.8V(p-p), 1kHz        | ngspice | HD2            | any       | 32.874 dB     | any        | 47.843 dB     | any       | 65.088 dB      | Pass   |
| HD3 at 0.8V(p-p), 1kHz        | ngspice | HD3            | any       | 38.746 dB     | any        | 53.906 dB     | any       | 76.419 dB      | Pass - |
| Noise:Vin(rms) (1kHz to 1MHz) | ngspice | vin_noi_rms    | any       | 45.164 uVrms  | any        | 57.088 uVrms  | any       | 77.765 uVrms   | Pass   |
| Rise Slew Rate                | ngspice | rise_slew      | any       | 3.273 V/us    | any        | 4.498 V/us    | any       | 7.482 V/us     | Pass - |
| Fall Slew Rate                | ngspice | fall_slew      | any       | 2.147 V/us    | any        | 3.240 V/us    | any       | 5.228 V/us     | Pass V |
| Total Static Power            | ngspice | power_tot      | any       | 169.306 uW    | any        | 183.448 uW    | any       | 198.997 uW     | Pass - |
| Power - OTA Core              | ngspice | power_ota_core | any       | 101.369 uW    | any        | 111.447 uW    | any       | 122.915 uW     | Pass   |
| Power - OTA Bias              | ngspice | power_ota_bias | any       | 67.924 uW     | any        | 72.003 uW     | any       | 76.082 uW      | Pass   |
|                               |         |                |           |               |            |               |           |                |        |

Better Slew performance achieved! (Compared to tail current source based)

## 5. P-cell Breakup



#### **Pcell Breakup**

- 1. FVF
- 2. Low Voltage Current Mirror
- 3. Input Pair
- 4. Current Mirror
- 5. Interdigitated fets

# 5. P-cell Breakup

**Current Mirror** 



#### **Transmission Gate**



## 6. Placement & Routing: Final OTA



## 7. Post Layout Simulation Results

PEX Performed Using Magic Terminal

Extracted Netlist used for cross corner simulations, automated with CACE

| Parameter                     | Tool    | Result      | Min Limit | Min Value     | Typ Target | Typ Value      | Max Limit | Max Value      | Status |
|-------------------------------|---------|-------------|-----------|---------------|------------|----------------|-----------|----------------|--------|
| DC gain                       | ngspice | A0          | any       | 40.469 dB     | any        | 46.984 dB      | any       | 59.084 dB      | Pass V |
| Unity Gain Frequency          | ngspice | UGF         | any       | 436845.000 Hz | any        | 1007410.000 Hz | any       | 4433840.000 Hz | Pass V |
| Phase Margin                  | ngspice | PM          | any       | 76.171 °      | any        | 88.659°        | any       | 90.022°        | Pass V |
| DC CMRR                       | ngspice | CMRR_DC     | any       | -75.288 dB    | any        | -54.392 dB     | any       | -40.354 dB     | Pass V |
| DC PSRR                       | ngspice | PSRR_DC     | any       | -72.218 dB    | any        | -51.392 dB     | any       | -47.730 dB     | Pass V |
| HD2 at 0.8V(p-p), 1kHz        | ngspice | HD2         | any       | 33.533 dB     | any        | 49.020 dB      | any       | 68.631 dB      | Pass V |
| HD3 at 0.8V(p-p), 1kHz        | ngspice | HD3         | any       | 39.391 dB     | any        | 55.518 dB      | any       | 74.751 dB      | Pass V |
| Noise:Vin(rms) (1kHz to 1MHz) | ngspice | vin_noi_rms | any       | 45.888 uVrms  | any        | 56.984 uVrms   | any       | 78.563 uVrms   | Pass   |
| Rise Slew Rate                | ngspice | rise_slew   | any       | 3.494 V/us    | any        | 5.030 V/us     | any       | 8.066 V/us     | Pass V |
| Fall Slew Rate                | ngspice | fall_slew   | any       | 2.195 V/us    | any        | 3.368 V/us     | any       | 5.424 V/us     | Pass - |
| Total Static Power            | ngspice | power_tot   | any       | 169.622 uW    | any        | 183.604 uW     | any       | 198.993 uW     | Pass   |

Load Cap used for OTA: 80pF

Better Slew performance achieved! (Compared to tail current source based)

### 8. Conclusion & Comments

A FVF based OTA is successfully designed to achieve higher slew rate at lower Static Power consumption, without compromising with other parameters such as CMRR, PSRR, Linearity, Noise, etc.

#### Comments:

- 1. Issues faced while making generic p-cell
  - i. C-route adds a single via (had to hardcode additional vias at few places)
  - ii. DRC errors with certain parameters... need more time to make it generic
- 2. Issues while LVS and DRC using Glayout
  - i. Works with Docker installation, but not with direct installation... (rpt files not found)
  - ii. Gives the same error sometimes in docker environment as well...
- 3. Few of Extracted Results are better than schematic sims ?? (Can't see extracted Resistor...)

## 8. Acknowledgement

Sincere thanks to Mehdi Saligane & Glayout Team, David Mitchell Bailey for much need technical support. Grateful to Chipathon 2024 team for tutorials & lectures.

Open Source Tools/Frameworks Used: Xschem, Ngspice, CACE, Glayout, Magic, Klayout, Pygmid, Netgen

### 9. References

- R. G. Carvajal et al., "The flipped voltage follower: a useful cell for low-voltage low-power circuit design," in IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 52, no. 7, pp. 1276-1291, July 2005, doi: 10.1109/TCSI.2005.851387.
- 2. A. J. Lopez-Martin, S. Baswa, Jaime Ramirez-Angulo and R. G. Carvajal, "Low-Voltage Super class AB CMOS OTA cells with very high slew rate and power efficiency," in IEEE Journal of Solid-State Circuits, vol. 40, no. 5, pp. 1068-1077, May 2005, doi: 10.1109/JSSC.2005.845977.