

Fig. 12-1 Memory Hierarchy

M. Morris Mano & Charles R. Kime



Fig. 12-2 Example of Memory Hierarchy

M. Morris Mano & Charles R. Kime



M. Morris Mano & Charles R. Kime

Fig. 12-3 Direct Mapped Cache



© 2001 Prentice Hall, Inc. M. Morris Mano & Charles R. Kime

12-4

Fig. 12-4 Fully Associative Cache



© 2001 Prentice Hall, Inc.

Fig. 12-5 Associative Memory for 4-bit Tags

M. Morris Mano & Charles R. Kime



© 2001 Prentice Hall, Inc. Fig. 12-6 Two-way Set-associative Cache

M. Morris Mano & Charles R. Kime

12-6

LOGIC AND COMPUTER DESIGN FUNDAMENTALS, 2e, Updated.



Fig. 12-7 Partial Hardware Block Diagram for Set-associative Cache

M. Morris Mano & Charles R. Kime



Fig. 12-8 Set-associative Cache with 4-word Lines

M. Morris Mano & Charles R. Kime



Fig. 12-9 Detailed Block Diagram for 256K Cache

M. Morris Mano & Charles R. Kime



Fig. 12-10 256K Cache: Read and Write Operations

M. Morris Mano & Charles R. Kime



Fig. 12-11 Virtual and Physical Address Fields and Mapping

M. Morris Mano & Charles R. Kime

<sup>© 2001</sup> Prentice Hall, Inc.



Fig. 12-12 Format for Page Table Entries

M. Morris Mano & Charles R. Kime



Fig. 12-13 Example of Page Table Structure

M. Morris Mano & Charles R. Kime

## Virtual Address from CPU



Physical address to main memory

Fig. 12-14 Example of Translation Lookaside Buffer

© 2001 Prentice Hall, Inc.

M. Morris Mano & Charles R. Kime