## The Von Neumann Computer Model

- Partitioning of the computing engine into components:
  - Central Processing Unit (CPU): Control Unit (instruction decode, sequencing of operations), Datapath (registers, arithmetic and logic unit, buses).
  - Memory: Instruction and operand storage.
  - Input/Output (I/O) sub-system: I/O bus, interfaces, devices.
  - The stored program concept: Instructions from an instruction set are fetched from a common memory and executed one at a time



### **Generic CPU Machine Instruction Execution Steps**



## **Hardware Components of Any Computer**

Five classic components of all computers:

1. Control Unit; 2. Datapath; 3. Memory; 4. Input; 5. Output



**Processor** 



# **CPU Organization**

### Datapath Design:

- Capabilities & performance characteristics of principal Functional Units (FUs):
  - (e.g., Registers, ALU, Shifters, Logic Units, ...)
- Ways in which these components are interconnected (buses connections, multiplexors, etc.).
- How information flows between components.

### • Control Unit Design:

- Logic and means by which such information flow is controlled.
- Control and coordination of FUs operation to realize the targeted Instruction Set Architecture to be implemented (can either be implemented using a finite state machine or a microprogram).
- Hardware description with a suitable language, possibly using Register Transfer Notation (RTN).

# Recent Trends in Computer Design

- The cost/performance ratio of computing systems have seen a steady decline due to advances in:
  - Integrated circuit technology: decreasing feature size, 1
    - Clock rate improves roughly proportional to improvement in I
    - Number of transistors improves proportional to  $1^2$  (or faster).
  - Architectural improvements in CPU design.
- Microprocessor systems directly reflect IC improvement in terms of a yearly 35 to 55% improvement in performance.
- Assembly language has been mostly eliminated and replaced by other alternatives such as C or C++
- Standard operating Systems (UNIX, NT) lowered the cost of introducing new architectures.
- Emergence of RISC architectures and RISC-core architectures.
- Adoption of quantitative approaches to computer design based on empirical performance observations.

## 1988 Computer Food Chain





Massively Parallel Processors



supercomputer

computer

## 1997 Computer Food Chain



# **Processor Performance Trends**

Mass-produced microprocessors a cost-effective high-performance replacement for custom-designed mainframe/minicomputer CPUs



# Microprocessor Performance 1987-97



# Microprocessor Frequency Trend



- Frequency doubles each generation
- Number of gates/clock reduce by 25%

# Microprocessor Transistor Count Growth Rate



Alpha 21264: 15 million

Pentium Pro: 5.5 million

PowerPC 620: 6.9 million

Alpha 21164: 9.3 million

Sparc Ultra: 5.2 million

#### Moore's Law:

2X transistors/Chip Every 1.5 years

### **Increase of Capacity of VLSI Dynamic RAM Chips**



## Microprocessor Cost Drop Over Time Example: Intel PIII



### **DRAM Cost Over Time**



# Recent Technology Trends (Summary)

| <u>Capacity</u> |               | Speed (latency) |  |
|-----------------|---------------|-----------------|--|
| Logic           | 2x in 3 years | 2x in 3 years   |  |
| DRAM            | 4x in 3 years | 2x in 10 years  |  |
| Disk            | 4x in 3 years | 2x in 10 years  |  |

## Computer Technology Trends: Evolutionary but Rapid Change

#### Processor:

- 2X in speed every 1.5 years; 100X performance in last decade.

### • Memory:

- DRAM capacity: > 2x every 1.5 years; 1000X size in last decade.
- Cost per bit: Improves about 25% per year.

#### • Disk:

- Capacity: > 2X in size every 1.5 years.
- Cost per bit: Improves about 60% per year.
- 200X size in last decade.
- Only 10% performance improvement per year, due to mechanical limitations.

### Expected State-of-the-art PC by end of year 2003:

- Processor clock speed: > 3400 MegaHertz (3.4 GigaHertz)
- Memory capacity: > 4000 MegaByte (4 GigaBytes)
- Disk capacity: > 300 GigaBytes (0.3 TeraBytes)

# A Simplified View of The Software/Hardware Hierarchical Layers



# A Hierarchy of Computer Design

| Level    | l Name           | Modules                     | Primitives                   | <b>Descriptive Media</b> |
|----------|------------------|-----------------------------|------------------------------|--------------------------|
| 1        | Electronics      | Gates, FF's                 | Transistors, Resistors, etc. | Circuit Diagrams         |
| 2        | Logic            | Registers, ALU's            | Gates, FF's                  | Logic Diagrams           |
| 3        | Organization     | <b>Processors, Memories</b> | Registers, ALU's             | Register Transfer        |
| Lov      | w Level - Hardy  | vare                        |                              | Notation (RTN)           |
|          |                  |                             |                              |                          |
| 4 Mi     | croprogrammi     | ng Assembly Language        | Microinstructions            | Microprogram             |
|          | Firmware         |                             |                              |                          |
| 5 A      | ssembly langua   | ge OS Routines              | Assembly language            | Assembly Language        |
| p        | orogramming      |                             | Instructions                 | Programs                 |
| 6 P      | rocedural        | Applications                | <b>OS Routines</b>           | High-level Language      |
| P        | rogramming       | Drivers                     | <b>High-level Languages</b>  | Programs                 |
| 7        | Application      | Systems                     | <b>Procedural Constructs</b> | <b>Problem-Oriented</b>  |
| <u> </u> |                  |                             |                              | Programs                 |
| Hi       | gh Level - Softv | vare                        |                              |                          |
|          |                  |                             | EEC                          | CC551 - Shaaban 📙        |

#18 Lec # 1 Winter 2003 12-1-2003

# **Hierarchy of Computer Architecture**

**High-Level Language Programs** 



#19 Lec # 1 Winter 2003 12-1-2003

### Computer Architecture Vs. Computer Organization

- The term Computer architecture is sometimes erroneously restricted to computer instruction set design, with other aspects of computer design called implementation
- More accurate definitions:
  - Instruction set architecture (ISA): The actual programmervisible instruction set and serves as the boundary between the software and hardware.
  - Implementation of a machine has two components:
    - Organization: includes the high-level aspects of a computer's design such as: The memory system, the bus structure, the internal CPU unit which includes implementations of arithmetic, logic, branching, and data transfer operations.
    - Hardware: Refers to the specifics of the machine such as detailed logic design and packaging technology.
- In general, Computer Architecture refers to the above three aspects: Instruction set architecture, organization, and hardware.

# Computer Architecture's Changing Definition

- 1950s to 1960s: Computer Architecture Course = Computer Arithmetic.
- 1970s to mid 1980s: Computer Architecture Course = Instruction Set Design, especially ISA appropriate for compilers.
- 1990s:
   Computer Architecture Course = Design of CPU,
   memory system, I/O system, Multiprocessors.

# The Task of A Computer Designer

- Determine what attributes that are important to the design of the new machine.
- Design a machine to maximize performance while staying within cost and other constraints and metrics.
- It involves more than instruction set design.
  - Instruction set architecture.
  - CPU Micro-Architecture.
  - Implementation.
- Implementation of a machine has two components:
  - Organization.
  - Hardware.

# **Recent Architectural Improvements**

- Increased optimization and utilization of cache systems.
- Memory-latency hiding techniques.
- Optimization of pipelined instruction execution.
- Dynamic hardware-based pipeline scheduling.
- Improved handling of pipeline hazards.
- Improved hardware branch prediction techniques.
- Exploiting Instruction-Level Parallelism (ILP) in terms of multiple-instruction issue and multiple hardware functional units.
- Inclusion of special instructions to handle multimedia applications.
- High-speed bus designs to improve data transfer rates.

#### **Current Computer Architecture Topics** Input/Output and Storage Disks, WORM, Tape **RAID Emerging Technologies** Interleaving DRAM **Bus protocols** Coherence, Memory L2 Cache Bandwidth, Hierarchy Latency L1 Cache Addressing, **VLSI** Protection, **Exception Handling Instruction Set Architecture** Pipelining, Hazard Resolution, Superscalar, — Pipelining and Instruction Reordering, Branch Prediction, Speculation, Level Parallelism (ILP) VLIW, Vector, DSP, ... Thread Level Parallelism (TLB) Multiprocessing,

Simultaneous CPU Multi-threading EECC551 - Shaaban

# Computer Performance Evaluation: Cycles Per Instruction (CPI)

• Most computers run synchronously utilizing a CPU clock running at a constant clock rate:

where: Clock rate = 1 / clock cycle

- A computer machine instruction is comprised of a number of elementary or micro operations which vary in number and complexity depending on the instruction and the exact CPU organization and implementation.
  - A micro operation is an elementary hardware operation that can be performed during one clock cycle.
  - This corresponds to one micro-instruction in microprogrammed CPUs.
  - Examples: register operations: shift, load, clear, increment, ALU operations: add , subtract, etc.
- Thus a single machine instruction may take one or more cycles to complete termed as the Cycles Per Instruction (CPI).

# Computer Performance Measures: Program Execution Time

- For <u>a specific program</u> compiled to run on <u>a specific machine</u> "A", the following parameters are provided:
  - The total instruction count of the program.
  - The average number of cycles per instruction (average CPI).
  - Clock cycle of machine "A"
- How can one measure the performance of this machine running this program?
  - Intuitively the machine is said to be faster or has better performance running this program if the total execution time is shorter.
  - Thus the inverse of the total measured program execution time is a possible performance measure or metric:

 $Performance_A = 1 / Execution Time_A$ 

How to compare performance of different machines?

What factors affect performance? How to improve performance?

# Measuring Performance

For a specific program or benchmark running on machine x:

Performance =  $1 / Execution Time_x$ 

• To compare the performance of machines X, Y, executing specific code:

 $n = Execution_y / Execution_x$ 

= Performance<sub>x</sub>/Performance<sub>y</sub>

- System performance refers to the performance and elapsed time measured on an unloaded machine.
- CPU Performance refers to user CPU time on an unloaded system.
- Example:

For a given program:

**Execution time on machine A:** Execution A = 1 second

Execution time on machine B: Execution<sub>B</sub> = 10 seconds

 $Performance_A / Performance_B = Execution Time_B / Execution Time_A = 10 / 1 = 10$ 

The performance of machine A is 10 times the performance of machine B when running this program, or: Machine A is said to be 10 times faster than machine B when running this program.

#27 Lec # 1 Winter 2003 12-1-2003

# **CPU Performance Equation**

**CPU** time = **CPU** clock cycles for a program

X Clock cycle time

or:

CPU time = CPU clock cycles for a program / clock rate

**CPI** (clock cycles per instruction):

CPI = CPU clock cycles for a program / I

where I is the instruction count.

### **CPU Execution Time: The CPU Equation**

- A program is comprised of a number of instructions, I
  - Measured in: instructions/program
- The average instruction takes a number of cycles per instruction (CPI) to be completed.
  - Measured in: cycles/instruction
- CPU has a fixed clock cycle time C = 1/clock rate
  - Measured in: seconds/cycle
- CPU execution time is the product of the above three parameters as follows:

# **CPU Execution Time**

For a given program and machine:

**CPI** = Total program execution cycles / Instructions count

 $\rightarrow$  CPU clock cycles = Instruction count x CPI

**CPU** execution time =

- = CPU clock cycles x Clock cycle
- = Instruction count x CPI x Clock cycle
- = I x CPI x C

# **CPU Execution Time: Example**

- A Program is running on a specific machine with the following parameters:
  - Total instruction count: 10,000,000 instructions
  - Average CPI for the program: 2.5 cycles/instruction.
  - CPU clock rate: 200 MHz.
- What is the execution time for this program:

```
CPU time= Seconds= Instructions x Cyclesx SecondsProgramProgramInstructionCycle
```

**CPU** time = Instruction count x CPI x Clock cycle

- = 10,000,000 x 2.5 x 1/clock rate
- $= 10,000,000 x 2.5 x 5x10^{-9}$
- = .125 seconds

# **Aspects of CPU Execution Time**

CPU Time = Instruction count x CPI x Clock cycle



## **Factors Affecting CPU Performance**

CPU time = Seconds = Instructions x Cycles x Seconds
Program Program Instruction Cycle

|         |                             | Instruction<br>Count I | CPI | Clock Cycle C |
|---------|-----------------------------|------------------------|-----|---------------|
| -       | Program                     | X                      | X   |               |
| Archite | Compiler                    | X                      | X   |               |
|         | cruction Set<br>cture (ISA) | X                      | X   |               |
|         | rganization                 |                        | X   | X             |
|         | Гесhnology                  |                        |     | X             |

# Performance Comparison: Example

- From the previous example: A Program is running on a specific machine with the following parameters:
  - Total instruction count: 10,000,000 instructions
  - Average CPI for the program: 2.5 cycles/instruction.
  - CPU clock rate: 200 MHz.
- Using the same program with these changes:
  - A new compiler used: New instruction count 9,500,000

**New CPI: 3.0** 

- Faster CPU implementation: New clock rate = 300 MHZ
- What is the speedup with the changes?

Speedup = 
$$(10,000,000 \times 2.5 \times 5x10^{-9}) / (9,500,000 \times 3 \times 3.33x10^{-9})$$
  
=  $.125 / .095 = 1.32$   
or 32 % faster after changes.

# **Instruction Types & CPI**

• Given a program with n types or classes of instructions with the following characteristics:

 $C_i$  = Count of instructions of type<sub>i</sub>  $CPI_i$  = Cycles per instruction for type<sub>i</sub>

Then:

**CPI** = **CPU** Clock Cycles / Instruction Count I

Where:

$$CPU \ clock \ cycles = \sum_{i=1}^{n} (CPI_i \times C_i)$$

Instruction Count  $I = SC_i$ 

## **Instruction Types And CPI: An Example**

• An instruction set has three instruction classes:

| <b>Instruction class</b> | <b>CPI</b> |
|--------------------------|------------|
| A                        | 1          |
| В                        | 2          |
| C                        | 3          |

• Two code sequences have the following instruction counts:

|                      | Instruction counts for instruction class |   |              |
|----------------------|------------------------------------------|---|--------------|
| <b>Code Sequence</b> | ${f A}$                                  | В | $\mathbf{C}$ |
| 1                    | 2                                        | 1 | 2            |
| 2                    | 4                                        | 1 | 1            |

- CPU cycles for sequence 1 = 2 x 1 + 1 x 2 + 2 x 3 = 10 cycles
   CPI for sequence 1 = clock cycles / instruction count
   = 10 /5 = 2
- CPU cycles for sequence 2 = 4 x 1 + 1 x 2 + 1 x 3 = 9 cycles
   CPI for sequence 2 = 9 / 6 = 1.5

# **Instruction Frequency & CPI**

• Given a program with *n* types or classes of instructions with the following characteristics:

 $C_i$  = Count of instructions of type<sub>i</sub>

 $CPI_i$  = Average cycles per instruction of type<sub>i</sub>

 $F_i = Frequency of instruction type_i$ 

= C<sub>i</sub>/total instruction count

#### Then:

$$CPI = \sum_{i=1}^{n} (CPI_{i} \times F_{i})$$

# Instruction Type Frequency & CPI: A RISC Example

Base Machine (Reg / Reg)

| Ор     | Freq, F <sub>i</sub> | CPI <sub>i</sub> | CPI <sub>i</sub> x F <sub>i</sub> | % Time |
|--------|----------------------|------------------|-----------------------------------|--------|
| ALU    | 50%                  | 1                | .5                                | 23%    |
| Load   | 20%                  | 5                | 1.0                               | 45%    |
| Store  | 10%                  | 3                | .3                                | 14%    |
| Branch | 20%                  | 2                | .4                                | 18%    |

**Typical Mix** 

$$CPI = \sum_{i=1}^{n} (CPI_{i} \times F_{i})$$

$$\mathbf{CPI} = .5 \times 1 + .2 \times 5 + .1 \times 3 + .2 \times 2 = 2.2$$

# **Metrics of Computer Performance**



Each metric has a purpose, and each can be misused.

### **Choosing Programs To Evaluate Performance**

Levels of programs or benchmarks that could be used to evaluate performance:

- Actual Target Workload: Full applications that run on the target machine.
- Real Full Program-based Benchmarks:
  - Select a specific mix or suite of programs that are typical of targeted applications or workload (e.g SPEC95, SPEC CPU2000).
- Small "Kernel" Benchmarks:
  - Key computationally-intensive pieces extracted from real programs.
    - Examples: Matrix factorization, FFT, tree search, etc.
  - Best used to test specific aspects of the machine.
- Microbenchmarks:
  - Small, specially written programs to isolate a specific aspect of performance characteristics: Processing: integer, floating point, local memory, input/output, etc.

# **Types of Benchmarks**

#### **Pros**

Representative

**Actual Target Workload** 

#### Cons

- Very specific.
- Non-portable.
- Complex: Difficult to run, or measure.

- Portable.
- Widely used.
- Measurements useful in reality.

Full Application Benchmarks

- Less representative than actual workload.

 Easy to run, early in the design cycle.

 Identify peak performance and potential bottlenecks. Small "Kernel" **Benchmarks** 

Microbenchmarks

- Easy to "fool" by designing hardware to run them well.
- Peak performance results may be a long way from real application performance

# SPEC: System Performance Evaluation Cooperative

The most popular and industry-standard set of CPU benchmarks.

- **SPECmarks**, 1989:
  - 10 programs yielding a single number ("SPECmarks").
- SPEC92, 1992:
  - SPECInt92 (6 integer programs) and SPECfp92 (14 floating point programs).
- SPEC95, 1995:
  - SPECint95 (8 integer programs):
    - go, m88ksim, gcc, compress, li, ijpeg, perl, vortex
  - SPECfp95 (10 floating-point intensive programs):
    - tomcatv, swim, su2cor, hydro2d, mgrid, applu, turb3d, apsi, fppp, wave5
  - Performance relative to a Sun SuperSpark I (50 MHz) which is given a score of SPECint95 = SPECfp95 = 1
- SPEC CPU2000, 1999:
  - CINT2000 (11 integer programs). CFP2000 (14 floating-point intensive programs)
  - Performance relative to a Sun Ultra5\_10 (300 MHz) which is given a score of SPECint2000 = SPECfp2000 = 100
     EECC551 Shaaban

### **SPEC CPU2000 Programs**

|                 |              |            | 8                                                     |  |
|-----------------|--------------|------------|-------------------------------------------------------|--|
|                 | Benchmark    | Language   | Descriptions                                          |  |
|                 | 164.gzip     | C          | Compression                                           |  |
|                 | 175.vpr      | C          | FPGA Circuit Placement and Routing                    |  |
|                 | 176.gcc      | C          | C Programming Language Compiler                       |  |
|                 | 181.mcf      | C          | Combinatorial Optimization                            |  |
|                 | 186.crafty   | C          | Game Playing: Chess                                   |  |
| <b>CINT2000</b> | 197.parser   | C          | Word Processing                                       |  |
| (Integer)       | 252.eon      | C++        | Computer Visualization                                |  |
| (8- )           | 253.perlbmk  | C          | PERL Programming Language                             |  |
|                 | 254.gap      | C          | Group Theory, Interpreter                             |  |
|                 | 255.vortex   | C          | <b>Object-oriented Database</b>                       |  |
|                 | 256.bzip2    | C          | Compression                                           |  |
|                 | 300.twolf    | C          | Place and Route Simulator                             |  |
|                 | 168.wupwise  | Fortran 77 | Physics / Quantum Chromodynamics                      |  |
|                 | 171.swim     | Fortran 77 | Shallow Water Modeling                                |  |
|                 | 172.mgrid    | Fortran 77 | Multi-grid Solver: 3D Potential Field                 |  |
|                 | 173.applu    | Fortran 77 | Parabolic / Elliptic Partial Differential Equations   |  |
|                 | 177.mesa     | C          | 3-D Graphics Library                                  |  |
| <b>CFP2000</b>  | 178.galgel   | Fortran 90 | Computational Fluid Dynamics                          |  |
| (Floating       | 179.art      | C          | Image Recognition / Neural Networks                   |  |
| Point)          | 183.equake   | C          | Seismic Wave Propagation Simulation                   |  |
| 1 01110)        | 187.facerec  | Fortran 90 | <b>Image Processing: Face Recognition</b>             |  |
|                 | 188.ammp     | C          | Computational Chemistry                               |  |
|                 | 189.lucas    | Fortran 90 | <b>Number Theory / Primality Testing</b>              |  |
|                 | 191.fma3d    | Fortran 90 | Finite-element Crash Simulation                       |  |
|                 | 200.sixtrack | Fortran 77 | <b>High Energy Nuclear Physics Accelerator Design</b> |  |
|                 | 301.apsi     | Fortran 77 | Meteorology: Pollutant Distribution                   |  |
|                 |              |            | EECC551 - Shaahan                                     |  |

Source: http://www.spec.org/osg/cpu2000/

| <b>Top 20 SPEC CPU2000 Results</b> | (As of March 2002) |
|------------------------------------|--------------------|
|------------------------------------|--------------------|

| Top 20 SPECint2000 |      |                   |          | Top 20 SPECfp20 | 000  | ĺ                 |         |         |
|--------------------|------|-------------------|----------|-----------------|------|-------------------|---------|---------|
| #                  | MHz  | Processor         | int peak | int base        | MHz  | Processor         | fp peak | fp base |
| 1                  | 1300 | POWER4            | 814      | 790             | 1300 | POWER4            | 1169    | 1098    |
| 2                  | 2200 | Pentium 4         | 811      | 790             | 1000 | Alpha 21264C      | 960     | 776     |
| 3                  | 2200 | Pentium 4 Xeon    | 810      | 788             | 1050 | UltraSPARC-III Cu | 827     | 701     |
| 4                  | 1667 | Athlon XP         | 724      | 697             | 2200 | Pentium 4 Xeon    | 802     | 779     |
| 5                  | 1000 | Alpha 21264C      | 679      | 621             | 2200 | Pentium 4         | 801     | 779     |
| 6                  | 1400 | Pentium III       | 664      | 648             | 833  | Alpha 21264B      | 784     | 643     |
| 7                  | 1050 | UltraSPARC-III Cu | 610      | 537             | 800  | Itanium           | 701     | 701     |
| 8                  | 1533 | Athlon MP         | 609      | 587             | 833  | Alpha 21264A      | 644     | 571     |
| 9                  | 750  | PA-RISC 8700      | 604      | 568             | 1667 | Athlon XP         | 642     | 596     |
| 10                 | 833  | Alpha 21264B      | 571      | 497             | 750  | PA-RISC 8700      | 581     | 526     |
| 11                 | 1400 | Athlon            | 554      | 495             | 1533 | Athlon MP         | 547     | 504     |
| 12                 | 833  | Alpha 21264A      | 533      | 511             | 600  | MIPS R14000       | 529     | 499     |
| 13                 | 600  | MIPS R14000       | 500      | 483             | 675  | SPARC64 GP        | 509     | 371     |
| 14                 | 675  | SPARC64 GP        | 478      | 449             | 900  | UltraSPARC-III    | 482     | 427     |
| 15                 | 900  | UltraSPARC-III    | 467      | 438             | 1400 | Athlon            | 458     | 426     |
| 16                 | 552  | PA-RISC 8600      | 441      | 417             | 1400 | Pentium III       | 456     | 437     |
| 17                 | 750  | POWER RS64-IV     | 439      | 409             | 500  | PA-RISC 8600      | 440     | 397     |
| 18                 | 700  | Pentium III Xeon  | 438      | 431             | 450  | POWER3-II         | 433     | 426     |
| 19                 | 800  | Itanium           | 365      | 358             | 500  | Alpha 21264       | 422     | 383     |
| 20                 | 400  | MIPS R12000       | 353      | 328             | 400  | MIPS R12000       | 407     | 382     |
|                    |      |                   |          |                 |      | EECC551           | l - Sha | aban  - |

Source: http://www.aceshardware.com/SPECmine/top.jsp

#44 Lec # 1 Winter 2003 12-1-2003

# Computer Performance Measures : MIPS (Million Instructions Per Second)

• For a specific program running on a specific computer is a measure of millions of instructions executed per second:

```
MIPS = Instruction count / (Execution Time x 10^6)
```

- = Instruction count / (CPU clocks x Cycle time x  $10^6$ )
- = (Instruction count x Clock rate) / (Instruction count x CPI x  $10^6$ )
- = Clock rate / (CPI x  $10^6$ )
- Faster execution time usually means faster MIPS rating.
- Problems:
  - No account for instruction set used.
  - Program-dependent: A single machine does not have a single MIPS rating.
  - Cannot be used to compare computers with different instruction sets.
  - A higher MIPS rating in some cases may not mean higher performance or better execution time. i.e. due to compiler design variations.
     EECC551 Shaaban

# Compiler Variations, MIPS, Performance: An Example

• For the machine with instruction classes:

| <b>Instruction class</b> | CPI |
|--------------------------|-----|
| $\mathbf{A}$             | 1   |
| В                        | 2   |
| $\mathbf{C}$             | 3   |

• For a given program two compilers produced the following instruction counts:

| Instruction counts (in millions) |         |   |              |  |
|----------------------------------|---------|---|--------------|--|
| for each instruction class       |         |   | ion class    |  |
| Code from:                       | ${f A}$ | В | $\mathbf{C}$ |  |
| Compiler 1                       | 5       | 1 | 1            |  |
| Compiler 2                       | 10      | 1 | 1            |  |

• The machine is assumed to run at a clock rate of 100 MHz

### Compiler Variations, MIPS, Performance: An Example (Continued)

MIPS = Clock rate / (CPI x  $10^6$ ) = 100 MHz / (CPI x  $10^6$ )

**CPI = CPU execution cycles / Instructions count** 

CPU clock cycles = 
$$\sum_{i=1}^{n} (CPI_i \times C_i)$$

#### **CPU** time = Instruction count x **CPI** / Clock rate

#### • For compiler 1:

- 
$$CPI_1 = (5 \times 1 + 1 \times 2 + 1 \times 3) / (5 + 1 + 1) = 10 / 7 = 1.43$$

- $MIP_1 = 100 / (1.428 \times 10^6) = 70.0$
- CPU time<sub>1</sub> =  $((5 + 1 + 1) \times 10^6 \times 1.43) / (100 \times 10^6) = 0.10$  seconds

#### • For compiler 2:

- 
$$CPI_2 = (10 \times 1 + 1 \times 2 + 1 \times 3) / (10 + 1 + 1) = 15 / 12 = 1.25$$

- $MIP_2 = 100 / (1.25 \times 10^6) = 80.0$
- CPU time<sub>2</sub> =  $((10 + 1 + 1) \times 10^6 \times 1.25) / (100 \times 10^6) = 0.15$  seconds

# Computer Performance Measures: MFOLPS (Million FLOating-Point Operations Per Second)

- A floating-point operation is an addition, subtraction, multiplication, or division operation applied to numbers represented by a single or double precision floating-point representation.
- MFLOPS, for a specific program running on a specific computer, is a measure of millions of floating point-operation (megaflops) per second:

**MFLOPS** = Number of floating-point operations / (Execution time  $\times 10^6$ )

- A better comparison measure between different machines than MIPS.
- Program-dependent: Different programs have different percentages of floating-point operations present. i.e compilers have no such operations and yield a MFLOPS rating of zero.
- Dependent on the type of floating-point operations present in the program.

# Quantitative Principles of Computer Design

#### Amdahl's Law:

The performance gain from improving some portion of a computer is calculated by:

```
Speedup = Performance for entire task using the enhancement
Performance for the entire task without using the enhancement
```

```
or Speedup = Execution time without the enhancement

Execution time for entire task using the enhancement
```

# Performance Enhancement Calculations: Amdahl's Law

- The performance enhancement possible due to a given design improvement is limited by the amount that the improved feature is used
- Amdahl's Law:

Performance improvement or speedup due to enhancement E:

 Suppose that enhancement E accelerates a fraction F of the execution time by a factor S and the remainder of the time is unaffected then:

Execution Time with E = ((1-F) + F/S) X Execution Time without E Hence speedup is given by:

# Pictorial Depiction of Amdahl's Law

Enhancement E accelerates fraction F of execution time by a factor of S

**Before:** 

**Execution Time without enhancement E:** 



After:

**Execution Time with enhancement E:** 

### Performance Enhancement Example

• For the RISC machine with the following instruction mix given earlier:

| Ор     | Freq | Cycles | CPI(i) | % Time |                      |
|--------|------|--------|--------|--------|----------------------|
| ALU    | 50%  | 1      | .5     | 23%    | $\mathbf{CPI} = 2.2$ |
| Load   | 20%  | 5      | 1.0    | 45%    |                      |
| Store  | 10%  | 3      | .3     | 14%    |                      |
| Branch | 20%  | 2      | .4     | 18%    |                      |

• If a CPU design enhancement improves the CPI of load instructions from 5 to 2, what is the resulting performance improvement from this enhancement:

Fraction enhanced = F = 45% or .45

Unaffected fraction = 100% - 45% = 55% or .55

Factor of enhancement = 5/2 = 2.5

**Using Amdahl's Law:** 

Speedup(E) = 
$$\frac{1}{(1 - F) + F/S}$$
 =  $\frac{1}{.55 + .45/2.5}$ 

### An Alternative Solution Using CPU Equation

| Ор     | Freq | Cycles | CPI(i) | % Time |                      |
|--------|------|--------|--------|--------|----------------------|
| ALU    | 50%  | 1      | .5     | 23%    |                      |
| Load   | 20%  | 5      | 1.0    | 45%    | $\mathbf{CPI} = 2.2$ |
| Store  | 10%  | 3      | .3     | 14%    |                      |
| Branch | 20%  | 2      | .4     | 18%    |                      |

• If a CPU design enhancement improves the CPI of load instructions from 5 to 2, what is the resulting performance improvement from this enhancement:

Old 
$$CPI = 2.2$$

New CPI = 
$$.5 \times 1 + .2 \times 2 + .1 \times 3 + .2 \times 2 = 1.6$$

Which is the same speedup obtained from Amdahl's Law in the first solution.

# Performance Enhancement Example

• A program runs in 100 seconds on a machine with multiply operations responsible for 80 seconds of this time. By how much must the speed of multiplication be improved to make the program four times faster?

 $\rightarrow$  Execution time with enhancement = 25 seconds

 $\rightarrow$  5 = 80 seconds / n

$$\rightarrow$$
 n = 80/5 = 16

Hence multiplication should be 16 times faster to get a speedup of 4.

# Performance Enhancement Example

• For the previous example with a program running in 100 seconds on a machine with multiply operations responsible for 80 seconds of this time. By how much must the speed of multiplication be improved to make the program five times faster?

 $\rightarrow$  Execution time with enhancement = 20 seconds

$$\rightarrow$$
 0 = 80 seconds / n

No amount of multiplication speed improvement can achieve this.

#### **Extending Amdahl's Law To Multiple Enhancements**

• Suppose that enhancement  $E_i$  accelerates a fraction  $F_i$  of the execution time by a factor  $S_i$  and the remainder of the time is unaffected then:

Speedup= Original Execution Time
$$((1-\sum_{i} \mathbf{F}_{i}) + \sum_{i} \frac{\mathbf{F}_{i}}{\mathbf{S}_{i}}) \mathbf{X} \text{Original Execution Time}$$

Speedup=
$$\frac{1}{\left((1-\sum_{i}\mathbf{F}_{i})+\sum_{i}\frac{\mathbf{F}_{i}}{\mathbf{S}_{i}}\right)}$$

Note: All fractions refer to original execution time.

# Amdahl's Law With Multiple Enhancements: Example

• Three CPU performance enhancements are proposed with the following speedups and percentage of the code execution time affected:

$$\begin{aligned} \text{Speedup}_1 &= S_1 = 10 \\ \text{Speedup}_2 &= S_2 = 15 \\ \text{Speedup}_3 &= S_3 = 30 \end{aligned} \qquad \begin{aligned} \text{Percentage}_1 &= F_1 = 20\% \\ \text{Percentage}_1 &= F_2 = 15\% \\ \text{Percentage}_1 &= F_3 = 10\% \end{aligned}$$

- While all three enhancements are in place in the new design, each enhancement affects a different portion of the code and only one enhancement can be used at a time.
- What is the resulting overall speedup?

Speedup = 
$$\frac{1}{\left(\left(1 - \sum_{i} \mathbf{F}_{i}\right) + \sum_{i} \frac{\mathbf{F}_{i}}{\mathbf{S}_{i}}\right)}$$

# Pictorial Depiction of Example

**Before:** 

**Execution Time with no enhancements: 1** 



After:

Execution Time with enhancements: .55 + .02 + .01 + .00333 = .5833

Speedup = 1 / .5833 = 1.71

Note: All fractions refer to original execution time.

# **Instruction Set Architecture (ISA)**

- "... the attributes of a [computing] system as seen by the programmer, *i.e.* the conceptual structure and functional behavior, as distinct from the organization of the data flows and controls the logic design, and the physical implementation."
- Amdahl, Blaaw, and Brooks, 1964.

#### The instruction set architecture is concerned with:

- Organization of programmable storage (memory & registers): Includes the amount of addressable memory and number of available registers.
- Data Types & Data Structures: Encodings & representations.
- Instruction Set: What operations are specified.
- Instruction formats and encoding.
- Modes of addressing and accessing data items and instructions
- Exceptional conditions.

# **Evolution of Instruction Sets**

**Single Accumulator (EDSAC 1950)** 

Accumulator + Index Registers
(Manchester Mark I, IBM 700 series 1953)

Separation of Programming Model from Implementation

**High-level Language Based** 

(B5000 1963)

**Concept of a Family** 

(IBM 360 1964)

**General Purpose Register Machines** 

Complex Instruction Sets (Vax, Intel 432 1977-80)

**Load/Store Architecture** 

(CDC 6600, Cray 1 1963-76)

**RISC** 

(Mips,SPARC,HP-PA,IBM RS6000, . . .1987)

### Types of Instruction Set Architectures According To Operand Addressing Fields

#### **Memory-To-Memory Machines:**

- Operands obtained from memory and results stored back in memory by any instruction that requires operands.
- No local CPU registers are used in the CPU datapath.
- Include:
  - The 4 Address Machine.
  - The 3-address Machine.
  - The 2-address Machine.

#### The 1-address (Accumulator) Machine:

 A single local CPU special-purpose register (accumulator) is used as the source of one operand and as the result destination.

#### The 0-address or Stack Machine:

A push-down stack is used in the CPU.

#### **General Purpose Register (GPR) Machines:**

- The CPU datapath contains several local general-purpose registers which can be used as operand sources and as result destinations.
- A large number of possible addressing modes.
- Load-Store or Register-To-Register Machines: GPR machines where only data movement instructions (loads, stores) can obtain operands from memory and store results to memory.
   EECC551 Shaaban

#61 Lec # 1 Winter 2003 12-1-2003

# Operand Locations in Four ISA Classes



#62 Lec # 1 Winter 2003 12-1-2003

# Code Sequence C = A + Bfor Four Instruction Sets

Register Register (register-memory) (load-store)

Push A Load A Load R1,A Load R1,A

Stack

Accumulator

Push B Add B Add R1, B Load R2, B

Add Store C Store C, R1 Add R3,R1, R2

Store C, R3

# General-Purpose Register (GPR) Machines

- Every machine designed after 1980 uses a load-store GPR architecture.
- Registers, like any other storage form internal to the CPU, are faster than memory.
- Registers are easier for a compiler to use.
- GPR architectures are divided into several types depending on two factors:
  - Whether an ALU instruction has two or three operands.
  - How many of the operands in ALU instructions may be memory addresses.

# General-Purpose Register Machines

| Туре                           | Advantages                                                                                                                                  | Disadvantages                                                                                                                                                                                                                                                     |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register-<br>register<br>(0,3) | Simple, fixed-length instruction encoding. Simple code-generation model. Instructions take similar numbers of clocks to execute (see Ch 3). | Higher instruction count than architectures with<br>memory references in instructions. Some instruc-<br>tions are short and bit encoding may be wasteful.                                                                                                         |
| Register-<br>memory<br>(1,2)   | Data can be accessed without loading first. Instruction format tends to be easy to encode and yields good density.                          | Operands are not equivalent since a source oper-<br>and in a binary operation is destroyed. Encoding a<br>register number and a memory address in each<br>instruction may restrict the number of registers.<br>Clocks per instruction varies by operand location. |
| Memory-<br>memory<br>(3,3)     | Most compact. Doesn't waste registers for temporaries.                                                                                      | Large variation in instruction size, especially for<br>three-operand instructions. Also, large variation<br>in work per instruction. Memory accesses create<br>memory bottleneck.                                                                                 |

Advantages and disadvantages of the three most common types of general-purpose register machines.

# **ISA Examples**

| Machine        | Number of General Architecture |                                  | year |
|----------------|--------------------------------|----------------------------------|------|
|                | <b>Purpose Registers</b>       |                                  |      |
| EDSAC          | 1                              | accumulator                      | 1949 |
| IBM 701        | 1                              | accumulator                      | 1953 |
| CDC 6600       | 8                              | load-store                       | 1963 |
| IBM 360        | 16                             | register-memory                  | 1964 |
| DEC PDP-11     | 8                              | register-memory                  | 1970 |
| DEC VAX        | 16                             | register-memory<br>memory-memory | 1977 |
| Motorola 68000 | 16                             | register-memory                  | 1980 |
| MIPS           | 32                             | load-store                       | 1985 |
| SPARC          | 32                             | load-store                       | 1987 |

# **Examples of GPR Machines**

| Number of memory addresses | Maximum number of operands allowed |                                |
|----------------------------|------------------------------------|--------------------------------|
|                            |                                    | SPARK, MIPS                    |
| 0                          | 3                                  | PowerPC, ALPHA                 |
| 1                          | 2                                  | Intel 80x86,<br>Motorola 68000 |
| 2                          | 2                                  | VAX                            |
| 3                          | 3                                  | VAX                            |

# **Typical Memory Addressing Modes**

| Addressing<br>Mode | Sample<br>Instruction | Meaning                                                     |
|--------------------|-----------------------|-------------------------------------------------------------|
| Register           | Add R4, R3            | $Regs [R4] \leftarrow Regs [R4] + Regs [R3]$                |
| Immediate          | Add R4, #3            | $Regs[R4] \leftarrow Regs[R4] + 3$                          |
| Displacement       | Add R4, 10 (R1)       | $Regs[R4] \leftarrow Regs[R4] + Mem[10 + Regs[R1]]$         |
| Indirect           | Add R4, (R1)          | $Regs[R4] \leftarrow Regs[R4] + Mem[Regs[R1]]$              |
| Indexed            | Add R3, (R1 + R2)     | $Regs\ [R3] \leftarrow Regs[R3] + Mem[Regs[R1] + Regs[R2]]$ |
| Absolute           | Add R1, (1001)        | $Regs[R1] \leftarrow Regs[R1] + Mem[1001]$                  |
| Memory indirect    | Add R1, @ (R3)        | $Regs[R1] \leftarrow Regs[R1] + Mem[Mem[Regs[R3]]]$         |
| Autoincrement      | Add R1, (R2) +        | $Regs[R1] \leftarrow Regs[R1] + Mem[Regs[R2]]$              |
|                    |                       | $Regs[R2] \leftarrow Regs[R2] + d$                          |
| Autodecrement      | Add R1, - (R2)        | $Regs [R2] \leftarrow Regs [R2] - d$                        |
|                    |                       | $Regs[R1] \leftarrow Regs[Regs[R1] + Mem[Regs[R2]]$         |
| Scaled             | Add R1, 100 (R2) [R3] | $Regs[R1] \leftarrow Regs[R1] +$                            |
|                    |                       | Mem[100+Regs[R2]+Regs[R3]*d]                                |

# **Addressing Modes Usage Example**

For 3 programs running on VAX ignoring direct register mode:

Displacement 42% avg, 32% to 55%

Immediate: 33% avg, 17% to 43%

42% avg, 32% to 55% 75% 33% avg, 17% to 43% 88%

Register deferred (indirect): 13% avg, 3% to 24%

Scaled: 7% avg, 0% to 16%

Memory indirect: 3% avg, 1% to 6%

Misc: 2% avg, 0% to 3%

75% displacement & immediate 88% displacement, immediate & register indirect.

Observation: In addition Register direct, Displacement, Immediate, Register Indirect addressing modes are important.

# **Utilization of Memory Addressing Modes**



Summary of use of memory addressing modes (including immediates).

### Displacement Address Size Example

Avg. of 5 SPECint92 programs v. avg. 5 SPECfp92 programs



1% of addresses > 16-bits

12 - 16 bits of displacement needed

# Immediate Addressing Mode



About one quarter of data transfers and ALU operations have an immediate operand for SPEC CPU2000 programs.

# **Operation Types in The Instruction Set**

| <b>Operator Type</b>   | Examples                                                       |  |  |
|------------------------|----------------------------------------------------------------|--|--|
| Arithmetic and logical | Integer arithmetic and logical operations: add,                |  |  |
| Data transfer          | Loads-stores (move on machines with memoraddressing)           |  |  |
| Control                | Branch, jump, procedure call, and return, traps.               |  |  |
| System                 | Operating system call, virtual memory management instructions  |  |  |
| Floating point         | Floating point operations: add, multiply.                      |  |  |
| Decimal                | Decimal add, decimal multiply, decimal to character conversion |  |  |
| String                 | String move, string compare, string search                     |  |  |
| Graphics               | Pixel operations, compression/decompression operations         |  |  |
|                        | EECC551 - Shaaban                                              |  |  |

## Instruction Usage Example: Top 10 Intel X86 Instructions

| Rank | instruction           | Integer Average Percent total executed |
|------|-----------------------|----------------------------------------|
| 1    | load                  | 22%                                    |
| 2    | conditional branch    | 20%                                    |
| 3    | compare               | 16%                                    |
| 4    | store                 | 12%                                    |
| 5    | add                   | 8%                                     |
| 6    | and                   | 6%                                     |
| 7    | sub                   | 5%                                     |
| 8    | move register-registe | er 4%                                  |
| 9    | call                  | 1%                                     |
| 10   | return                | 1%                                     |
|      | Total                 | 96%                                    |

Observation: Simple instructions dominate instruction usage frequency.

## **Instructions for Control Flow**



Breakdown of control flow instructions into three classes: calls or returns, jumps and conditional branches for SPEC CPU2000 programs.

## Type and Size of Operands

• Common operand types include (assuming a 64 bit CPU):

Character (1 byte)

Half word (16 bits)

Word (32 bits)

**Double word (64 bits)** 

- IEEE standard 754: single-precision floating point (1 word), double-precision floating point (2 words).
- For business applications, some architectures support a decimal format (packed decimal, or binary coded decimal, BCD).

# Type and Size of Operands



Distribution of data accesses by size for SPEC CPU2000 benchmark programs

# **Instruction Set Encoding**

### Considerations affecting instruction set encoding:

- To have as many registers and address modes as possible.
- The Impact of of the size of the register and addressing mode fields on the average instruction size and on the average program.
- To encode instructions into lengths that will be easy to handle in the implementation. On a minimum to be a multiple of bytes.

## Three Examples of Instruction Set Encoding

Operations & Address no of operands Specifier 1 Address field 1 Address specifier n Address specifier n Field n

Variable: VAX (1-53 bytes)

| Operation | Address | Address | Address |
|-----------|---------|---------|---------|
|           | field 1 | field 2 | field3  |

Fixed: DLX, MIPS, PowerPC, SPARC

| Operation | Address<br>Specifier   | Address<br>field       |                    |
|-----------|------------------------|------------------------|--------------------|
| Operation | Address<br>Specifier 1 | Address<br>Specifier 2 | Address field      |
| Operation | Address<br>Specifier   | Address<br>field 1     | Address<br>field 2 |

Hybrid: IBM 360/370, Intel 80x86

## **Complex Instruction Set Computer (CISC)**

- Emphasizes doing more with each instruction
- Motivated by the high cost of memory and hard disk capacity when original CISC architectures were proposed
  - When M6800 was introduced: 16K RAM = \$500, 40M hard disk = \$55,000
  - When MC68000 was introduced: 64K RAM = \$200, 10M HD = \$5,000
- Original CISC architectures evolved with faster more complex CPU designs but backward instruction set compatibility had to be maintained.
- Wide variety of addressing modes:
  - 14 in MC68000, 25 in MC68020
- A number instruction modes for the location and number of operands:
  - The VAX has 0- through 3-address instructions.
- Variable-length instruction encoding.

# Example CISC ISA: Motorola 680X0

#### 18 addressing modes:

- Data register direct.
- Address register direct.
- Immediate.
- Absolute short.
- Absolute long.
- Address register indirect.
- Address register indirect with postincrement.
- Address register indirect with predecrement.
- Address register indirect with displacement.
- Address register indirect with index (8-bit).
- Address register indirect with index (base).
- Memory inderect postindexed.
- Memory indirect preindexed.
- Program counter indirect with index (8-bit).
- Program counter indirect with index (base).
- Program counter indirect with displacement.
- Program counter memory indirect postindexed.
- Program counter memory indirect preindexed.

#### **Operand size:**

• Range from 1 to 32 bits, 1, 2, 4, 8, 10, or 16 bytes.

#### **Instruction Encoding:**

- Instructions are stored in 16-bit words.
- the smallest instruction is 2- bytes (one word).
- The longest instruction is 5 words (10 bytes) in length.

## Intel X86, 386/486/Pentium

#### 12 addressing modes:

- Register.
- Immediate.
- Direct.
- Base.
- Base + Displacement.
- Index + Displacement.
- Scaled Index + Displacement.
- Based Index.
- Based Scaled Index.
- Based Index + Displacement.
- Based Scaled Index + Displacement.
- Relative.

#### **Operand sizes:**

- Can be 8, 16, 32, 48, 64, or 80 bits long.
- Also supports string operations.

#### **Instruction Encoding:**

- The smallest instruction is one byte.
- The longest instruction is 12 bytes long.
- The first bytes generally contain the opcode, mode specifiers, and register fields.
- The remainder bytes are for address displacement and immediate data.

## **Reduced Instruction Set Computer (RISC)**

- Focuses on reducing the number and complexity of instructions of the machine.
- Reduced CPI. Goal: At least one instruction per clock cycle.
- Designed with pipelining in mind.
- Fixed-length instruction encoding.
- Only load and store instructions access memory.
- Simplified addressing modes.
  - Usually limited to immediate, register indirect, register displacement, indexed.
- Delayed loads and branches.
- Instruction pre-fetch and speculative execution.
- Examples: MIPS, SPARC, PowerPC, Alpha

## **PowerPC**

#### 8 addressing modes:

- Register direct.
- Immediate.
- Register indirect.
- Register indirect with immediate index (loads and stores).
- Register indirect with register index (loads and stores).
- Absolute (jumps).
- Link register indirect (calls).
- Count register indirect (branches).

#### **Operand sizes:**

• Four operand sizes: 1, 2, 4 or 8 bytes.

#### **Instruction Encoding:**

- Instruction set has 15 different formats with many minor variations.
- All are 32 bits in length.

## **HP Precision Architecture, HP-PA**

#### 7 addressing modes:

- Register
- Immediate
- Base with displacement
- Base with scaled index and displacement
- Predecrement
- Postincrement
- PC-relative

#### **Operand sizes:**

• Five operand sizes ranging in powers of two from 1 to 16 bytes.

#### **Instruction Encoding:**

- Instruction set has 12 different formats.
- All are 32 bits in length.

## **SPARC**

#### 5 addressing modes:

- Register indirect with immediate displacement.
- Register inderect indexed by another register.
- Register direct.
- Immediate.
- PC relative.

#### **Operand sizes:**

• Four operand sizes: 1, 2, 4 or 8 bytes.

#### **Instruction Encoding:**

- Instruction set has 3 basic instruction formats with 3 minor variations.
- All are 32 bits in length.

## Compaq Alpha AXP

#### 4 addressing modes:

- Register direct.
- Immediate.
- Register indirect with displacement.
- PC-relative.

#### **Operand sizes:**

Four operand sizes: 1, 2, 4 or 8 bytes.

#### **Instruction Encoding:**

- Instruction set has 7 different formats.
- All are 32 bits in length.

### **RISC ISA Example:**

## MIPS R3000 (32-bits)

#### **Instruction Categories:**

#### 4 Addressing Modes:

#### Registers

- Load/Store.
- Computational.
- Jump and Branch.
- Floating Point (using coprocessor).
- Memory Management.
- Special.

- Base register + immediate offset (loads and stores).
- Register direct (arithmetic).
- Immedate (jumps).
- PC relative (branches).

#### **Operand Sizes:**

 Memory accesses in any multiple between 1 and 8 bytes. R0 - R31

PC

HI

LO

Instruction Encoding: 3 Instruction Formats, all 32 bits wide.

| OP | rs             | rt | rd   | sa     | funct |  |
|----|----------------|----|------|--------|-------|--|
| ОР | rs             | rt | imme | ediate |       |  |
| OP | OP jump target |    |      |        |       |  |

## A RISC ISA Example: MIPS

#### **Register-Register**

| 3 | 1  | <b>26</b> | 25 | 21 20 | 16 | 15 1 | 1 10 6 | 5     | 0 |
|---|----|-----------|----|-------|----|------|--------|-------|---|
|   | Op |           | rs | rt    |    | rd   | sa     | funct |   |

#### **Register-Immediate**

| 31 |    | <b>26</b> | 25 | 21 | 20 | <b>16</b> | 15        | 0 |
|----|----|-----------|----|----|----|-----------|-----------|---|
|    | Op |           | rs |    | rt |           | immediate |   |

#### **Branch**



#### Jump / Call



## The Role of Compilers

The Structure of Recent Compilers:

**Dependencies** 

Language dependent machine dependent

Somewhat Language dependent largely machine independent

Small language dependencies machine dependencies slight (e.g. register counts/types)

Highly machine dependent language independent

Front-end per Language **High-level Optimizations Global Optimizer Code generator** 

**Function:** 

Transform Language to Common intermediate form

For example procedure inlining and loop transformations

Include global and local optimizations + register allocation

Detailed instruction selection and machine-dependent optimizations; may include or be followed by assembler

| Optimization name                       | Explanation                                                                                | Percentage of the total num-<br>ber of optimizing transforms |
|-----------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| High-level                              | At or near the source level; machine-<br>independent                                       |                                                              |
| Procedure integration                   | Replace procedure call by procedure body                                                   | N.M.                                                         |
| Local                                   | Within straight-line code                                                                  |                                                              |
| Common subexpression elimination        | Replace two instances of the same<br>computation by single copy                            | 18%                                                          |
| Constant propagation                    | Replace all instances of a variable that is assigned a constant with the constant          | 22%                                                          |
| Stack height reduction                  | Rearrange expression tree to minimize re-<br>sources needed for expression evaluation      | N.M.                                                         |
| Global                                  | Across a branch                                                                            |                                                              |
| Global common subexpression elimination | Same as local, but this version crosses branches                                           | 13%                                                          |
| Copy propagation                        | Replace all instances of a variable A that has been assigned $X$ (i.e., $A = X$ ) with $X$ | 11%                                                          |
| Code motion                             | Remove code from a loop that computes<br>same value each iteration of the loop             | 16%                                                          |
| Induction variable elimination          | Simplify/eliminate array-addressing<br>calculations within loops                           | 2%                                                           |
| Machine-dependent                       | Depends on machine knowledge                                                               |                                                              |
| Strength reduction                      | Many examples, such as replace multiply<br>by a constant with adds and shifts              | N.M.                                                         |
| Pipeline scheduling                     | Reorder instructions to improve pipeline<br>performance                                    | N.M.                                                         |
| Branch offset optimization              | Choose the shortest branch displacement that reaches target                                | N.M.                                                         |

**Major Types of Compiler Optimization** 

# Compiler Optimization and Instruction Count



Change in instruction count for the programs lucas and mcf from SPEC2000 as compiler optimizations vary.

#### An Instruction Set Example: MIPS64

- A RISC-type 64-bit instruction set architecture based on instruction set design considerations of chapter 2:
  - Use general-purpose registers with a load/store architecture to access memory.
  - Reduced number of addressing modes: displacement (offset size of 16 bits), immediate (16 bits).
  - Data sizes: 8 (byte), 16 (half word), 32 (word), 64 (double word) bit integers and 32-bit or 64-bit IEEE 754 floating-point numbers.
  - Use fixed instruction encoding (32 bits) for performance.
  - 32, 64-bit general-purpose integer registers GPRs, R0, ...., R31.
     R0 always has a value of zero.
  - Separate 32, 64-bit floating point registers FPRs: F0, F1 ... F31
     When holding a 32-bit single-precision number the upper half of the FPR is not used.

## **MIPS64 Instruction Format**

I - type instruction 6 5 5 16

Opcode rs rt Immediate

Encodes: Loads and stores of bytes, words, half words. All immediates (rd  $\neg$  rs op immediate) Conditional branch instructions (rs1 is register, rd unused)

Jump register, jump and link register (rd = 0, rs = destination, immediate = 0)

**R** - type instruction

Opcode rs rt rd shamt func

Register-register ALU operations:  $rd \neg rs$  func rt Function encodes the data path operation: Add, Sub .. Read/write special registers and moves.

J - Type instruction

**Opcode** 

6

Offset added to PC

26

Jump and jump and link. Trap and return from exception

## **MIPS Addressing Modes/Instruction Formats**

All instructions 32 bits wide



#95 Lec # 1 Winter 2003 12-1-2003

#### **MIPS64 Instructions: Load and Store**

LD R1,30(R2) **Load double word**  $Regs[R1] \leftarrow_{64} Mem[30+Regs[R2]]$ LW R1, 60(R2)  $Regs[R1] \leftarrow_{64} (Mem[60+Regs[R2]]_0)^{32} ##$ Load word Mem[60+Regs[R2]] $Regs[R1] \leftarrow_{64} (Mem[40+Regs[R3]]_0)^{56} ##$ LB R1, 40(R3) Load byte Mem[40+Regs[R3]]LBU R1, 40(R3) Load byte unsigned Regs[R1]  $\leftarrow_{64} 0^{56} \# \text{Mem}[40 + \text{Regs}[R3]]$  $Regs[R1] \leftarrow_{64} (Mem[40+Regs[R3]]_0)^{48} \#$ LH R1, 40(R3) Load half word Mem[40 + Regs[R3]] # # Mem [41+Regs[R3]]  $Regs[F0] \leftarrow_{64} Mem[50+Regs[R3]] ## 0^{32}$ L.S F0, 50(R3)Load FP single L.D F0, 50(R2)**Load FP double**  $Regs[F0] \leftarrow_{64} Mem[50+Regs[R2]]$ SD R3,500(R4) **Store double word** Mem  $[500+Regs[R4]] \leftarrow_{64} Reg[R3]$ SW R3,500(R4) Store word Mem  $[500+Regs[R4]] \leftarrow_{32} Reg[R3]$ S.S F0, 40(R3)**Store FP single** Mem [40, Regs[R3]]  $\leftarrow$  32 Regs[F0] 0...31  $Mem[40+Regs[R3]] \leftarrow -64 Regs[F0]$ S.D F0,40(R3)**Store FP double** SH R3, 502(R2) **Store half**  $Mem[502+Regs[R2]] \leftarrow_{16} Regs[R3]_{48...63}$  $Mem[41 + Regs[R3]] \leftarrow_8 Regs[R2]_{56...63}$ SB R2, 41(R3) **Store byte** 

EECC551 - Shaaban

#96 Lec # 1 Winter 2003 12-1-2003

# MIPS64 Instructions: Arithmetic/Logical

DADDU R1, R2, R3 Add unsigned  $Regs[R1] \leftarrow Regs[R2] + Regs[R3]$ 

DADDI R1, R2, #3 Add immediate  $Regs[R1] \leftarrow Regs[R2] + 3$ 

LUI R1, #42 Load upper immediate Regs[R1]  $\leftarrow 0^{32}$  ##42 ##  $0^{16}$ 

DSLL R1, R2, #5 Shift left logical Regs[R1]  $\leftarrow$  Regs [R2] <<5

DSLT R1, R2, R3 Set less than

if (regs[R2] < Regs[R3])

Regs [R1]  $\leftarrow$  1 else Regs[R1]  $\leftarrow$  0

# MIPS64 Instructions: Control-Flow

J name Jump

PC  $_{36..63} \leftarrow \text{name}$ 

JAL name Jump and link

Regs[31]  $\leftarrow$  PC+4; PC  $_{36..63} \leftarrow$  name;

 $((PC+4)-2^{27}) \le name < ((PC+4)+2^{27})$ 

JALR R2 Jump and link register

Regs[R31]  $\leftarrow$  PC+4; PC  $\leftarrow$  Regs[R2]

JR R3 Jump register

 $PC \leftarrow Regs[R3]$ 

BEQZ R4, name

Branch equal zero

if  $(Regs[R4] == 0) PC \leftarrow name;$ 

 $((PC+4)-2^{17}) \le name < ((PC+4)+2^{17})$ 

**BNEZ R4, Name** 

Branch not equal zero

if  $(Regs[R4] != 0) PC \leftarrow name$ 

 $((PC+4) - 2^{17}) \le name < ((PC+4) + 2^{17})$ 

**MOVZ R1,R2,R3** (

**Conditional move if zero** 

if (Regs[R3] == 0)  $Regs[R1] \leftarrow Regs[R2]$