# Final Project Report

High-Level Synthesis (HLS) Implementation on Zynq Hardware

Student:

Ali Akbar MohsenNejad

Course:

**System-Level Design Laboratory** 

# Contents

| 1. Introduction                              | 3 |
|----------------------------------------------|---|
| 2. Experiment 1: XOR Gate                    |   |
| 3. Experiment 2: Arithmetic Logic Unit (ALU) |   |
| 4. Experiment 3: Register Bank               |   |
|                                              |   |
| 5. Experiment 4: Finite State Machine (FSM)  |   |
| 5. Experiment 5: Single Interrupt            |   |
| 7. Experiment 6: Multi Interrupt             |   |
| 3. Conclusion                                | 9 |

#### 1. Introduction

This report presents the re-implementation and evaluation of six digital design experiments that were originally developed in SystemC. The designs are now migrated to the hardware design flow using Vivado HLS and deployed on the Xilinx Zynq-7000 platform.

#### For each experiment:

- The problem statement and objectives are introduced.
- The C++/HLS implementation and applied pragmas are explained.
- A testbench validates the design functionality.
- Finally, synthesis reports are analyzed, including resource usage (LUT, FF, BRAM), latency, and timing results.

Target Device: xc7z020clg400-1 (Zynq-7000)

## 2. Experiment 1: XOR Gate

Objective: Implement and simulate a simple logical XOR gate in C++ using HLS.

- Files: xor\_gate.h, xor\_gate.cpp, xor\_gate\_tb.cpp
- Testbench validates all four input combinations.
- Synthesis Results: Only 2 LUTs used, negligible delay, minimal hardware footprint.

```
== Vivado HLS Report for 'xor gate'
* Date: Tue Aug 5 18:38:30 2025
* Version: 2019.1 (Build 2552052 on Fri May 24 15:28:33 MDT 2019)
* Project: xor_hls_project
* Solution: xor_solution
* Product family: zynq
* Target device: xc7z020-clg400-1
 == Performance Estimates
 + Timing (ns):
      | Clock | Target| Estimated| Uncertainty|
                             0.978|
     |ap_clk | 10.00|
 + Latency (clock cycles):
      | Latency | Interval | Pipeline|
| min | max | min | max | Type |
 == Utilization Estimates
 IDSP
 Expression
 IFIFO
 Instance
 |Multiplexer
|Register
 |Total
 |Available
                               2801
                                        220| 106400| 53200|
                                           01
|Utilization (%) |
                                                            ~0 [
```

## 3. Experiment 2: Arithmetic Logic Unit (ALU)

Objective: Implement an 8-bit ALU supporting arithmetic and logical operations with condition flags.

- Inputs/Outputs: Two 8-bit inputs (A, B), 3-bit opcode, Result R (8-bit), Flags (C, Z, N, V)
- Supported Operations: ADD, SUB, AND, OR, XOR, NOT, INC
- Testbench: Validates overflow and borrow conditions.
- Synthesis Results: Single-cycle latency, clock ≈ 3.98 ns, very low resource usage.



```
______
== Vivado HLS Report for 'alu hls ex'
_____
* Date:
       Sun Aug 10 14:59:01 2025
      2019.1 (Build 2552052 on Fri May 24 15:28:33 MDT
* Version:
* Project: ALU
* Solution: ALU_Solution
* Product family: virtex7

    * Target device: xc7vx485t-ffg1157-1

== Performance Estimates
_____
+ Timing (ns):
  * Summary:
  +----+
 | Clock | Target | Estimated | Uncertainty |
  +----+
  |ap clk | 10.00| 3.981|
  +----+
+ Latency (clock cycles):
  * Summary:
  +----+
  | Latency | Interval | Pipeline|
  | min | max | min | max | Type |
  +----+
  | 1| 1| 1| 1| none |
  +----+
  + Detail:
   * Instance:
   N/A
   * Loop:
   N/A
_____
== Utilization Estimates
_____
* Summary:
+----+
+----+
       IDSP
       1
|Expression
FIFO
Instance
Memory
                   -| 157|
2| -|
|Multiplexer
          -| -| 2|
      i
|Register
+----+
     | 0| 0| 2| 310|
+----+
      [ 2060] 2800] 607200] 303600]
|Available
+----+
|Utilization (%) |
            0 |
               0| ~0 | ~0 | 0|
```

#### 4. Experiment 3: Register Bank

Objective: Implement a 256x8-bit memory block with read, write, and enable signals.

- Priority: Write takes precedence over read when enabled.
- Testbench: Writes values to addresses, then reads back correctly.
- Synthesis Results: Clock  $\approx 2.27$  ns, latency 1–2 cycles, minimal resources.



## 5. Experiment 4: Finite State Machine (FSM)

Objective: Design an FSM with states: IDLE, LOAD, COUNT\_UP, COUNT\_DOWN.

- Includes a 2:1 multiplexer for output selection.
- Testbench: Demonstrates transitions across states.
- Synthesis Results: Clock  $\approx 5.12$  ns, latency = 1 cycle, minimal resources.

```
Console Consol
```

## 6. Experiment 5: Single Interrupt

Objective: Implement a module reacting to a single interrupt signal.

- Modes: Normal → output=in\_normal, Interrupt → output=in\_intr.
- States: 0=IDLE, 1=Normal, 2=ISR
- Testbench: Reset  $\rightarrow$  Normal  $\rightarrow$  Interrupt  $\rightarrow$  Back to Normal.
- Synthesis Results: Clock ≈ 1.24 ns, latency=0 cycles, only 23 LUTs.

### 7. Experiment 6: Multi Interrupt

Objective: Implement a multi-interrupt controller with 3 sources (IG1, IG2, IG3) and fixed priority (IG3>IG2>IG1).

- Behavior: Each interrupt ON for 20ns, OFF for 30ns.
- CPU services ISR for 30ns, then returns to Normal.
  - Outputs: irq, cpu\_state, ig1, ig2, ig3
- Testbench: 500 ns simulation confirms priority and ISR timing.
- Synthesis Results: Clock  $\approx 4.39$  ns, latency=1–2 cycles,  $\sim 400$  LUTs, 70 FFs.



## 8. Conclusion

All six experiments were successfully migrated from SystemC (software simulation) to Vivado HLS (hardware design). The designs synthesized on Zynq-7000 with minimal resource utilization and very low latencies. This demonstrates effective use of C++/HLS for hardware-software co-design.