UNIVERSITY OF NEVADA LAS VEGAS, DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING LABORATORIES.

| Class:                 | CPE300L 1001                             |                 |            | Semester: | Fall 2024 |
|------------------------|------------------------------------------|-----------------|------------|-----------|-----------|
|                        |                                          |                 |            |           |           |
| Points                 | Document author: Alireza Bolourian       |                 |            |           |           |
|                        | Author's email: bolouria@unlv.nevada.edu |                 |            | I         |           |
|                        |                                          |                 |            |           |           |
|                        |                                          | Document topic: | postlab 06 |           |           |
| Instructor's comments: |                                          |                 |            |           |           |
|                        |                                          |                 |            |           |           |
|                        |                                          |                 |            |           |           |
|                        |                                          |                 |            |           |           |

## 1. Theory of Operation

IEEE 754 defines a standard for representing floating point numbers with three components. It also distinguishes single and double precision floating numbers which use 32 and 64 bits respectively. The components include sign, exponent and significand also called mantissa. The exponent is biased because it summed with 127 and the fraction part hides the leading 1 to the left of the binary point. When a decimal number is converted to this form, then addition, subtraction, multiplication and division can be performed following respective algorithms.

# 2. Prelab

Add 7.875 , 0.1875

07.875 sight bit=0

0.750×2=1.500 0.5×2=1.0

111,111

- 3 Normalize 2
- (1000000)
- 6 Combine sign, E, F

0 10000001 11111001-4-10

1 (0-1875 sign bit=0

0 >01.11875 ×21=6-375

0.375×2=0-75

0-75×2=1-50

0.5 x 2 = 1.0

0.0011

3 1.1 × 2-3

E=-3+127=124

01111100

© 0 01111100 11000 ... p

```
51 EI FI
0 10000001 LIIII1000---0
          52 EZ F2 0 01111100 1,1000. - . 0
 Step 2:
step 3: Shift F2 right 5 times, add 5 to E2
                EZ.
                           F2 9 13
         0 10000001 000001100...0 000
              E2=E1
Step4:
            F1+F2 11111100000----0
                      $200001100 .....
                    10.0000000--- 0
Step 5:
          Result=010000010 0000001000---0
                                           8.0625
Subtraction
step 1:
           5) E1
           52 1000 0001
                          11111000---0
step 2:
           0 01111100
                           1.1000 FZ
           20
52
step 3:
                £2
           0 10000001 0,00001100-0 000
step4:
           FI-F2
               1.11111000 ---- 0
               -0.000001100 --- 0
                1.11100100 --- 0
step 5.
       Result= & 10000001 1101100 --- 0
                                           7.6875
```



# 3. Results of the experiments

#### 1. Addition:

The Verilog code and testbench are uploaded separately.



The waveform and console output test the results of the addition module.

#### 2. Subtraction

# Test completed.

The Verilog code and testbench have been uploaded separately.



```
# Floating-Point Subtractor Test
# -------
# Time: 10 | a: 40400000 (3.000000) | b: 3e400000 (0.187500) | diff: 40340000 (2.812500)
# Time: 20 | a: 40400000 (3.000000) | b: c00000000 (-2.000000) | diff: 40a00000 (5.000000)
# Time: 30 | a: c0400000 (-3.000000) | b: 3e400000 (0.187500) | diff: c04c0000 (-3.187500)
# Time: 40 | a: 3f800000 (1.000000) | b: 000000000 (0.000000) | diff: 3f800000 (1.000000)
# Time: 50 | a: 40fc0000 (7.875000) | b: 3e400000 (0.187500) | diff: 40f60000 (7.687500)
# Test completed.
```

The results of the subtraction are displayed in the waveform simulation and console output.

#### 3. Multiplication

The Verilog code and testbench are uploaded separately.



The results of the multiplication test are displayed which match the expected results.

### 4. Questions

1. What is rounding? When should rounding be performed?

Because floating points have limited precision, they can't represent every real number, so rounding to nearest floating-point number that can be represented is necessary. Rounding should be performed when it is essential to maintain a manageable precision and to prevent numbers from becoming too small or too large.

2. What is difference between single precision and double precision numbers Single precision uses 32 bits to represent a floating-point number whereas double precision uses 64 bits. This makes double precision numbers suitable for representing numbers with higher precision and to higher accuracy of decimal digits.

#### 5. Conclusions

In this lab, I learned how to represent floating points using IEEE 754 standard. I realize that operations using floating point numbers is more complicated than integer arithmetic and that is one reason sections of CPU is dedicated to floating point operations. When possible, programs using integer arithmetic are preferred to floating-point operations because of the better performance.