# 15-740/18-740 Computer Architecture Lecture 4: ISA Tradeoffs

Prof. Onur Mutlu
Carnegie Mellon University
Fall 2011, 9/19/2011

### Review of Last Lecture

- Intro to on-chip networks
- More on DRAM controllers and bank operation
- Begin ISA tradeoffs
  - Semantic gap

# Today

More ISA tradeoffs

### Review: Levels of Transformation

#### ISA

- Agreed upon interface between software and hardware
  - SW/compiler assumes, HW promises
- What the software writer needs to know to write system/user programs
- Microarchitecture
  - Specific implementation of an ISA
  - Not visible to the software
- Microprocessor
  - □ **ISA, uarch**, circuits
  - □ "Architecture" = ISA + microarchitecture

Problem
Algorithm
Program
ISA
Microarchitecture
Circuits
Electrons

### Review: ISA vs. Microarchitecture

- What is part of ISA vs. Uarch?
  - Gas pedal: interface for "acceleration"
  - Internals of the engine: implements "acceleration"
  - Add instruction vs. Adder implementation
- Implementation (uarch) can be various as long as it satisfies the specification (ISA)
  - Bit serial, ripple carry, carry lookahead adders
  - x86 ISA has many implementations: 286, 386, 486, Pentium,
     Pentium Pro, ...
- Uarch usually changes faster than ISA
  - Few ISAs (x86, SPARC, MIPS, Alpha) but many uarchs
  - Why?

### Review: Microarchitecture

- Implementation of the ISA under specific design constraints and goals
- Anything done in hardware without exposure to software
  - Pipelining
  - In-order versus out-of-order instruction execution
  - Memory access scheduling policy
  - Speculative execution
  - Superscalar processing (multiple instruction issue?)
  - Clock gating
  - Caching? Levels, size, associativity, replacement policy
  - Prefetching?
  - Voltage/frequency scaling?
  - Error correction?

### Review: Tradeoffs: Soul of Computer Architecture

- ISA-level tradeoffs
- Uarch-level tradeoffs
- System and Task-level tradeoffs
  - How to divide the labor between hardware and software

### Review: ISA-level Tradeoffs: Semantic Gap

- Where to place the ISA? Semantic gap
  - □ Closer to high-level language (HLL) or closer to hardware control signals? → Complex vs. simple instructions
  - RISC vs. CISC vs. HLL machines
    - FFT, QUICKSORT, POLY, FP instructions?
    - VAX INDEX instruction (array access with bounds checking)
  - Tradeoffs:
    - Simple compiler, complex hardware vs. complex compiler, simple hardware
      - Caveat: Translation (indirection) can change the tradeoff!
    - Burden of backward compatibility
    - Performance?
      - Optimization opportunity: Example of VAX INDEX instruction: who (compiler vs. hardware) puts more effort into optimization?
      - Instruction size, code size

### Review: X86: Small Semantic Gap: String Operations

```
REP MOVS DEST SRC
                                                                                                        DEST \leftarrow SRC;
                                                                                                         IF (Byte move)
                                                                                                           THEN IF DF = 0
                                                                                                               THEN
                                                                                                                    (R|E)SI \leftarrow (R|E)SI + 1;
IF AddressSize = 16
                                                                                                                    (R|E)DI \leftarrow (R|E)DI + 1;
     THEN
                                                                                                                ELSE
                                                                                                                    (R|E)SI \leftarrow (R|E)SI - 1;
           Use CX for CountReg;
                                                                                                                    (R|E)DI \leftarrow (R|E)DI - 1;
    ELSE IF AddressSize = 64 and REX.W used
                                                                                                           ELSE IF (Word move)
           THEN Use RCX for CountReg; FI;
                                                                                                               THEN IF DF = 0
                                                                                                                    (R|E)SI \leftarrow (R|E)SI + 2;
    ELSE
                                                                                                                   (R|E)DI \leftarrow (R|E)DI + 2;
                                                                                                                   FI;
           Use ECX for CountRea:
                                                                                                                ELSE
FI:
                                                                                                                    (R|E)SI \leftarrow (R|E)SI - 2;
                                                                                                                    (R|E)DI \leftarrow (R|E)DI - 2;
WHILE CountReg \neq 0
                                                                                                                FI:
                                                                                                           ELSE IF (Doubleword move)
     D0
                                                                                                               THEN IF DF = 0
           Service pending interrupts (if any);
                                                                                                                   (R|E)SI \leftarrow (R|E)SI + 4;
                                                                                                                   (R|E)DI \leftarrow (R|E)DI + 4;
           Execute associated string instruction;
           CountReg \leftarrow (CountReg - 1);
                                                                                                               ELSE
                                                                                                                   (R|E)SI \leftarrow (R|E)SI - 4;
           IF CountReg = 0
                                                                                                                   (R|E)DI \leftarrow (R|E)DI - 4;
                 THEN exit WHILE loop; FI;
                                                                                                           ELSE IF (Quadword move)
           IF (Repeat prefix is REPZ or REPE) and (ZF = 0)
                                                                                                               THEN IF DF = 0
                                                                                                                   (R|E)SI \leftarrow (R|E)SI + 8;
           or (Repeat prefix is REPNZ or REPNE) and (ZF = 1)
                                                                                                                   (R|E)DI \leftarrow (R|E)DI + 8;
                                                                                                                   FI:
                  THEN exit WHILE loop; FI;
                                                                                                               ELSE
     OD:
                                                                                                                   (R|E)SI \leftarrow (R|E)SI - 8;
                                                                                                                   (R|E)DI \leftarrow (R|E)DI - 8;
                                                                                                               FI;
  How many instructions does this take in Alpha?
```

## Small Semantic Gap Examples in VAX

- FIND FIRST
  - Find the first set bit in a bit field
  - Helps OS resource allocation operations
- SAVE CONTEXT, LOAD CONTEXT
  - Special context switching instructions
- INSQUEUE, REMQUEUE
  - Operations on doubly linked list
- INDEX
  - Array access with bounds checking
- STRING Operations
  - Compare strings, find substrings, ...
- Cyclic Redundancy Check Instruction
- EDITPC
  - Implements editing functions to display fixed format output
- Digital Equipment Corp., "VAX11 780 Architecture Handbook," 1977-78.

## Small versus Large Semantic Gap

#### CISC vs. RISC

- □ Complex instruction set computer → complex instructions
  - Initially motivated by "not good enough" code generation
- □ Reduced instruction set computer → simple instructions
  - John Cocke, mid 1970s, IBM 801 (see ASPLOS 1982 paper)
    - □ Goal: enable better compiler control and optimization

#### RISC motivated by

- Memory stalls (no work done in a complex instruction when there is a memory stall?)
  - When is this correct?
- □ Simplifying the hardware → lower cost, higher frequency
- Enabling the compiler to optimize the code better
  - Find fine-grained parallelism to reduce stalls

## Small versus Large Semantic Gap

- John Cocke's RISC (large semantic gap) concept:
  - Compiler generates control signals: open microcode
- Advantages of Small Semantic Gap (Complex instructions)
  - + Denser encoding → smaller code size → saves off-chip bandwidth, better cache hit rate (better packing of instructions)
  - + Simpler compiler
- Disadvantages
  - Larger chunks of work → compiler has less opportunity to optimize
  - More complex hardware → translation to control signals and optimization needs to be done by hardware
- Read Colwell et al., "Instruction Sets and Beyond: Computers, Complexity, and Controversy," IEEE Computer 1985.

## ISA-level Tradeoffs: Instruction Length

- Fixed length: Length of all instructions the same
  - + Easier to decode single instruction in hardware
  - + Easier to decode multiple instructions concurrently
  - -- Wasted bits in instructions (Why is this bad?)
  - -- Harder-to-extend ISA (how to add new instructions?)
- Variable length: Length of instructions different (determined by opcode and sub-opcode)
  - + Compact encoding (Why is this good?)
    Intel 432: Huffman encoding (sort of). 6 to 321 bit instructions. How?
  - -- More logic to decode a single instruction
  - -- Harder to decode multiple instructions concurrently

#### Tradeoffs

- Code size (memory space, bandwidth, latency) vs. hardware complexity
- ISA extensibility and expressiveness
- Performance? Smaller code vs. imperfect decode

### ISA-level Tradeoffs: Uniform Decode

- Uniform decode: Same bits in each instruction correspond to the same meaning
  - Opcode is always in the same location
  - Ditto operand specifiers, immediate values, ...
  - Many "RISC" ISAs: Alpha, ARM, MIPS, PowerPC, SPARC
  - + Easier decode, simpler hardware
  - + Enables parallelism: generate target address before knowing the instruction is a branch
  - -- Restricts instruction format (fewer instructions?) or wastes space

#### Non-uniform decode

- E.g., opcode can be the 1st-7th byte in x86
- + More compact and powerful instruction format
- More complex decode logic (e.g., more logic to speculatively generate branch target)

## x86 vs. Alpha Instruction Formats

#### **x86**:



### Alpha:



## ISA-level Tradeoffs: Number of Registers

#### Affects:

- Number of bits used for encoding register address
- Number of values kept in fast storage (register file)
- (uarch) Size, access time, power consumption of register file
- Large number of registers:
  - + Enables better register allocation (and optimizations) by compiler → fewer saves/restores
  - -- Larger instruction size
  - -- Larger register file size
  - -- (Superscalar processors) More complex dependency check logic

## ISA-level Tradeoffs: Addressing Modes

- Addressing mode specifies how to obtain an operand of an instruction
  - Register
  - Immediate
  - Memory (displacement, register indirect, indexed, absolute, memory indirect, autoincrement, autodecrement, ...)

#### More modes:

- + help better support programming constructs (arrays, pointerbased accesses)
- -- make it harder for the architect to design
- -- too many choices for the compiler?
  - Many ways to do the same thing complicates compiler design
  - Read Wulf, "Compilers and Computer Architecture"

## x86 vs. Alpha Instruction Formats

#### **x86**:



### Alpha:



Table 2-2. 32-Bit Addressing Forms with the ModR/M Byte

| x86                   | r8(/r) r16(/r) r32(/r) r32(/r) mm(/r) xmm(/r) (in decimal) /digit (Opcode) (in binary) REG =                                                                                |     |                                                      | AL<br>AX<br>EAX<br>MMO<br>XMMO<br>0<br>000   | CL<br>CX<br>ECX<br>MM1<br>XMM1<br>1<br>001   | DL<br>DX<br>EDX<br>MM2<br>XMM2<br>2<br>010                  | BL<br>BX<br>EBX<br>MM3<br>XMM3<br>3<br>011   | AH<br>SP<br>ESP<br>MM4<br>XMM4<br>4<br>100   | CH<br>BP<br>EBP<br>MM5<br>XMM5<br>5<br>101   | DH<br>SI<br>ESI<br>MM6<br>XMM6<br>6<br>110   | BH<br>DI<br>EDI<br>MM7<br>XMM7<br>7<br>111         |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------------|
|                       | Effective Address                                                                                                                                                           | Mod | R/M                                                  |                                              | Value                                        | of Mod                                                      | R/M By                                       | /te (in l                                    | lexade                                       | cimal)                                       |                                                    |
| register indirect     | [EAX]<br>[ECX]<br>[EDX]<br>[EBX]<br>[][] <sup>1</sup><br>disp32 <sup>2</sup><br>[ESI]<br>[EOI]                                                                              | 00  | 000<br>001<br>010<br>011<br>100<br>101<br>110        | 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | 08<br>09<br>0A<br>0B<br>0C<br>0D<br>0F       | 10<br>11<br>12<br>13<br>14<br>15<br>16<br>17                | 18<br>19<br>1A<br>1B<br>1C<br>1D<br>1E<br>1F | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27 | 28<br>29<br>2A<br>2B<br>2C<br>2D<br>2F<br>2F | 30<br>31<br>32<br>33<br>34<br>35<br>36<br>37 | 38<br>39<br>38<br>38<br>38<br>30<br>35<br>35<br>35 |
|                       | [EAX]+disp8 <sup>3</sup> [ECX]+disp8 [EDX]+disp8 [EBX]+disp8 [][]+disp8 [ESI]+disp8 [EDI]+disp8                                                                             | 01  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 40<br>41<br>42<br>43<br>44<br>45<br>46<br>47 | 48<br>49<br>4A<br>4B<br>4C<br>4D<br>4F<br>4F | 551<br>5555<br>5555<br>5555<br>5555<br>5555<br>5555<br>5555 | 58<br>59<br>5A<br>5B<br>5C<br>5D<br>5E<br>5F | 60<br>61<br>62<br>63<br>64<br>65<br>66       | 68<br>69<br>6B<br>6D<br>6E<br>6F             | 70<br>71<br>72<br>73<br>74<br>75<br>76<br>77 | 78<br>79<br>7A<br>7B<br>7C<br>7D<br>7E<br>7F       |
| register +            | [EAX]+disp32<br>[ECX]+disp32<br>[EDX]+disp32<br>[EBX]+disp32<br>[][]+disp32<br>[EBP]+disp32<br>[ESI]+disp32<br>[EDI]+disp32                                                 | 10  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>81<br>82<br>83<br>84<br>85<br>86<br>87 | 88<br>89<br>8A<br>8B<br>8C<br>8D<br>8E<br>8F | 90<br>91<br>92<br>93<br>94<br>95<br>96<br>97                | 98<br>99<br>9A<br>9B<br>9C<br>9D<br>9E<br>9F | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7 | A8<br>A9<br>AA<br>AB<br>AC<br>AD<br>AF<br>AF | B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7 | B8<br>B9<br>BA<br>BB<br>BC<br>BD<br>BE<br>BF       |
| displacement register | EAX/AX/AL/MM0/XMM0<br>ECX/CX/CL/MM/XMM1<br>EDX/DX/DL/MM2/XMM2<br>EBX/BX/BL/MM3/XMM3<br>ESP/SP/AH/MM4/XMM4<br>EBP/BP/CH/MM5/XMM5<br>ESI/SI/DH/MM6/XMM6<br>EDI/DI/BH/MM7/XMM7 | 11  | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 85888585                                     | 89 <b>5</b> 88888                            | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7                | D8<br>D9<br>DA<br>DB<br>DC<br>DD<br>DE<br>DF | 60<br>61<br>62<br>63<br>64<br>65<br>66<br>67 | 89686666                                     | F0<br>F1<br>F2<br>F3<br>F4<br>F5<br>F6<br>F7 | F8<br>F9<br>FA<br>FC<br>FD<br>FF<br>FF             |

#### NOTES:

- 1. The [--][--] nomenclature means a SIB follows the ModR/M byte.
- The disp32 nomenclature denotes a 32-bit displacement that follows the ModR/M byte (or the SIB byte if one is present) and that is added to the index.
- The disp8 nomenclature denotes an 8-bit displacement that follows the ModR/M byte (or the SIB byte if one is present) and that is sign-extended and added to the index.

Table 2-3 is organized to give 256 possible values of the SIB byte (in hexadecimal). General purpose registers used as a base are indicated across the top of the table.

| 0.7                          |                                                                                   | Table 2 | 2-3. 32                                              | -Bit Ad                                      | ldressir                                     | g Form                                       | s with                                       | the SIE                                      | Byte                                         |                                              |                                              |
|------------------------------|-----------------------------------------------------------------------------------|---------|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| x86                          | r32<br>(In decimal) Base –<br>(In binary) Base –                                  |         |                                                      | EAX<br>0<br>000                              | ECX<br>1<br>001                              | EDX<br>2<br>010                              | EBX<br>3<br>011                              | ESP<br>4<br>100                              | [*]<br>5<br>101                              | ESI<br>6<br>110                              | EDI<br>7<br>111                              |
|                              | Scaled Index                                                                      | SS      | Index                                                | Value of SIB Byte (in Hexadecimal)           |                                              |                                              |                                              |                                              |                                              |                                              |                                              |
| indexed<br>(base +<br>index) | [EAX]<br>[ECX]<br>[EDX]<br>[EBX]<br>none<br>[EBP]<br>[ESI]<br>[EDI]               | 00      | 000<br>001<br>010<br>011<br>100<br>101<br>110        | 00<br>08<br>10<br>18<br>20<br>28<br>30<br>38 | 01<br>09<br>11<br>19<br>21<br>29<br>31<br>39 | 02<br>0A<br>12<br>1A<br>22<br>2A<br>32<br>3A | 03<br>0B<br>13<br>1B<br>23<br>2B<br>33<br>3B | 04<br>0C<br>14<br>1C<br>24<br>2C<br>34<br>3C | 05<br>0D<br>15<br>1D<br>25<br>2D<br>35<br>3D | 06<br>0E<br>16<br>1E<br>26<br>2E<br>36<br>3E | 07<br>0F<br>17<br>1F<br>27<br>2F<br>37<br>3F |
|                              | [EAX*2]<br>[ECX*2]<br>[EDX*2]<br>[EBX*2]<br>none<br>[EBP*2]<br>[ESI*2]<br>[EDI*2] | 01      | 000<br>001<br>010<br>011<br>100<br>101<br>110        | 40<br>48<br>50<br>58<br>60<br>68<br>70<br>78 | 41<br>49<br>51<br>59<br>61<br>69<br>71<br>79 | 42<br>4A<br>52<br>5A<br>62<br>6A<br>72<br>7A | 43<br>4B<br>53<br>5B<br>63<br>6B<br>73<br>7B | 44<br>4C<br>54<br>5C<br>64<br>6C<br>74<br>7C | 45<br>4D<br>55<br>5D<br>65<br>6D<br>75<br>7D | 46<br>4E<br>56<br>5E<br>66<br>6E<br>76<br>7E | 47<br>4F<br>57<br>5F<br>67<br>6F<br>77       |
| scaled                       | [EAX*4]<br>[ECX*4]<br>[EDX*4]<br>[EBX*4]<br>none<br>[EBP*4]<br>[ESI*4]<br>[EDI*4] | 10      | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>88<br>90<br>98<br>A0<br>A8<br>B0<br>B8 | 81<br>89<br>91<br>89<br>A1<br>A9<br>B1<br>B9 | 82<br>8A<br>92<br>9A<br>A2<br>AA<br>B2<br>BA | 83<br>8B<br>93<br>9B<br>A3<br>AB<br>B3<br>BB | 84<br>8C<br>94<br>9C<br>A4<br>AC<br>B4<br>BC | 85<br>8D<br>95<br>9D<br>A5<br>AD<br>B5<br>BD | 86<br>8E<br>96<br>9E<br>A6<br>AE<br>B6<br>BE | 87<br>8F<br>97<br>9F<br>A7<br>AF<br>B7<br>BF |
| (base + index*4)             | [EAX*8]<br>[ECX*8]<br>[EDX*8]<br>[EBX*8]<br>none<br>[EBP*8]<br>[ESI*8]<br>[EDI*8] | 11      | 000<br>001<br>010<br>011<br>100<br>101<br>110        | CO<br>C8<br>D0<br>D8<br>E0<br>E8<br>F0<br>F8 | C1<br>C9<br>D1<br>D9<br>E1<br>E9<br>F1<br>F9 | C2<br>CA<br>D2<br>DA<br>E2<br>EA<br>F2<br>FA | C3<br>CB<br>D3<br>DB<br>E3<br>E8<br>F3<br>FB | C4<br>CC<br>D4<br>DC<br>E4<br>EC<br>F4<br>FC | C5<br>CD<br>D5<br>DD<br>E5<br>ED<br>F5<br>FD | C6<br>CE<br>D6<br>DE<br>E6<br>E6<br>F6<br>FE | C7<br>CF<br>D7<br>DF<br>E7<br>EF<br>F7<br>FF |

#### NOTES:

The [\*] nomenclature means a disp32 with no base if the MOD is 00B. Otherwise, [\*] means disp8
or disp32 + [EBP]. This provides the following address modes:

| MOD bits | Effective Address               |
|----------|---------------------------------|
| 00       | [scaled index] + disp32         |
| 01       | [scaled index] + disp8 + [EBP]  |
| 10       | [scaled index] + disp32 + [EBP] |

### Other ISA-level Tradeoffs

- Load/store vs. Memory/Memory
- Condition codes vs. condition registers vs. compare&test
- Hardware interlocks vs. software-guaranteed interlocking
- VLIW vs. single instruction vs. SIMD
- 0, 1, 2, 3 address machines (stack, accumulator, 2 or 3-operands)
- Precise vs. imprecise exceptions
- Virtual memory vs. not
- Aligned vs. unaligned access
- Supported data types
- Software vs. hardware managed page fault handling
- Granularity of atomicity
- Cache coherence (hardware vs. software)

## Programmer vs. (Micro)architect

- Many ISA features designed to aid programmers
- But, complicate the hardware designer's job
- Virtual memory
  - vs. overlay programming
  - Should the programmer be concerned about the size of code blocks?
- Unaligned memory access
  - Compile/programmer needs to align data
- Transactional memory?
- VLIW vs. SIMD? Superscalar execution vs. SIMD?