#### Introduction to Microcontrollers

#### 中山大学

数据科学与计算机学院

#### 郭雪梅

Tel:39943108

Email:guoxuem@mail.sysu.edu.cn

URL1: http://human-robot.sysu.edu.cn/course



# Introduction to Embedded Systems

Lecture 5: SysTick Timer, interrupt
Review

# **Agenda**

- **®** Recap
  - **Subroutines and Parameter Passing** 
    - **©**AAPCS Convention
  - Indexed Addressing and Pointers
    - In C: Address of (&), Pointer to (\*)
  - **™Data Structures: Arrays, Strings** 
    - ©Length: hardcoded vs. embedded vs. sentinel
    - Array access: indexed vs. pointer arithmetic
  - **S**Functional Debugging
- **Outline** 
  - **Review**
  - SysTick Timer

## Definitions (define in 16 words or less, choose the word, or multiple choice)

- ✓ volatile, nonvolatile, RAM, ROM, port
- structured program, call graph, data flow graph
- state basis, nibble, precision, kibibyte, mebibyte
- signed/unsigned, 8-bit, 16-bit, 32-bit
- cs overflow, ceiling and floor, drop out
- us, address bus, data bus
- **S** Harvard architecture, von Neumann
- ALU, D flip-flop, registers
- **device driver, CISC, RISC**
- striendly, mask, toggle, heartbeat, breakpoint
- **™** Negative logic, positive logic, open collector
- **™** Voltage, current, power, Ohm's Law

- **10** Number conversions convert one format to another
  - **Salternatives**, binary bits
  - signed decimal e.g., -56
  - unsigned decimal e.g., 200

  - **७** hexadecimal e.g., 0xC8
- Addressing modes (book Sec 3.3.2)
  - ✓ Immediate e.g., MOV R0,#0,
  - Indexed e.g., LDR R0,[R1] LDR R0,=123
  - **CS** PC-relative e.g., BL subroutine
  - Register list, e.g., PUSH {R1, R4-R6}

- © Cortex-M4 operation & instructions
  - **™** Definition of N,Z,V,C
    - What do they mean? How do we use them?
  - Thumb-2 instructions on reference sheet
  - **©**Components in address space
  - **Subroutine linkage ™**
  - **Stack operations**
- Switch and LED interfaces
- C Programming
  - **™** Declarations, expressions, control flow

- Simple programs (assembly and C)
  - **c**create global variables
  - specify an I/O pin is an input
  - specify an I/O pin is an output
  - clear an I/O output pin to zero
  - set an I/O output pin to one

  - check if an I/O input pin is high or low
  - add, sub, shift left, shift right, and, or, eor
  - subroutine linkage
- Use of the stack
  - Stack instructions and stack diagrams

- Not on Exam
  - Pointers in C
  - Arrays, strings
  - Call by reference
  - Cycle by cycle execution

#### **Switch Interface**



Know voltage, current, power

#### **LED** interfaces



Know voltage, current, power, Ohm's Law

# 系统时钟

#### ⑩ 时钟产生单元

时钟产生单元包括晶体振荡器、锁相 环振荡器(PLL)和VPB分频器。



# 系统时钟

#### ⑩ 锁相环(PLL)

由晶体振荡器输出的时钟信号,通过PLL升频,可以获得更高的系统时钟(CCLK)。



# Phase-Lock-Loop



- Internal oscillator requires minimal power but is imprecise
- External crystal provides stable bus clock
- TM4C123 is equipped with 16 MHz crystal and bus clock can be set to a maximum of 80 MHz

#### Most popular parameters used to configure a device include:

- 1. The input crystal frequency
- 2. The oscillator to be used
- 3. Whether use of the PLL
- 4. The system clock divider

| XTAL | Crystal Freq (MHz) | XTAL | Crystal Freq<br>(MHz) |
|------|--------------------|------|-----------------------|
| 0x0  | Reserved           | 0x10 | 10.0 MHz              |
| 0x1  | Reserved           | 0x11 | 12.0 MHz              |
| 0x4  | 3.579545 MHz       | 0x14 | 14.31818 MHz          |
| 0x5  | 3.6864 MHz         | 0x15 | 16.0 MHz              |

To clock the system from the PLL, use SYSCTL\_USE\_PLL | SYSCTL\_OSC\_MAIN. For example, to configure the GPIO PORTF by using a 16-MHz crystal on the main oscillator with using the PLL whose output is 400 MHz. With a divisor in the clock path as above figure. To do this configuration as The following:

```
SYSCTL_RCC_R += SYSCTL_RCC_XTAL_16MHZ;// configure for 16 MHz crystal
SYSCTL_RCC2_R = (SYSCTL_RCC2_R&~0x1FC00000) // clear system clock divider field
+ (SYSDIV2<<22); // configure for 80 MHz clock, SYSDIV2=4
SYSCTL_RCC2_R += (SYSDIV<<23) | (LSB<<22); // divide by (2*SYSDIV+1+LSB)
#define SYSDIV 3 #define LSB 1
// bus frequency is 400MHz/(2*SYSDIV+1+LSB) = 400MHz/(2*3+1+1) = 50 MHz
```

#### TM4C123 16 MHz crystal and bus clock 80 MHz Configure

```
In file "pll.h"

#define SYSDIV2 4

void PLL_Init(void);

bus frequency is 400MHz/(SYSDIV2+1)

= 400MHz/(4+1) = 80 MHz

Example SYSDIV (n) values:

n=4 gives 400/(4+1) = 80 MHz

n=7 gives 400/(7+1) = 50MHz

n=9 gives 400/(9+1) = 40MHz

n=15 gives 400/(15+1) = 25MHz
```

```
#define SYSDIV2 4
void PLL Init(void){
// 0) Use RCC2
SYSCTL RCC2 R |= 0x80000000; // USERCC2
// 1) bypass PLL while initializing
SYSCTL RCC2 R \mid = 0x00000800; // BYPASS2, PLL bypass
// 2) select the crystal value and oscillator source
SYSCTL_RCC_R = (SYSCTL_RCC_R & ~0x000007C0) // clear
bits 10-6
+ 0x00000540; // 10101, configure for 16 MHz crystal
SYSCTL RCC2 R &= ~0x00000070; // configure for main
oscillator source
// 3) activate PLL by clearing PWRDN
SYSCTL_RCC2_R &= ~0x00002000;
// 4) set the desired system divider
SYSCTL RCC2 R |= 0x40000000; // use 400 MHz PLL
SYSCTL RCC2 R =
(SYSCTL RCC2 R&~0x1FC00000)+(SYSDIV2<<22); // 80 MHz
// 5) wait for the PLL to lock by polling PLLLRIS
while((SYSCTL RIS R&0x00000040)==0){}; // wait for PLLRIS
bit
// 6) enable use of PLL by clearing BYPASS
SYSCTL RCC2 R &= ^{\circ}0x00000800;
Program 4.6a. Activate the TM4C123 with a 16 MHz crystal to
run at 80 MHz (PLL xxx.zip).
```

# SysTick Timer(系统定时器)

Cortex-M3集成了一个系统定时器,SysTick。 SysTick给一个简单的24位写清零、递减、计数到零时重装的计数器提供灵活的控制机制。 该计数器有几种使用方法,例如:

- 用作一个RTOS时钟节拍定时器,以编程设定的速率(例如,100Hz)启动,调用一个SysTick程序。
- 用作一个使用系统时钟的高速报警定时器。
- 用作一个速率可变的报警或信号定时器——它的工作时间取决于使用的参考时钟和计数器的动态范围。
- 用作一个简单的计数器。 软件可以使用这个定时器来测量完成操作的时间或操作用掉的时间。
- 一个根据未到达/到达的时间(missing/meeting durations)来控制的内部时钟。 作为动态时钟管理控制循环的一部分,控制和状态寄存器中的COUNTFLAG位域可以用来决定某项操作是否在设定的时间内完成。

# SysTick Timer(系统定时器)

SysTickis a simple counter that we can use to create time delays and generate periodic interrupts. Table 4.10 shows some of the register definitions for SysTick.

The basis of SysTick is a 24-bit down counter that runs at the bus clock frequency. There are four steps to initialize the SysTick timer. First, we clear the **ENABLE** bit to turn off SysTick during initialization. Second, we set the **RELOAD**register(计数器的重装值). Third, we write to the **NVIC\_ST\_CURRENT\_R(**计数器的当前值) value to clear the counter. Lastly, we write the desired mode to the control register, **NVIC\_ST\_CTRL\_R**(控制和状态计数器用来配置其时钟、使能计数器、使能SysTick中断以及确定计数器状态)

| Address    | 31-24 | 23-17                                   | 16    | 15-3 | 2       | 1     | 0                 | Name           |
|------------|-------|-----------------------------------------|-------|------|---------|-------|-------------------|----------------|
| \$E000E010 | 0     | 0                                       | COUNT | 0    | CLK_SRC | INTEN | ENABLE            | NVIC_ST_CTRL_R |
| \$E000E014 | 0     | 24-bit RELOAD value                     |       |      |         |       | NVIC_ST_RELOAD_R  |                |
| \$E000E018 | 0     | 24-bit CURRENT value of SysTick counter |       |      |         |       | NVIC_ST_CURRENT_R |                |

- **10** Timer/Counter operation
  - **24-bit counter** *decrements* at bus clock frequency
    - With 80 MHz bus clock, decrements every 12.5 ns
  - $\bigcirc$ Counting is from  $n \rightarrow 0$

| Address    | 31-24 | 23-17                                   | 16    | 15-3 | 2       | 1     | 0                 | Name           |
|------------|-------|-----------------------------------------|-------|------|---------|-------|-------------------|----------------|
| \$E000E010 | 0     | 0                                       | COUNT | 0    | CLK_SRC | INTEN | ENABLE            | NVIC_ST_CTRL_R |
| \$E000E014 | 0     | 24-bit RELOAD value                     |       |      |         |       | NVIC_ST_RELOAD_R  |                |
| \$E000E018 | 0     | 24-bit CURRENT value of SysTick counter |       |      |         |       | NVIC_ST_CURRENT_R |                |

#### Initialization (4 steps)

- **Step1**: Clear ENABLE to stop counter
- Step2: Specify the RELOAD value
- Step3: Clear the counter via NVIC\_ST\_CURRENT\_R
- Step4: Set NVIC\_ST\_CTRL\_R
  - OCLK\_SRC = 1 (bus clock is the only option)
  - **INTEN** = 0 for no interrupts
  - **©ENABLE** = 1 to enable

When the **CURRENT** value counts down from 1 to 0, the **COUNT** flag is set.

```
SysTick Init
                                  24-bit Countdown Timer
; disable SysTick during setup
   LDR R1, =NVIC ST CTRL R
   MOV R0, #0 ; Clear Enable
   STR R0, [R1]
; set reload to maximum reload value
   LDR R1, =NVIC ST RELOAD R
   LDR R0, =0x00FFFFFF; ; Specify RELOAD value
   STR R0, [R1] ; reload at maximum
; writing any value to CURRENT clears it
   LDR R1, =NVIC ST CURRENT R
   MOV R0, #0
   STR R0, [R1] ; clear counter
; enable SysTick with core clock
   LDR R1, =NVIC ST CTRL R
   MOV R0, #0x0005 ; Enable but no interrupts (later)
   STR R0, [R1] ; ENABLE and CLK SRC bits set
   BX LR
```

```
;-----SysTick Wait-----
; Time delay using busy wait.
; Input: R0 delay parameter in units of the core clock
        80 MHz(12.5 nsec each tick)
; Output: none
; Modifies: R1
SysTick Wait
   SUB R0, R0, #1 ; delay-1
   LDR R1, =NVIC ST RELOAD R
   STR R0, [R1] ; time to wait
   LDR R1, =NVIC ST CURRENT R
   STR R0, [R1] ; any value written to CURRENT clears
   LDR R1, =NVIC ST CTRL R
SysTick Wait loop
   LDR R0, [R1] ; read status
   ANDS R0, R0, #0x00010000 ; bit 16 is COUNT flag
   BEQ SysTick Wait loop ; repeat until flag set
   BX LR
```

```
;-----SysTick Wait10ms-----
; Call this routine to wait for R0*10 ms
; Time delay using busy wait. This assumes 80 MHz clock
; Input: R0 number of times to wait 10 ms before returning
; Output: none
: Modifies: R0
DELAY10MS EQU 800000 ; clock cycles in 10 ms
SysTick Wait10ms
   PUSH {R4, LR}
                           ; save R4 and LR
   MOVS R4, R0
                           ; R4 = R0 = remainingWaits
   BEQ SysTick Wait10ms done ; R4 == 0, done
SysTick Wait10ms loop
   LDR R0, =DELAY10MS; R0 = DELAY10MS
                    ; wait 10 ms
   BL SysTick Wait
   SUBS R4, R4, #1
                         ; remainingWaits--
   BHI SysTick Wait10ms loop ; if (R4>0), wait another 10 ms
SysTick Wait10ms done
   POP {R4, PC}
```

# SysTick Timer in C

```
#define NVIC_ST_CTRL_R(*((volatile uint32 t *)0xE000E010))
#define NVIC_ST_RELOAD_R(*((volatile uint32_t *)0xE000E014))
#define NVIC ST CURRENT R(*((volatile uint32 t *)0xE000E018))
void SysTick Init(void){
NVIC ST CTRL R = 0; // 1) disable SysTick during setup
NVIC ST RELOAD R = 0x00FFFFFF; // 2) maximum reload value
NVIC ST CURRENT R = 0; // 3) any write to CURRENT clears it
NVIC ST CTRL R = 0x00000005; // 4) enable SysTick with core clock
// The delay parameter is in units of the 80 MHz core clock(12.5 ns)
void SysTick Wait(uint32 t delay){
 NVIC ST RELOAD R = delay-1; // number of counts
 NVIC ST CURRENT R = 0; // any value written to CURRENT clears
 while((NVIC ST CTRL R&0x00010000)==0){ // wait for flag
// Call this routine to wait for delay*10ms
void SysTick Wait10ms(uint32 t delay){
unsigned long i;
for(i=0; i<delay; i++){
 SysTick Wait(800000); // wait 10ms
```

#### Timer in TM4C123

The TM4C123 has six timers, Output compare and input capture can also be combined to measure period and frequency over a wide range of ranges and resolutions. We may run the output compare modes with or without an external output pin attached.



```
void TimerOA_Init(unsigned short period){ volatile uint32_t delay;
SYSCTL RCGCTIMER R |= 0x01; // 0) activate timer0
 delay = SYSCTL_RCGCTIMER_R; // allow time to finish activating
 TIMERO_CTL_R &= ^{\circ}0x00000001; // 1) disable timerOA during setup
 TIMERO_CFG_R = 0x00000004; // 2) configure for 16-bit timer mode
 TIMERO_TAMR_R = 0x00000002; // 3) configure for periodic mode
 TIMERO_TAILR_R = period - 1; // 4) reload value
 TIMERO_TAPR_R = 49;  // 5) 预分频1us timer0A=50MHZ/50
 TIMERO_ICR_R = 0x00000001; // 6) clear timerOA timeout flag
 TIMERO_IMR_R \mid = 0x00000001; // 7) arm timeout interrupt
 NVIC PRI4 R = (NVIC PRI4 R&0x00FFFFFF) |0x600000000; //8
priority 3
 NVIC_ENO_R = NVIC_ENO_INT19; // 9) enable interrupt 19 in NVIC
 TIMERO_CTL_R | = 0x00000001; // 10) enable timer0A
Timer0A_Init(5); //200 \text{ kHz}, period=5
200KHZ=50MHZ/(49+1)/5
```

the start values in the GPTMTAILR and GPTMTAPR registers are loaded into the Timer A, Then the timer begins the countdown by first decrementing For a periodic timer, the start values are reloaded from the GPTMTAILR and the GPTMTAPR registers into the timer and continue for the next cycle.

## Input/Output Synchronization

- Processor-Peripheral Timing Mismatch
  - Peripherals, e.g., displays, sensors, switches, generally operate MUCH slower than processor instruction times
    - **®Processor** ~ MHz
    - **®**Peripheral ~ kHz or Hz
  - MANY instructions can be executed while peripheral processes information

## Input/Output Sync. (cont.)

- Peripheral primitive states
  - **CSREADY** 
    - **®**Peripheral is ready to initiate an I/O transfer
  - **MOT READY** 
    - Peripheral is unable to perform I/O transfer
  - **BUSY** 
    - ©READY peripheral becomes BUSY when I/O transfer initiated
    - Peripheral remains BUSY for duration of I/O transfer
  - **MOT BUSY** 
    - ©READY peripheral is able to initiate another I/O operation

#### Input/Output Sync. (cont.)



## I/O Sync Options (1)

What to do while the peripheral is BUSY?

- 1. BLIND CYCLE TRANSFER
  - Suppose that a BUSY control signal is not available
  - Perform I/O operation
  - Wait for a period of time that is guaranteed to be sufficient for operation to complete
  - Initiate next operation



## I/O Sync Options (2)

What to do while the peripheral is BUSY?

- 2. BUSY-WAIT (e.g., ready-busy, test-transfer)
  - Poll peripheral status wait for READY/NOT BUSY
  - Perform other tasks between polls
  - Unless timed correctly, under/over run possible
    - **One solution: POLL CONTINUOUSLY**



# I/O Sync Options (3)

What to do while the peripheral is BUSY?

- 3. INTERRUPT/TRANSFER
  - Mardware INTERRUPTS processor on condition of READY/NOT BUSY
  - Facilitates performing other background processing between I/O transfers
    - Processor changes context when current transfer complete
    - **Requires program structure to process context change**





# **Interrupt Processing**



#### **Interrupts**

- •An **interrupt** is the automatic transfer of software execution in response to a hardware **event** that is **asynchronous** with the current software execution
- •This hardware event is called a trigger and it breaks the execution flow of the main thread of the program
- •The event causes the CPU to stop executing the current program and begin executing a special piece of code called an **interrupt handler** or **interrupt service routine** (ISR)
- Typically, the ISR does some work and then resumes the interrupted program

#### Internal

The hardware event can either be:

- 1) A **busy-to-ready transition** in an external I/O device. Caused by the external world
- -Peripheral/device, e.g., UART input/output device
- -Reset button, Timer expires, Power failure, System error
- -Names: exception, interrupt, external interrupt

#### 2) An internal event

- -Bus fault, memory fault
- –A periodic timer
- -Div. by zero, illegal/unsupported instruction
- –Names : exception, trap, system exception
- When the hardware needs service, signified by a busy to ready state transition, it will request an interrupt by setting its trigger flag

#### **Cortex-M3 Interrupts**

- •Exceptions:
- -System exceptions: numbered 1 to 15
- External interrupt inputs: numbered from 16 up
   Different numbers of external interrupt inputs (from 1 to 240) and different numbers of priority levels
- Value of the current running exception is indicated by:
- The special register Interrupt Program Status Register (IPSR) or
- –From the NVIC's Interrupt Control State Register (the VECTACTIVE field)

#### **NVIC in ARM Cortex-M**



## **Interrupt Vector Table for ARM Cortex-M**

| Interrupt # | Interrupt                                                                      | Memory Location (Hex) |
|-------------|--------------------------------------------------------------------------------|-----------------------|
|             | Stack Pointer initial value                                                    | 0x00000000            |
| 1           | Reset                                                                          | 0x0000004             |
| 2           | NMI                                                                            | 0x0000008             |
| 3           | Hard Fault                                                                     | 0x000000C             |
| 4           | Memory Management Fault                                                        | 0x0000010             |
| 5           | Bus Fault                                                                      | 0x0000014             |
| 6           | Usage Fault (undefined instructions, divide by zero, unaligned memory access,) | 0x0000018             |
| 7           | Reserved                                                                       | 0x000001C             |
| 8           | Reserved                                                                       | 0x0000020             |
| 9           | Reserved                                                                       | 0x00000024            |
| 10          | Reserved                                                                       | 0x00000028            |
| 11          | SVCall                                                                         | 0x0000002C            |
| 12          | Debug Monitor                                                                  | 0x00000030            |
| 13          | Reserved                                                                       | 0x0000034             |
| 14          | PendSV                                                                         | 0x00000038            |
| 15          | SysTick                                                                        | 0x000003C             |
| 16          | IRQ 0 for peripherals                                                          | 0x0000040             |
| 17          | IRQ 1 for peripherals                                                          | 0x00000044            |
|             |                                                                                |                       |
| 255         | IRQ 239 for peripherals                                                        | 0x000003FC            |

## Main Program gets interrupted



#### **Nested Vector Interrupt Controller (NVIC)**

- •**NVIC**: the name of the hardware on the microcontroller chip that manages interrupts
- Notifies CPU when an interrupt occurs
- -Programmer configures to enable/disable specific interrupts
- Programmer configures to give interrupts priorities
- -Provides the CPU with information for accessing an *Interrupt Vector Table,* which stores the starting address (i.e. entry point) of each ISR.
- •Interrupt Vector Table: Each row in this table (located in memory) contains the address of the starting instruction for each ISR. The CPU uses this information to start execution of the ISR that has been "triggered" by a corresponding Interrupt (i.e. hardware) event)

| INT# | IRQ# | Vector location        | Device                            |
|------|------|------------------------|-----------------------------------|
| 1-15 | none | 0000 0000 to 0000 003C | <b>CPU Exception (set by ARM)</b> |
|      |      |                        |                                   |
| 16   | 0    | 0000 0040              | GPIO PORT A                       |
| 17   | 1    | 0000 0044              | GPIO PORT B                       |
| 18   | 2    | 0000 0048              | GPIO PORT C                       |
| 19   | 3    | 0000 004C              | GPIO PORT D                       |
| 20   | 4    | 0000 0050              | GPIO PORT E                       |
| 21   | 5    | 0000 0054              | UARTO                             |
| 22   | 6    | 0000 0058              | UART1                             |
| 23   | 7    | 0000 005C              | SSI0                              |
| 24   | 8    | 0000 0060              | I2C0                              |
| 25   | 9    | 0000 0064              | PWM0 Fault                        |
| 26   | 10   | 0000 0068              | PWM0 Generator 0                  |
| 27   | 11   | 0000 006C              | PWM0 Generator 1                  |
| 28   | 12   | 0000 0070              | PWM0 Generator 2                  |

| INT# | IRQ# | Vector location | Device                  |
|------|------|-----------------|-------------------------|
| 29   | 13   | 0000 0074       | QEI0                    |
| 30   | 14   | 0000 0078       | ADC0 Sequence 0         |
| 31   | 15   | 0000 007C       | ADC0 Sequence 1         |
| 32   | 16   | 0000 0080       | ADC0 Sequence 2         |
| 33   | 17   | 0000 0084       | ADC0 Sequence 3         |
| 34   | 18   | 0000 0088       | Watchdog Timers 0 and 1 |
| 35   | 19   | 0000 008C       | 16/32-Bit Timer 0A      |
| 36   | 20   | 0000 0090       | 16/32-Bit Timer 0B      |
| 37   | 21   | 0000 0094       | 16/32-Bit Timer 1A      |
| 38   | 22   | 0000 0098       | 16/32-Bit Timer 1B      |
| 39   | 23   | 0000 009C       | 16/32-Bit Timer 2A      |
| 40   | 24   | 0000 00A0       | 16/32-Bit Timer 2B      |
| 41   | 25   | 0000 00A4       | Analog Comparator 0     |
| 42   | 26   | 0000 00A8       | Analog Comparator 1     |

| INT#  | IRQ#  | Vector location | Device             |
|-------|-------|-----------------|--------------------|
| 59    | 43    | 0000 00EC       | Hibernation Module |
| 60    | 44    | 0000 00F0       | USB                |
| 61    | 45    | 0000 00F4       | PWM Generator 3    |
| 62    | 46    | 0000 00F8       | μDMA Software      |
| 63    | 47    | 0000 00FC       | μDMA Error         |
| 64    | 48    | 0000 0100       | ADC1 Sequence 0    |
| 65    | 49    | 0000 0104       | ADC1 Sequence 1    |
| 66    | 50    | 0000 0108       | ADC1 Sequence 2    |
| 67    | 51    | 0000 010C       | ADC1 Sequence 3    |
| 68-72 | 52-56 | -               | Reserved           |
| 73    | 57    | 0000 0124       | SSI2               |
| 74    | 58    | 0000 0128       | SSI3               |
| 75    | 59    | 0000 012C       | UART3              |
| 76    | 60    | 0000 0130       | UART4              |

| INT#   | IRQ#  | Vector location | Device             |
|--------|-------|-----------------|--------------------|
| 77     | 61    | 0000 0134       | UART5              |
| 78     | 62    | 0000 0138       | UART6              |
| 79     | 63    | 0000 013C       | UART7              |
| 80-83  | 64-67 | -               | Reserved           |
| 84     | 68    | 0000 0150       | I2C2               |
| 85     | 69    | 0000 0154       | I2C3               |
| 86     | 70    | 0000 0158       | 16/32-Bit Timer 4A |
| 87     | 71    | 0000 015C       | 16/32-Bit Timer 4B |
| 88-107 | 72-91 | -               | Reserved           |
| 108    | 92    | 0000 01B0       | 16/32-Bit Timer 5A |
| 109    | 93    | 0000 01B4       | 16/32-Bit Timer 5B |
| 110    | 94    | 0000 01B8       | 32/64-Bit Timer 0A |
| 111    | 95    | 0000 01BC       | 32/64-Bit Timer 0B |
| 112    | 96    | 0000 01C0       | 32/64-Bit Timer 1A |

| INT#  | IRQ#  | Vector location | Device                                  |
|-------|-------|-----------------|-----------------------------------------|
| 43    | 27    | -               | Reserved                                |
| 44    | 28    | 0000 00B0       | System Control                          |
| 45    | 29    | 0000 00B4       | Flash Memory Control and EEPROM Control |
| 46    | 30    | 0000 00B8       | GPIO Port F                             |
| 47-48 | 31-32 | -               | Reserved                                |
| 49    | 33    | 0000 00C4       | UART2                                   |
| 50    | 34    | 0000 00C8       | SSI1                                    |
| 51    | 35    | 0000 00CC       | 16/32-Bit Timer 3A                      |
| 52    | 36    | 0000 00D0       | 16-32-Bit Timer 3B                      |
| 53    | 37    | 0000 00D4       | I2C1                                    |
| 54    | 38    | 0000 00D8       | QEI1                                    |
| 55    | 39    | 0000 00DC       | CAN0                                    |
| 56    | 40    | 0000 00E0       | CAN1                                    |
| 57-58 | 41-42 | -               | Reserved                                |

| INT# | IRQ# | Vector location | Device                  |
|------|------|-----------------|-------------------------|
| 113  | 97   | 0000 01C4       | 32/64-Bit Timer 1B      |
| 114  | 98   | 0000 01C8       | 32/64-Bit Timer 2A      |
| 115  | 99   | 0000 01CC       | 32/64-Bit Timer 2B      |
| 116  | 100  | 0000 01D0       | 32/64-Bit Timer 3A      |
| 117  | 101  | 0000 01D4       | 32/64-Bit Timer 3B      |
| 118  | 102  | 0000 01D8       | 32/64-Bit Timer 4A      |
| 119  | 103  | 0000 01DC       | 32/64-Bit Timer 4B      |
| 120  | 104  | 0000 01E0       | 32/64-Bit Timer 5A      |
| 121  | 105  | 0000 01E4       | 32/64-Bit Timer 5B      |
| 122  | 106  | 0000 01E8       | <b>System Exception</b> |
|      |      |                 | (imprecise)             |
| 123- | 107- | -               | Reserved                |
| 149  | 133  |                 |                         |
| 150  | 134  | 0000 0258       | PWM Generator 0         |
| 151  | 135  | 0000 025C       | PWM Generator 1         |
| 152  | 136  | 0000 0260       | PWM Generator 2         |
| 153  | 137  | 0000 0264       | PWM Generator 3         |
| 154  | 138  | 0000 0268       | PWM1 Fault              |

## **ARM Cortex-M Registers**



Bit 0 of the special register **PRIMASK** is the interrupt mask bit. If this bit is 1, most interrupts and exceptions are not allowed. If the bit is 0, then interrupts are allowed. Bit 0 of the special register **FAULTMASK** is the fault mask bit. If this bit is 1, all interrupts and faults are not allowed. If the bit is 0, then interrupts and faults are allowed. The nonmaskable interrupt (NMI) is not affected by these mask bits. The BASEPRI register defines the priority of the executing software. It prevents interrupts with lower or equal priority but allows higher priority interrupts. For example BASEPRI equals 3, then requests with level 0, 1, and 2 can interrupt, while requests at levels 3 and higher will be postponed.

## **Interrupt Programming**

Interrupts on the Cortex-M are controlled by the **Nested Vectored Interrupt Controller** (NVIC)

•To activate an "interrupt source" we need to set its priority and enable that source in the NVIC:

#### **Activate = Set priority + Enable source in NVIC**

NVIC supports 1 to 240 external interrupt inputs (commonly known as IRQs)

- NVIC control registers are accessible as memorymapped devices
- NVIC can be accessed as memory location

#### 0xE000E000

## **Basic Interrupt Configuration**

- •Each external interrupt has several registers associated with it:
  - -Enable and clear enable registers
  - –Set-pending and clear-pending registers
  - –Active status
  - –Priority level
- •In addition, a number of other registers can also affect the interrupt processing:
- -Exception-masking registers (PRIMASK, FAULTMASK, and BASEPRI)
  - Vector Table Offset register
  - -Software Trigger Interrupt register
  - -Priority Group

## Interrupt Enable and Clear Enable

The Interrupt Enable register is programmed via two addresses

- -To set the enable bit, we write to the **SETENA** register address
- -To clear the enable bit, you need to write to the **CLRENA** register address

欲使能一个中断,你需要写1 到对应SETENA 的位中;欲除能一个中断,你需要写1 到对应的CLRENA 位中;如果往它们中写0,不会有任何效果。通过这种方式,使能/除能中断时只需把"当事位"写成1,其它的位可以全部为零。再也不用像以前那样,害怕有些位被写入0 而破坏其对应的中断设置(写0 没有效果),从而实现每个中断都可以自顾地设置,而互不侵犯——只需单一的写指令,不再需要读-改-写。

## Interrupt Enable and Clear Enable

There are two enable registers **NVIC\_EN0\_R** and **NVIC\_EN1\_R**. The 32 bits in register **NVIC\_EN0\_R** control the IRQ numbers 0 to 31 (interrupt numbers 16-47). To enable UART0 interrupts we set bit 5 in **NVIC\_EN0\_R**, see Table 9.3.

To disable interrupts we write ones to the corresponding bit in the NVIC\_DISO\_R or NVIC\_DIS1\_R register.

| Address    | 31 | 30 | 29-<br>7 | 6     | 5     | 4 | 3 | 2 | 1     | 0 | Name      |
|------------|----|----|----------|-------|-------|---|---|---|-------|---|-----------|
| 0xE000E100 | G  | F  |          | UART1 | UART0 | Е | D | С | В     | Α | NMC_EN0_R |
| 0xE000E104 |    |    |          |       |       |   |   |   | UART2 | Н | NMC_EN1_R |

Table 9.3. The LM3S/TM4C NVIC interrupt enable registers.

#### **Definitions of Priority**

#### 异常的优先级:

一个高优先级的异常可以抢占一个低优先级的异常.

复位, NMI, 和硬件错误有特定的优先级.

Cortex-M3 支持256级可编程异常.

减少优先级数可以通过减少优先级配置寄存器的一些低位来实现。

每个外部中断都有一个对应的优先级寄存器,每个寄存器占用8位,但是允许最少只使用最高3位

| Vector address | Number | IRQ | ISR name in Startup.s | NMC             | Priority bits |
|----------------|--------|-----|-----------------------|-----------------|---------------|
| 0x00000038     | 14     | -2  | PendSV_Handler        | NVIC_SYS_PRI3_R | 23-21         |
| 0x0000003C     | 15     | -1  | SysTick_Handler       | NVIC_SYS_PRI3_R | 31 – 29       |
| 0x00000040     | 16     | 0   | GPIOPortA_Handler     | NVIC_PRI0_R     | 7-5           |
| 0x00000044     | 17     | 1   | GPIOPortB_Handler     | NVIC_PRI0_R     | 15 – 13       |
| 0x00000048     | 18     | 2   | GPIOPortC_Handler     | NVIC_PRI0_R     | 23-21         |
| 0x0000004C     | 19     | 3   | GPIOPortD_Handler     | NVIC_PRIO_R     | 31 – 29       |

| 0x0000008C 35 19 | Timer0A_Handler | NVIC_PRI4_R | 31 – 29 |
|------------------|-----------------|-------------|---------|
|------------------|-----------------|-------------|---------|

Some of the interrupt vectors for the LM3S/TM4C123.

 $NVIC_PRI4_R = (NVIC_PRI4_R&0x00FFFFFF)|0x60000000; // 8)$  priority 3

Each register contains an 8-bit priority field for four devices. On the LM3S/TM4C microcontrollers, only the top three bits of the 8-bit field are used. This allows us to specify the interrupt priority level for each device from 0 to 7,with 0 being the highest priority. **Priority** determines the order of service when two or more requests are made simultaneously. Priority also allows a higher priority request to suspend a lower priority request currently being processed. Usually, if two requests have the same priority, we do not allow them to interrupt each other.

#### **Active Status**

每个外部中断都有一个活动状态位。在处理器执行了其 ISR 的第一条指令后,它的活动位就被置1,并且直到ISR 返回时才硬件清零。由于支持嵌套,允许高优先级异常抢 占某个ISR。然而,哪怕一个中断被抢占,其活动状态也依 然为1(请仔细琢磨前文讲到的"直到ISR返回时才清零)。 活动状态寄存器的定义,与前面讲的使能/除能和悬起/解 悬寄存器相同,只是不再成对出现。它们也能按字/半字 /字节访问,但他们是只读的,如表8.4 所示。

```
void Timer0A_Handler(void){
   TIMER0_ICR_R = TIMER_ICR_TATOCINT;// acknowledge timer0A
timeout
}
```

## **Program Status Register**

#### □ Accessed separately or all at once

Figure 3. APSR, IPSR and EPSR bit assignments



Figure 4. PSR bit assignments



**Q** = Saturation, **T** = Thumb bit

The interrupt number (ISRNUM) in the **IPSR** register is 0, meaning we are running in **Thread mode** (i.e., the main program, and not an ISR).

Handler mode is signified by a nonzero value in IPSR. When BASEPRI register is zero, all interrupts are allowed and the BASEPRI register is not active.

When a Port C interrupt is triggered, The **IPSR** register is set to 18 ("Number" column in Table 9.1)

| Vector address | Number | IRQ | ISR name in Startup.s | NMC             | Priority bits |
|----------------|--------|-----|-----------------------|-----------------|---------------|
| 0x00000038     | 14     | -2  | PendSV_Handler        | NVIC_SYS_PRI3_R | 23-21         |
| 0x0000003C     | 15     | -1  | SysTick_Handler       | NVIC_SYS_PRI3_R | 31 – 29       |
| 0x00000040     | 16     | 0   | GPIOPortA_Handler     | NVIC_PRI0_R     | 7-5           |
| 0x00000044     | 17     | 1   | GPIOPortB_Handler     | NVIC_PRI0_R     | 15 – 13       |
| 0x00000048     | 18     | 2   | GPIOPortC_Handler     | NVIC_PRI0_R     | 23-21         |
| 0x0000004C     | 19     | 3   | GPIOPortD_Handler     | NVIC_PRI0_R     | 31 – 29       |

#### **Vector Tables**

- •When an exception takes place and is being handled by the Cortex-M3, the processor will need to locate the starting address of the exception handler
- This information is stored in the vector table
- •Each exception has an associated 32-bit vector that points to the memory location where the ISR that handles the exception is located
- Vectors are stored in ROM at the beginning of the memory

#### **Vector Tables**

- •Exception vector table after power-up is located at address 0x00000000:
- •ROM location 0x00000000 has the initial stack pointer
- •Location 0x00000004 contains the initial program counter (PC), which is called the reset vector
- Reset vector points to a function called reset handler,
   which is the first thing executed following reset
- Vector table can be relocated to change interrupt handlers at runtime (vector table offset register)

| Address    | Exception Number | Value (Word Size)                            |
|------------|------------------|----------------------------------------------|
| 0x00000000 | 1                | MSP initial value                            |
| 0x00000004 | 1                | Reset vector (program counter initial value) |
| 0x00000008 | 2                | NMI handler starting address                 |
| 0x0000000C | 3                | Hard fault handler starting address          |
|            |                  | Other handler starting address               |

```
EXPORT Vectors
 Vectors; address ISR
DCD StackMem + Stack ; 0x0000000 Top of Stack
DCD Reset Handler; 0x0000004 Reset Handler
                                                     Each exception
DCD NMI Handler; 0x0000008 NMI Handler
DCD HardFault Handler; 0x000000C Hard Fault Handler
                                                     has an
DCD MemManage Handler; 0x00000010 MPU Fault Handlerassociated
DCD BusFault Handler; 0x0000014 Bus Fault Handler
                                                     32-bit vector
DCD UsageFault Handler; 0x00000018 Usage Fault Handler
                                                     that points to
DCD 0; 0x0000001C Reserved
DCD 0; 0x00000020 Reserved
                                                     the memory
DCD 0; 0x00000024 Reserved
                                                     location where
DCD 0; 0x00000028 Reserved
                                                     the ISR that
DCD SVC Handler; 0x0000002C SVCall Handler
                                                     handles the
DCD DebugMon Handler; 0x00000030 Debug Monitor
                                                     exception is
Handler
DCD 0; 0x00000034 Reserved
                                                     located. Vectors
DCD PendSV Handler; 0x00000038 PendSV Handler
                                                     are stored in
DCD SysTick Handler; 0x0000003C SysTick Handler
                                                     ROM at the
DCD GPIOPortA Handler; 0x00000040 GPIO Port A
                                                     beginning of
DCD GPIOPortB Handler; 0x00000044 GPIO Port B
DCD GPIOPortC Handler; 0x00000048 GPIO Port C
                                                     memory.
DCD GPIOPortD Handler; 0x0000004C GPIO Port D
DCD GPIOPortE Handler; 0x00000050 GPIO Port E
DCD UARTO Handler; 0x00000054 UARTO
DCD UART1 Handler; 0x00000058 UART1
                                          Startup.sfile
```

```
volatile uint32 t Counts;
#define PD0 (*((volatile uint32 t *)0x40007004))
void SysTick Init(uint32 t period){
SYSCTL RCGCGPIO R \mid= 0x08; // activate port D
Counts = 0;
GPIO PORTD AMSEL R &= \sim 0 \times 01; // no analog
GPIO PORTD PCTL R &= \sim 0 \times 00000000F; // regular GPIO function
GPIO PORTD DIR R |= 0x01; // make PD0 out
GPIO PORTD AFSEL R &= ~0x01; // disable alt funct on PD0
GPIO PORTD DEN R = 0x01; // enable digital I/O on PD0
NVIC ST CTRL R = 0; // disable SysTick during setup
NVIC ST RELOAD R = period - 1;// reload value
NVIC ST CURRENT R = 0; // any write to current clears it
//priority 2
NVIC ST CTRL R = 0x00000007; // enable with core clock and interrupts
EnableInterrupts();
void SysTick Handler(void){
PD0 ^= 0x01; // toggle PD0
Counts = Counts + 1;
Program 9.7. Implementation of a periodic interrupt using SysTick
(PeriodicSysTickInts xxx.zip).
```

# Simplified procedure for setting up an interrupt

If the application is stored in ROM and there is no need to change the exception handlers, we can have the whole vector table coded in the beginning of ROM in the Code region (0x00000000)

- •This way, the vector table offset will always be 0 and the interrupt vector is already in ROM
- •The only steps required to set up an interrupt are:
- 1) Set up the priority group, if needed
- 2) Set up the priority of the interrupt
- 3) Enable the interrupt

## Interrupt Service Routines (ISRs)

- •When an interrupt/exception takes place, a number of things happen:
- 1. Stacking (automatic pushing of eight registers' contents to stack)
- PC, PSR, R0–R3, R12, and LR
- 2. Vector fetch (reading the exception handler starting address from the vector table)
- 3. Exception vector starts to execute. On the entry of the exception handler, a number of regs are updated:
- stack pointer (SP) to new location
- IPSR (low part of PSR) with new exception number
- program counter (PC) to vector handler
- link register (LR) to special value EXC\_RETURN
- Several other registers get updated
- Latency: as short as 12 cycles

## **Interrupt/Exception Exits**

- •At the end of the exception handler, an exception exit (a.k.a interrupt return in some processors) is required to restore the system status so that the interrupted program can resume normal execution
- •There are three ways to trigger the interrupt return sequence; all of them use the special value stored in the LR in the beginning of the handler:

Table 9.2 Instructions that Can be Used for Triggering Exception Return

| Return Instruction         | Description                                                                                                                                                                                                                                                                      |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BX < reg >                 | If the EXC_RETURN value is still in LR, we can use the BX LR instruction to perform the interrupt return.                                                                                                                                                                        |
| POP {PC}, or<br>POP {, PC} | Very often the value of LR is pushed to the stack after entering the exception handler. We can use the POP instruction, either a single POP or multiple POPs, to put the EXC_RETURN value to the program counter. This will cause the processor to perform the interrupt return. |
| LDR, or LDM                | It is possible to produce an interrupt return using the LDR instruction with PC as the destination register.                                                                                                                                                                     |

## **Interrupt Processing**

- 1. The execution of the main program is suspended
  - 1. the current instruction is finished,
  - 2. suspend execution and push 8 registers (R0-R3, R12, LR, PC, PSR) on the stack
  - 3. LR set to 0xFFFFFFF9 (indicates interrupt return)
  - 4. IPSR set to interrupt number
  - 5. sets PC to ISR address
- 2. The interrupt service routine (ISR) is executed
  - clears the flag that requested the interrupt
  - g performs necessary operations
  - **communicates using global variables**
- 3. The main program is resumed when ISR executes BX LR
  - g pulls the 8 registers from the stack

## **Interrupt Context Switch**



#### **Interrupt Number 18 corresponds to GPIO Port C**

To **return from an interrupt**, the ISR executes the typical function return **BX LR**. However, since the top 24 bits of **LR** are 0xFFFFFF, it knows to return from interrupt by popping the eight registers off the stack.

```
GPIOPortC_Handler

LDR R0,=GPIO_PORTC_ICR_R

MOV R1,#0x10

STR R1,[R0] ; ack

;stuff

BX LR ; return from interrupt

void GPIOPortC_Handler(void){

GPIO_PORTC_ICR_R = 0x10; //

ack

// stuff

}

BX LR ; return from interrupt
```

## **Edge-triggered Interrupts**

Many times the busy to done state transition is signified by a rising (or falling) edge on a status signal in the hardware. For these situations, we connect this status signal to an input of the microcontroller, and we use edge-triggered interfacing to configure the interface to set a flag on the rising (or falling) edge of the input. Each of the digital I/O pins on the LM3S/TM4C family can be configured for edge triggering. Setting the AFSEL will activate the pin's special function (e.g., UART, I2C, CAN etc.). On the TM4C123, only pins PD7 and PF0 need to be unlocked. We clear bits in the AMSEL register to disable analog function. See Tables 4.3, 4.4 to see the PCTL bits.

five conditions must be simultaneously true for an edgetriggered interrupt to be requested:

- The trigger flag bit is set (RIS)
- The arm bit is set (IME)
- The level of the edge-triggered interrupt must be less than BASEPRI
- The edge-triggered interrupt must be enabled in the NVIC\_ENO\_R
- Bit 0 of the special register PRIMASK is 0

| DIR | AFSEL | IS | IBE | IEV | Port mode                   |  |  |
|-----|-------|----|-----|-----|-----------------------------|--|--|
| 0   | 0     | 0  | 0   | 0   | Input, falling edge trigger |  |  |
| 0   | 0     | 0  | 0   | 1   | Input, rising edge trigger  |  |  |
| 0   | 0     | 0  | 1   | -   | Input, both edges trigger   |  |  |
| 0   | 0     | 1  | 0   | 0   | Input, low level trigger    |  |  |
| 0   | 0     | 1  | 0   | 1   | Input, high-level trigger   |  |  |

Table 9.5. Edge-triggered and level-active interrupt modes (set IME=1 to arm interrupt).

| Address     | 7       | 6       | 5     | 4                 | 3     | 2     | 1     | 0     | Name               |
|-------------|---------|---------|-------|-------------------|-------|-------|-------|-------|--------------------|
| \$4000.43FC | DATA    | DATA    | DATA  | DATA              | DATA  | DATA  | DATA  | DATA  | GPIO_PORTA_DATA_R  |
| \$4000.4400 | DIR     | DIR     | DIR   | DIR               | DIR   | DIR   | DIR   | DIR   | GPIO_PORTA_DIR_R   |
| \$4000.4404 | IS      | IS      | IS    | IS                | IS    | IS    | IS    | IS    | GPIO_PORTA_IS_R    |
| \$4000.4408 | IBE     | IBE     | IBE   | IBE               | IBE   | IBE   | IBE   | IBE   | GPIO_PORTA_IBE_R   |
| \$4000.440C | IEV     | IEV     | IEV   | IEV               | IEV   | IEV   | IEV   | IEV   | GPIO_PORTA_IEV_R   |
| \$4000.4410 | IME     | IME     | IME   | IME               | IME   | IME   | IME   | IME   | GPIO_PORTA_IM_R    |
| \$4000.4414 | RIS     | RIS     | RIS   | RIS               | RIS   | RIS   | RIS   | RIS   | GPIO_PORTA_RIS_R   |
| \$4000.4418 | MS      | MS      | MS    | MS                | MS    | MS    | MIS   | MS    | GPIO_PORTA_MIS_R   |
| \$4000.441C | ICR     | ICR     | ICR   | ICR               | ICR   | ICR   | ICR   | ICR   | GPIO_PORTA_ICR_R   |
| \$4000.4420 | SEL     | SEL     | SEL   | SEL               | SEL   | SEL   | SEL   | SEL   | GPIO_PORTA_AFSEL_R |
| \$4000.4500 | DRV2    | DRV2    | DRV2  | DRV2              | DRV2  | DRV2  | DRV2  | DRV2  | GPIO_PORTA_DR2R_R  |
| \$4000.4504 | DRV4    | DRV4    | DRV4  | DRV4              | DRV4  | DRV4  | DRV4  | DRV4  | GPIO_PORTA_DR4R_R  |
| \$4000.4508 | DRV8    | DRV8    | DRV8  | DRV8              | DRV8  | DRV8  | DRV8  | DRV8  | GPIO_PORTA_DR8R_R  |
| \$4000.450C | ODE     | ODE     | ODE   | ODE               | ODE   | ODE   | ODE   | ODE   | GPIO_PORTA_ODR_R   |
| \$4000.4510 | PUE     | PUE     | PUE   | PUE               | PUE   | PUE   | PUE   | PUE   | GPIO_PORTA_PUR_R   |
| \$4000.4514 | PDE     | PDE     | PDE   | PDE               | PDE   | PDE   | PDE   | PDE   | GPIO_PORTA_PDR_R   |
| \$4000.4518 | SLR     | SLR     | SLR   | SLR               | SLR   | SLR   | SLR   | SLR   | GPIO_PORTA_SLR_R   |
| \$4000.451C | DEN     | DEN     | DEN   | DEN               | DEN   | DEN   | DEN   | DEN   | GPIO_PORTA_DEN_R   |
| \$4000.4524 | CR      | CR      | CR    | CR                | CR    | CR    | CR    | CR    | GPIO_PORTA_CR_R    |
| \$4000.4528 | AMSEL   | AMSEL   | AMSEL | AMSEL             | AMSEL | AMSEL | AMSEL | AMSEL | GPIO_PORTA_AMSEL_R |
|             |         |         |       |                   |       |       |       |       |                    |
|             | 31-28   | 27-24   | 23-20 | 19-16             | 15-12 | 11-8  | 7-4   | 3-0   |                    |
| \$4000.452C | PMC7    | PMC6    | PMC5  | PMC4              | PMC3  | PMC2  | PMC1  | PMC0  | GPIO_PORTA_PCTL_R  |
| \$4000.4520 | LOCK (3 | 2 bits) |       | GPIO_PORTA_LOCK_R |       |       |       |       |                    |

Table 9.4. Some TM4C123 port A registers. For PMC bits, see Tables 4.3, 4.4.

## Interrupt enabling with all 3 levels



## **GPIO Interrupt Mask (GPIOIM)**



Note: D0 to D7 are used to enable/disable the interrupt for pins 0 to 7 of the port.

- 1: Enable interrupt
- Disable interrupt (mask the interrupt)

## Interrupts 0-31 Set Enable (EN0)



## Interrupts 32–63 Set Enable (EN1)



## Interrupts 64–95 Set Enable (EN2)



#### Interrupts 94–127 Set Enable (EN3)



### Interrupts 0–31 Clear Enable (DIS0)



### Interrupts 32–63 Clear Enable (DIS1)



#### Interrupts 64–95 Clear Enable (DIS2)



#### **Interrupts 96–127 Clear Enable (DIS3)**



## **Enabling and Disabling an Interrupt**



## **GPIO Interrupt Sense (GPIOIS)**

|         | D31 | ********* | D8 | D7         | D6         | D5         | D4         | D3         | D2         | D1         | D0         |       |
|---------|-----|-----------|----|------------|------------|------------|------------|------------|------------|------------|------------|-------|
| GPIOIS: |     | Reserved  |    | IS<br>Px.7 | IS<br>Px.6 | IS<br>Px.5 | IS<br>Px.4 | IS<br>Px.3 | IS<br>Px.2 | IS<br>Px.1 | IS<br>Px.0 | 0x404 |

Note: D0 to D7 are used to choose between edge and level sense for pins 0 to 7 of the port.

0: Edge-sensitive

1: Level-sensitive

#### **GPIOIEV**



Note: D0 to D7 are used to choose between edge and level sense for pins 0 to 7 of the port.

0: A falling edge or a Low level on the corresponding pin triggers an interrupt

1: A rising edge or a High level on the corresponding pin triggers an interrupt

# Using GPIOIM and GPIOIEV Registers

| IS.n (interrupt sense) | IEV.n (Interrupt Event) |              |
|------------------------|-------------------------|--------------|
| 0                      | 0                       | Falling edge |
| 0                      | 1                       | Rising edge  |
| 1                      | 0                       | Low level    |
| 1                      | 1                       | High level   |

```
// user button connected to PF4 (increment counter on falling edge)
#include <stdint.h>
#include "inc/tm4c123gh6pm.h"
void DisableInterrupts(void); // Disable interrupts
void EnableInterrupts(void); // Enable interrupts
long StartCritical (void); // previous I bit, disable interrupts
void EndCritical(long sr); // restore I bit to previous value
void WaitForInterrupt(void); // low power mode
// global variable visible in Watch window of debugger
// increments at least once per button press
volatile uint32 t FallingEdges = 0;
void EdgeCounter Init(void){
 SYSCTL RCGCGPIO R \mid = 0x00000020; // (a) activate clock for port F
 FallingEdges = 0; // (b) initialize counter
 GPIO PORTF DIR R \mid = 0x0E; // make PF3-1 output (PF3-1 built-in LEDs)
 GPIO PORTF AFSEL R &= \sim 0 \times 0 E; // disable alt funct on PF3-1
 GPIO PORTF DEN R = 0x0E; // enable digital I/O on PF3-1
```

```
// configure PF3-1 as GPIO
GPIO PORTF DIR R \&= \sim 0 \times 10; // (c) make PF4 in (built-in
button)
 GPIO PORTF AFSEL R &= \sim 0x10; // disable alt funct on PF4
 GPIO PORTF DEN R = 0x10; // enable digital I/O on PF4
 GPIO PORTF PCTL R &= ~0x000F0000; // configure PF4 as GPIO
 GPIO PORTF AMSEL R = 0; // disable analog functionality
on PF
 GPIO PORTF PUR R |= 0x10; // enable weak pull-up on PF4
 GPIO PORTF IS R &= \sim 0x10; // (d) PF4 is edge-sensitive
 GPIO PORTF IBE R &= ~0x10; // PF4 is not both edges
 GPIO PORTF IEV R &= ~0x10; // PF4 falling edge event
 GPIO PORTF ICR R = 0x10; // (e) clear flag4
 GPIO PORTF IM R = 0x10; // (f) arm interrupt on PF4 *** No
IME bit as mentioned in Book ***
 NVIC PRI7 R = (NVIC PRI7 R&0xFF00FFF)|0x00A00000; // (g)
priority 5
 NVIC ENO R = 0x400000000; // (h) enable interrupt 30 in NVIC
 EnableInterrupts(); // (i) Clears the I bit
```

```
void GPIOPortF Handler(void){
 GPIO PORTF ICR R = 0x10; // acknowledge flag4
 FallingEdges = FallingEdges + 1;
GPIO PORTF DATA R^= 0x02; // turn on LED
//debug code
int main(void){
 EdgeCounter Init(); // initialize GPIO Port F interrupt
 while(1){
  WaitForInterrupt();
```