Report-Lab04 Name:社峯/林念慈 ID:109550096/109550130

# 1. Detailed description of the implementation

## a. Decoder.v

wire [7-1:0] opcode;
assign opcode=instr\_i;
Assign the value of instr\_i to a new parameter named "opcode".

```
always@(*) begin
   if(opcode==7'b0110011) begin //R-type
       {RegWrite,Branch,Jump}=3'b100;
       {WriteBack1,WriteBack0}=2'b00;
       {MemRead,MemWrite}=2'b00;
       {ALUSrcA, ALUSrcB}=2'bx0;
       ALUOp=2'b1x;
   else if (opcode==7'b0010011) begin //addi
       {RegWrite, Branch, Jump}=3'b100;
       {WriteBack1,WriteBack0}=2'b00;
       {MemRead, MemWrite}=2'b00;
       {ALUSrcA,ALUSrcB}=2'bx1;
       ALUOp=2'b00;
   else if (opcode==7'b0000011) begin //Load
       {RegWrite, Branch, Jump}=3'b100;
       {WriteBack1,WriteBack0}=2'b01;
       {MemRead, MemWrite}=2'b10;
       {ALUSrcA,ALUSrcB}=2'bx1;
       ALUOp=2'b00;
   else if (opcode==7'b0100011) begin //Store
       {RegWrite,Branch,Jump}=3'b000;
       {WriteBack1,WriteBack0}=2'bxx;
       {MemRead, MemWrite}=2'b01;
       {ALUSrcA, ALUSrcB}=2'bx1;
       ALUOp=2'b00;
```

```
else if (opcode==7'b1100011) begin //Branch
    {RegWrite,Branch,Jump}=3'b010;
    {WriteBack1,WriteBack0}=2'bxx;
    {MemRead, MemWrite}=2'b00;
    {ALUSrcA, ALUSrcB}=2'b00;
    ALUOp=2'b01;
else if (opcode==7'b1101111) begin //JAL
    {RegWrite,Branch,Jump}=3'b1x1;
    {WriteBack1,WriteBack0}=2'b1x;
    {MemRead, MemWrite}=2'b00;
    {ALUSrcA,ALUSrcB}=2'b0x;
    ALUOp=2'bxx;
else if (opcode==7'b1100111) begin //JALR
    {RegWrite,Branch,Jump}=3'b1x1;
    {WriteBack1, WriteBack0}=2'b1x;
    {MemRead, MemWrite}=2'b00;
    {ALUSrcA, ALUSrcB}=2'b1x;
    ALUOp=2'bxx;
    {RegWrite,Branch,Jump}=3'b000;
    {WriteBack1,WriteBack0}=2'b00;
   {MemRead, MemWrite}=2'b00;
    {ALUSrcA,ALUSrcB}=2'b0x;
    ALUOp=2'bxx;
```

Depending on the various value of opcode, the corresponded operation and control signal would be executed. It's easy to understand by the following sheet:

| signal\opcode | R-type | addi | Load | Store | Branch | JAL | JALR | Default |
|---------------|--------|------|------|-------|--------|-----|------|---------|
| RegWrite      | 1      | 1    | 1    | 0     | 0      | 1   | 1    | 0       |
| Branch        | 0      | 0    | 0    | 0     | 1      | X   | X    | 0       |
| Jump          | 0      | 0    | 0    | 0     | 0      | 1   | 1    | 0       |
| WriteBack1    | 0      | 0    | 0    | X     | X      | 1   | 1    | 0       |
| WriteBack0    | 0      | 0    | 1    | X     | X      | X   | X    | 0       |
| MemRead       | 0      | 0    | 1    | 0     | 0      | 0   | 0    | 0       |
| MemWrite      | 0      | 0    | 0    | 1     | 0      | 0   | 0    | 0       |
| ALUSrcA       | X      | X    | X    | X     | 0      | 0   | 1    | 0       |
| ALUSrcB       | 0      | 1    | 1    | 1     | 0      | X   | X    | X       |
| ALUOp         | XX     | 00   | 00   | 00    | 01     | XX  | XX   | XX      |

```
always @(*) begin

//I-type: addi, Load, JALR

if((opcode==7'b0010011)||(opcode==7'b1100111)) begin

Imm_Gen_o={{20{instr_i[31]}},instr_i[31:20]};

end

//S-type: Store

else if (opcode==7'b0100011) begin

Imm_Gen_o={{20{instr_i[31]}},instr_i[31:25],instr_i[11:7]};

end

//B-type: Branch
else if (opcode==7'b1100011) begin

Imm_Gen_o={{20{instr_i[31]}},instr_i[7],instr_i[30:25],instr_i[11:8],1'b0};

end

//J-type: JAL
else if (opcode==7'b1101111) begin

Imm_Gen_o={{12{instr_i[31]}},instr_i[19:12],instr_i[20],instr_i[30:21],1'b0};

end

send

imm_Gen_o={{12{instr_i[31]}},instr_i[19:12],instr_i[20],instr_i[30:21],1'b0};

end
end
```

At first, we deal with I-type, addi, Load and JALR. We generated the value of Imm\_Gen\_o by sign extension of the thirty-first bit of instr\_i, and the rest is the thirty-first to the 20<sup>th</sup> bit of instr\_i.

Second, we deal with S-type, Store. Similarly, we generated the value of Imm\_Gen\_o by sign extension of the thirty-first bit of instr\_i, and the other two sections are the thirty-first bit to the twenty fifth bit of instr\_i and the eleventh bit to seventh bit of instr\_i.

For the final two types, Branch and JAL, we do the similar things as the above. However, we need to plus '0' at the last bit of Imm\_Gen\_o, since we have to double the value. i.e. 010(2) -> 0100(4)

### c. ALU Ctrl.v

```
always @(*) begin

case(ALUOp)

//R-type: add, slt

2'b1x: begin

//add

if(instr==4'b0000) begin

ALU_Ctrl_o=4'b0010;

end

//slt

else if(instr==4'b0010) begin

ALU_Ctrl_o=4'b0111;

end

24

end

//addi, lw, sw

2'b00: begin

ALU_Ctrl_o=4'b0010;

end

//beq

30

//beq

31

22

24

25

26

27

28

ALU_Ctrl_o=4'b0010;

end

//beq

31

32

34

35

default: ALU_Ctrl_o=4'bxxxx;

endcase

37

end
```

At first, we process R-type, "add" and "slt", with "ALUOp" equal to "1x". If "instr" equals to "0000", the output of ALU control is "0010", which is the operation of "add". If "instr" equals to "0010", the output of ALU control is "0111", which is the operation of "slt".

Next, we process "addi", "lw" and "sw", with "ALUOp" equal to "00". In this section, the output of ALU control is "0010", which would also be executed as the operation of addition in ALU.

For "ALUOp" equal to "01", we deal with "beq". The output of ALU control would be assigned to be "0110", which would execute the subtraction in ALU.

By default, we directly assign the output of ALU control to be "xxxx", which deal with "jal" and "jalr".

#### d. alu.v

```
reg [32-1:0] set;
always @(*) begin
  if(!rst_n) begin
     result=0;
     Zero=0;
     case(ALU_control)
       4'b0010: begin //add
          result=src1+src2;
       4'b0110: begin //sub
          result=src1-src2;
       4'b0111: begin //slt
          set=src1-src2;
          if(set[31]==1) begin
            Zero=~(|result);
```

At first, we initialize a parameter "set". If "rst\_n" equals to zero, we assign the value of "result" and "zero" to be zero. If not, we do different operations depending on "ALU control".

If "ALU\_control" is "0010", we do the operation of addition. Hence, the "result" is "src1" plus "src2".

If "ALU\_control" is "0110", we do the operation of subtraction. Hence, the "result" is "src1" subtracting "src2".

If "ALU\_control" is "0111", we do the operation of "slt". Hence, we assign the value of "set" to be the value that "src1" subtracts "src2". Then, if the thirty first bit of "set"

# e. Simple\_Single\_CPU.v

```
wire [32-1:0] src1;
    wire [32-1:0] src2;
    wire [32-1:0] adder plus4 o;
    wire [32-1:0] adder_plusi_o;
    wire [32-1:0] mux alusrca o;
    wire [32-1:0] mux alusrcb o;
    wire [32-1:0] mux mem o;
    wire [32-1:0] alu o;
    wire [32-1:0] datamemory_o;
     Adder Adder_PCPlus4(
          .src1 i(pc o),
         .src2 i(Imm 4),
          .sum_o(adder_plus4_o)
     );
61
      Instr Memory IM(
62
           .addr i(pc o),
           .instr o(instr)
63
64
      );
```

At first, we initialize some parameters that would be used later.

In this section, we do a general case, PC=PC+4. The parameter "adder plus4 o" is the output of the adder.

In this section, the input is the output of the program counter, and the output is the instruction.

```
Reg File RF(
         .clk i(clk i),
         .rst_i(rst_i),
         .RSaddr_i(instr[19:15]),
         .RTaddr_i(instr[24:20]),
         .RDaddr_i(instr[11:7]),
71
         .RDdata_i(RegWriteData),
         .RegWrite_i(RegWrite),
74
         .RSdata_o(src1),
         .RTdata o(src2)
    Decoder Decoder(
         .instr i(instr[6:0]),
         .RegWrite(RegWrite),
         .Branch(Branch),
         .Jump(Jump),
         .WriteBack1(WriteBack1),
         .WriteBack0(WriteBack0),
         .MemRead(MemRead),
         .MemWrite(MemWrite),
         .ALUSrcA(ALUSrcA),
         .ALUSrcB(ALUSrcB),
         .ALUOp(ALUOp)
          .instr_i(instr),
          .Imm Gen o(Imm Gen o)
     );
     ALU Ctrl ALU Ctrl(
         .instr(ALUControlIn),
         .ALUOp(ALUOp),
         .ALU_Ctrl_o(ALUControlOut)
     MUX 2to1 MUX ALUSrcA(
104
          .data0_i(pc_o),
          .data1_i(src1),
          .select_i(ALUSrcA),
          .data_o(mux_alusrca_o)
     Adder Adder_PCReg(
          .src1 i(mux alusrca o),
          .src2 i(Imm Gen o),
          .sum o(adder plusi o)
     );
         .data0_i(adder_plus4_o),
         .data1_i(adder_plusi_o),
         .select_i(PCSrc),
         .data_o(pc_i)
```

In this section, the RSaddr\_i, RTaddr\_i, and RDaddr\_i are set by the bits from instruction based on the format in risc-v. The RDdata\_i is assigned as the result of ALU. With others parameters, I just put the corresponding wire to them.

In this section, the main task is to decode the instruction to the signal control path.

In this section, it is used to translate the instruction into the immediate value we want.

In this section, I just put the corresponding wires to ALU control registers.

In this section, the inputs are the output of the pc and "src1", with a selector "ALUSrcA". The output is "mux alusrca o".

In this section, the inputs are "mux\_alusrca\_o" and the immediate value of "Imm\_Gen\_o". The output is "adder plusi o".

In this section, the inputs are two outputs from the general case "adder\_plus4\_o" and the branch case "adder\_plusi\_o" with the selector "PCSrc". Finally, the output would go back to the program counter.

```
MUX_2to1 MUX_ALUSrcB(
           .data0_i(src2),
           .data1_i(Imm_Gen_o),
           .select_i(ALUSrcB),
           .data_o(mux_alusrcb_o)
     alu alu(
 130
         .rst_n(rst_i),
         .src2(mux_alusrcb_o),
         .ALU_control(ALUControlOut)
         .Zero(Zero),
         .result(alu o)
      Data_Memory Data_Memory(
           .clk_i(clk_i),
           .addr_i(alu_o),
           .data_i(src2),
           .MemRead_i(MemRead),
           .MemWrite_i(MemWrite);
           .data_o(datamemory_o)
      );
148
      MUX_2to1 MUX_WriteBack0(
          .data0 i(alu o),
          .data1 i(datamemory o),
          .select i(WriteBack0),
          .data_o(mux_mem_o)
     MUX 2to1 MUX WriteBack1(
          .data0_i(mux_mem_o),
          .data1_i(adder_plus4_o),
          .select i(WriteBack1),
          .data_o(RegWriteData)
```

In this section, the inputs are "src2" and immediate value. We would use the selector "ALUSrcB" to determine which data is what we want. The output is "mux\_alusrcb\_o".

In ALU, the src1 is "src1", but the src2 is the output of "MUX ALUSrcB".

In this section, we just put the corresponding wires to the data memory.

In this section, there are two inputs, the output of the alu and output of the data memory. It is controlled by "WriteBack0". The output is "mux\_mem\_o".

In the final section, there are two inputs, the output of the "MUX\_WriteBack0" and the result of "adder\_plus4\_o". It is controlled by "WriteBack1". The output is "RegWriteData".

## 2. Implementation results



# 3. Problems encountered and solutions

In Simple\_Single\_CPU.v, we got WRONG after executing demo.sh, for we didn't know how to finish some empty brackets. Hence, we tried lots of times to complete the needed parameters by study the gram in Slide.pdf.