## CPSC 313: Computer Hardware and Operating Systems

Assignment #5, due Monday, June 11, 2012 at midnight. Penalty of 20% per day for up to 3 days.

This assignment is all about caching. It consists of two theoretical questions, along with a question that will ask you to complete the implementation of a cache in C.

## [16] 1. Suppose we have a system with the following properties:

- The memory is byte addressable,
- Memory accesses are to 1-byte words (not to 4-byte words).
- Addresses are 15-bit wide.
- The cache is four-way set associative (E=4) with a 8-byte block size (B=8) and eight sets (S=8).

The contents of the cache are as follows, with all addresses, tags and values given in hexadecimal.

| Set | Valid | Tag | Byte0 | Byte1 | Byte2 | Byte3 | Byte4 | Byte5 | Byte6 | Byte7 |
|-----|-------|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0   | 0     | 032 | 43    | F6    | A8    | 88    | 5A    | 30    | 8D    | 31    |
|     | 1     | 131 | 98    | A2    | EO    | 37    | 07    | 34    | 4A    | 40    |
|     | 1     | 193 | 82    | 22    | 99    | F3    | 1D    | 00    | 82    | EF    |
|     | 1     | 1A9 | 8E    | C4    | E6    | C8    | 94    | 52    | 82    | 1E    |
| 1   | 0     | 193 | 82    | 22    | 99    | F3    | 1D    | 00    | 82    | EF    |
|     | 0     | 04E | 90    | C6    | CC    | OA    | C2    | 9B    | 7C    | 97    |
|     | 1     | 063 | 8D    | 01    | 37    | 7B    | E5    | 46    | 6C    | F3    |
|     | 0     | 191 | 79    | 21    | 6D    | 5D    | 98    | 97    | 9F    | B1    |
| 2   | 1     | 1C5 | OD    | D3    | F8    | 4D    | 5B    | 5B    | 54    | 70    |
|     | 1     | OFF | D7    | 2D    | BD    | 01    | AD    | FB    | 7B    | 8E    |
|     | 1     | 1BD | 13    | 10    | BA    | 69    | 8D    | FB    | 5A    | C2    |
|     | 0     | 004 | 5F    | 12    | C7    | F9    | 92    | 4A    | 19    | 94    |
| 3   | 1     | 01A | FE    | D6    | A2    | 67    | E9    | 6B    | A7    | C9    |
|     | 1     | 058 | EF    | C1    | 66    | 36    | 92    | OD    | 87    | 15    |
|     | 1     | 17B | 39    | 16    | CF    | 70    | 80    | 1F    | 2E    | 28    |
|     | 1     | 0D7 | EO    | D9    | 57    | 48    | F7    | 28    | EB    | 65    |
| 4   | 1     | 087 | 18    | BC    | D5    | 88    | 21    | 54    | AE    | E7    |
|     | 1     | 1B5 | 4A    | 41    | DC    | 25    | A5    | 9B    | 59    | C3    |
|     | 0     | 00D | 53    | 92    | AF    | 26    | 01    | 3C    | 5D    | 1B    |
|     | 1     | 002 | 32    | 86    | 80    | 5F    | OC    | A4    | 17    | 91    |
| 5   | 1     | 18B | 8D    | В3    | 8E    | F8    | E7    | 9D    | CB    | 06    |
|     | 1     | 103 | A1    | 80    | E6    | C9    | EO    | E8    | BB    | 01    |
|     | 1     | 1E8 | A3    | ED    | 71    | 57    | 7C    | 1B    | D3    | 14    |
|     | 1     | 1B2 | 77    | 88    | F2    | FD    | A5    | 56    | 05    | C6    |
| 6   | 1     | 10E | 65    | 52    | 5F    | ЗА    | A5    | 5A    | В9    | 45    |
|     | 0     | 074 | 89    | 86    | 26    | 3E    | 81    | 44    | 05    | 5C    |
|     | 0     | 0A3 | 96    | A2    | AA    | B1    | OB    | 6B    | 4C    | C5    |
|     | 1     | 1C3 | 41    | 14    | 1E    | 8C    | EA    | 15    | 48    | 6A    |
| 7   | 0     | 1F7 | C7    | 2E    | 99    | 3B    | 3E    | E1    | 41    | 16    |
|     | 1     | 036 | FB    | C2    | A2    | BA    | 9C    | 55    | D7    | 41    |
|     | 1     | 083 | 1F    | 6C    | E5    | C3    | E1    | 69    | В8    | 79    |
|     | 1     | 031 | EA    | FD    | 6B    | A3    | 36    | C2    | 4C    | F5    |

- [2] (a) The following diagram shows the format of an address (one bit per box). Indicate the fields that would be used to determine the following:
  - CO: the cache block offset.
  - CI: the cache set index.
  - CT: the cache tag.

| 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

[14] (b) For each of the following memory accesses, indicate the cache set that will be searched, if it will be a cache hit or miss **when carried out in sequence** as listed, and the value of a read if it can be inferred from the information in the cache. Justify your answers.

| Operation | Address | Cache Set | Tag | Hit? | Value (or unknown) |
|-----------|---------|-----------|-----|------|--------------------|
| Read      | 0x0362  |           |     |      |                    |
| Read      | 0x7BFE  |           |     |      |                    |
| Read      | 0x3FC9  |           |     |      |                    |
| Read      | 0x0361  |           |     |      |                    |

- [16] 2. As mentioned in class, one way to determine what a cache's miss rate will be in practice is to run through a number of programs using a simulated cache, and take note of the number of cache hits and misses as a function of the total number of memory accesses. In this question, you will complete a C implementation of a simulated cache. We have provided five files in code.zip at accompanies the assignment on the course web page:
  - cache.h: a header file with some declarations.
  - cache.c: the incomplete implementation of the cache.
  - cache-test.c: a test program to help you debug your implementation.
  - Makefile: typing make at the command prompt will recompile any of the .c files that have changed.
  - code.o The reference implementation.

File cache.c contains the comment /\* TO BE COMPLETED BY THE STUDENT \*/ whenever you need to supply code. The first two functions where this occur can be completed using a single line of code. The next three will need between 10 and 20 lines of code each (the exact number may of course vary depending on whether or not you place curly braces on separate lines, how you write the code, etc).

You will note that this cache uses LRU replacement even though in practice many hardware caches use a simpler algorithm such as random. In software LRU is simple to implement and its easy to understand, so we've used it here.

Complete the implementation of the cache in cache.c, and then run program cache-test to verify that it works correctly. Here is the expected output:

Sum = 4326400 Miss rate = 0.2500 Sum = 4326400 Miss rate = 1.0000 Sum = 4326400 Miss rate = 0.5000

- [18] 3. This problem tests your ability to predict the cache behavior of C code. For each of the following caches, array sizes and functions, first determine the miss rate using your cache implementation from the previous question (or the reference solution contained in the file cache.o), and then explain how you would have derived the miss rate given only the program code and the characteristics of the cache (that is, using pencil and paper only). Assume that we execute the code under the following conditions:
  - sizeof(int) = 4
  - The cache contains 128, sixteen-byte blocks.
  - The arrays are stored in row-major order.
  - The only memory accesses are to the entries of the array a.

In order to simplify your explanations, you can write them assuming that a[0][0] ends up in cache set 0, even if this isn't actually the case when you run the program. Note that specific cache set numbers may in fact vary depending on things like the compiler or machine used. However the miss rate will remain the same.

Note: if you set the cache policies to CACHE\_TRACEPOLICY, then the reference solution will output additional information about cache hits and misses, and which set was used in each case, that might be helpful.

- [3] a. An array with 64 rows and 64 columns, a direct-mapped cache, and the function sumA from the program cache-test provided with question 2.
- [3] b. An array with 64 rows and 64 columns, a direct-mapped cache, and the function sumB from the program cache-test provided with question 2.
- [3] c. An array with 64 rows and 64 columns, a direct-mapped cache, and the function sumC from the program cache-test provided with question 2.
- [3] d. An array with 68 rows and 68 columns, a direct-mapped cache, and the function sumB from the program cache-test provided with question 2.
- [3] e. An array with 48 rows and 48 columns, a direct-mapped cache, and the function sumB from the program cache-test provided with question 2.
- [3] f. An array with 48 rows and 48 columns, a two-way set-associative cache, and the function sumB from the program cache-test provided with question 2.

## **Deliverables**

You should use the handin program to submit your assignment. The assignment name is a5, and the files to submit are:

- 1. A file in either text or PDF format that contains the following information:
  - Your name and student number.
  - Your answers questions 1 and 3
  - How long it took you to complete the assignment (not including any time you may have spent revising before starting to work on it).
- 2. The completed cache.c file.