# University of California Santa Cruz Department of Computer Engineering

Lab Experiment Report # 2
Adder and LED Display

Author: Kyle Jeffrey Lab Partner: NA Due Date: 1/25/18

## **Objective**

The purpose of this lab was to create a 3 bit adder using 3 rippled full adders in verilog by instantiating modules. The output of the adder then went through some logic to turn 3 inputs into 6 outputs that would display on the rightmost LED.

## Part One: Adder Design:

Using the inputs below, designing a 3 bit adder required two steps:

- Make a module for a 1 bit adder
- Make a module using the 1 bit adder to create a 3 bit adder

| Switch | sw6            | sw5            | sw4            | sw3            | sw2            | sw1            | sw0 |
|--------|----------------|----------------|----------------|----------------|----------------|----------------|-----|
| Input  | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> | a <sub>2</sub> | a <sub>1</sub> | a <sub>0</sub> | cin |

#### Method:

<u>1 bit Adder.</u> The logic for this was determined using SOP on the truth table of inputs a,b,cin and outputs cout, sum. The logic expressions simplified to sum = a ^ b ^ c, and cout = c (a ^ b) + ab.

<u>3 bit Adder:</u> Using the 1 bit adder, instantiate three instances and use wires connecting the carry out of the first adder to the carry in of the second, and the same for the second adder to the third. For the first adder, set carry in to zero to behave like a half adder. The final carry out is an overflow bit and wont be used.

## Part Two: 7 Segment Display:

The 7 segment display has inputs CA - CG each powering a different segment on the LED display, requiring that I take a 4 bit vector (the sum of our switch inputs) and converting it to a 7-bit vector corresponding to CA through CG. The inputs an[3:0] control which of the 4 hex displays our segments are powering, and in this lab we only cared about an0.



#### Method:

Logic for 4-bit to 7-bit vector: The four bit number generates sixteen possible permutations that correspond to a number to be displayed on the LED. I began by writing out a truth table with the 4 inputs and 7 outputs and went number by number filling out the outputs. Each segment that needed to be lit up for that number had a 1 and each segment to be turned off had a 0. Using SOP, I had sixteen possible minterms to set the outputs equal to. In example, CA = m(0, 2, 3, 5, 6, 7, 8, 9, 10, 12, 14, 15).

Corresponding to the segment display above, this means that these numbers have the top segment in them, which appears to be correct.

#### Part Three: Test Bench and Simulation:

Once downloading the given testbench file and correctly changing all of the i/o names for simulation, I began simulation debugging for ease of debug opposed to generating a bit stream everytime and trying to fix the bugs.

#### Method:

I used the simulation to make sure that:

- 1. The adder was adding correctly
- 2. The display logic printed the correct hex digit

<u>Testing the adder:</u> The adder was tested by setting the switches to at least eight different values. Once testing eight of the values, I had confidence that the logic was correct. The most important values were fifteen and sixteen which acted as boundary cases. If those both worked, then the middle values were also more likely to work. In practice, this was tested by setting sw[6:0] to different values and seeing what the wires s0, s1, and s2 equaled.

<u>Testing the Hex Display:</u> The hex display was less intuitive to debug. This was debugged at the same time as debugging the adder, but the logic for this was much easier to have a mistake on because of the number of equations. So, using the switches and going through values zero to sixteen was necessary in determining if the display was correct.

#### **RESULTS:**

This was the point at which all of the logic design was tested for error in the simulation. Upon initial debug the top segment (CA) was not displaying for zero and other digits and was fixed when realizing that an incorrect minterm was placed. Everything else appeared fine when debugging and it wasn't until loading the bitstream to the board that I noticed all of the digits were inverted. The logic for the hex's was done in SOP for active high and had to be inverted. Every other issue derived from syntax error in the Verilog code like just entering 1 instead of 1'b1.

Kyle Jeffrey Prof Schlag CE 100 1/18/18

**Question 1**: Document which pins of the FPGA you used and how they were connected to the switches and 7-segment displays

Answer: The connections were all discussed above, but to reiterate: the switches went into the adder and the sum from the adder was connected to the hex display which directly connected to the hex inputs.

**Question 2:** Determine the longest path from any input to any output in your 3-bit adder. (i.e. the highest number of gates that any input goes through before reaching an output.)

Answer: If the carry in is 1 and either input a or b is 1 but NOT both, then that bit will travel through and XOR gate, to an AND gate, and eventually pass through an OR gate, totaling 3 gates.

**Question 3:** For an n-bit adder determine the length of the longest path from any input to any output (in terms of n).

Answer: The longest path starts at the input a in the first adder and then travels out of the carry out port, back into the carry in port on the next adder, where the longest path is through 2 gates. Y = 3 + 2(n - 1)

**Question 4:** Calculate the number of possible input values (7-bit vectors) for your adder? Give the percentage of these that you tested in your simulation.

Answer: There were to 3-bit vectors added allowing for 16 possible values, but the last bit was aa carry in on the first adder. This bit only actually allowed 1 more value instead of considering a normal 2<sup>n</sup> number of permutations. There were 17 possible sums and I simulated 15 out of 17.

## **Top Level Schematic**



### Conclusion

This lab made it very apparent how important the simulation test bench is for debugging in verilog. It was absolutely implausible to solely debug the program by regenerating the bitstream file every time a fix was added to the code. Upon doing the lab again, I would stress the importance of preparation and, though it seems obvious, neat handwriting. The longest period I spent on debugging dealt with reversing the indexes on the bus into the hex logic and just making dumb errors due to bad handwriting in my lab notebook. I could've optimised the adder section of the logic a bit by using the sign bit to determine whether to add 1 or 0.

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 01/11/2019 03:59:20 PM
// Design Name:
// Module Name: full adder
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module full adder(
   input a,
   input b,
   input cin,
   output sum,
  output cout
   );
   assign cout = cin \& (a ^ b) | a \& b; // carryout bit is <math>c(a xor b) or (a and b)
   assign sum = a ^ b ^ cin;
                                 // sum bit is only 1 when there are odd
number of 1's
endmodule
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 01/15/2019 10:42:21 AM
// Design Name:
// Module Name: LED Display
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module LED Display(
   input n3,
   input n2,
   input n1,
   input n0,
   output A,
   output B,
   output C,
   output D,
   output E,
   output F,
   output G
   );
   wire m0, m1, m2, m3, m4, m5, m6, m7, m8, m9, m10, m11, m12, m13, m14, m15;
   assign m0 = \sim n3 \& \sim n2 \& \sim n1 \& \sim n0;
   assign m1 = ~n3 \& ~n2 \& ~n1 \& n0;
   assign m2 = \sim n3 \& \sim n2 \& n1 \& \sim n0;
   assign m3 = \sim n3 \& \sim n2 \& n1 \& n0;
   assign m4 = \sim n3 \& n2 \& \sim n1 \& \sim n0;
   assign m5 = \sim n3 \& n2 \& \sim n1 \& n0;
   assign m6 = \sim n3 \& n2 \& n1 \& \sim n0;
   assign m7 = \sim n3 \& n2 \& n1 \& n0;
```

```
assign m8 = n3 & ~n2 & ~n1 & ~n0;
assign m9 = n3 & ~n2 & ~n1 & n0;
assign m10 = n3 & ~n2 & n1 & n0;
assign m11 = n3 & ~n2 & n1 & n0;
assign m12 = n3 & n2 & ~n1 & n0;
assign m13 = n3 & n2 & ~n1 & n0;
assign m14 = n3 & n2 & ~n1 & n0;
assign m15 = n3 & n2 & n1 & ~n0;
assign m16 = n3 & n2 & n1 & ~n0;
assign m17 = n3 & n2 & n1 & n0;
assign m18 = ~(m0 | m2 | m3 | m5 | m6 | m7 | m8 | m9 | m10 | m12 | m14 | m15);
assign B = ~(m0 | m1 | m2 | m3 | m4 | m7 | m8 | m9 | m10 | m13);
assign C = ~(m0 | m1 | m3 | m4 | m5 | m6 | m7 | m8 | m9 | m10 | m11 | m13);
assign D = ~(m0 | m2 | m3 | m5 | m6 | m8 | m11 | m12 | m13 | m14 | m15);
assign F = ~(m0 | m4 | m5 | m6 | m8 | m9 | m10 | m11 | m12 | m14 | m15);
assign G = ~(m2 | m3 | m4 | m5 | m6 | m8 | m9 | m10 | m11 | m12 | m14 | m15);
```

endmodule



```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 01/11/2019 04:07:30 PM
// Design Name:
// Module Name: top adder
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module top adder(
   input a0,
   input a1,
   input a2,
   input b0,
   input b1,
   input b2,
   input cin,
   output DP,
   output CA,
   output CB,
   output CC,
   output CD,
   output CE,
   output CF,
   output CG,
   output ANO,
   output AN1,
   output AN2,
   output AN3,
   output LED3,
   output LED2,
   output LED1,
   output LED0
```

```
);
   wire t, g, s3, s2, s1, s0;
   full adder adder1(.a(a0), .b(b0), .sum(s0), .cout(t), .cin(cin));
   full adder adder2(.a(a1), .b(b1), .sum(s1), .cout(g), .cin(t));
   full adder adder3(.a(a2), .b(b2), .sum(s2), .cout(s3), .cin(g));
   //test
   LED Display display(.n3(s3), .n2(s2), .n1(s1), .n0(s0), .A(CA), .B(CB), .C(CC),
.D(CD), .E(CE), .F(CF), .G(CG));
   assign DP = 1;
   assign AN0 = 0;
   assign AN1 = 1;
   assign AN2 = 1;
   assign AN3 = 1;
   assign LED3 = s3;
   assign LED2 = s2;
   assign LED1 = s1;
   assign LED0 = s0;
endmodule
```

Untitled 2\* \_ & 2 × 882.941 ns Name Value 200 ns |400 ns 600 ns 1,800 ns 800 ns 1,200 ns 1,600 ns 1,000 ns 1,400 ns 🍱 cin Q- Imput B 0 3 4 " ⊞⊸Input A 4 6 ⊞⊸Sum U a b d X ୍ୟା CA Ū₀ CB Ū, cc 후내다 U CD Ū₁ Œ U<sub>i</sub> CF Ū₁ CG  $\mathbb{U}_{\mathbb{P}} \mathsf{DP}$ U₁ AN0 U AN1 U AN2 U AN3 > <

abrab = (a+a) = 6(1) Mux Review absic abs + abs + abs + abs 0000 s(ab + ab) + \$(ab + ab) 00110 0100 5 b + 39 2 to 1 mux 0011 1010 04 to 1 mux Co abcin & Go Full Adder 000 0 0 0010 010 0 1 1 Cin 0 - 1 101 0 D+50 Co = abc; + abc; + abc; + abc
= a(bc+bc+bc) = + abc
= a(bc+b)+abc 15 XX = 950+ 00+ 000 S= 90000 = c(ab+ab)+ab



