# University of California Santa Cruz Department of Computer Engineering

Lab Experiment Report # 4

Counters

Author: Kyle Jeffrey Lab Partner: NA Due Date: 2/15/18

# **Objective**

Create a 16-bit counter that holds a number when no buttons are pressed, counts continuously, loads a value, or counts up/down incrementally each time the respective button is pressed. This system requires an edge trigger, a 4-bit counter, a ring counter, a selector, and reuses the 7-segment display logic.

# **Counter Design:**

Using the included flip-flop module provided by verilog, make a counter with inputs:

- the system clock,
- Up(increment)
- Dw(decrement)
- LD(load control)
- the 4-bit vector D that will be loaded on the clock edge if LD is high.

#### And the Outputs:

- a 4-bit bus Q which is the current value held by the counter,
- the signal UTC (Up Terminal Count) which is 1 only when the counter is at 1111, and
- the signal DTC (Down Terminal Count) which is 1 only when the counter is at 0000.

The counter should go all the way around when reaching the lowest or highest numbers, specifically from 0000 to FFFF and vice versa.

#### Method:

<u>4-bit counter</u>: Using a state truth table to determine how the flip flops go from the present state to the next state, equations are determined included in the results section. The counter must be able to go up, down, and load a 4 bit value. A mux\* is placed in front of the data ports of the 4 flip flops holding the output values. The mux is loaded with logic for an up operation\*, logic for a down operation\*, and the 4 bits of input data. The only output logic here is DTC for downwards terminal count and UTC for upper terminal count, for when 0000 and FFFF is hit, using a 4 input AND gate.

<u>16-bit counter:</u> Putting four 4-bit counters rippled in ascending of bits from 0 to 16 together gave the 16-bit counter. The UTC output and DTC output were connected to each counter following it in ascending bit significance. A shell module for the 16 bit counter was made, with a 1-bit up, down and load control input, and a 16-bit load input, as the control inputs that would come from the FPGA board. DTC and UTC was also included in the 16-bit version of the counter, for possible bigger counters in the future.

## **RESULTS:**

These were both tested by hardcoding up's and down's. The boundary cases of 0 to F were important for the 4 bit and from FFFF to 0000 for the 16-bit.





The diagram is missing one last 4-bit counter on the end for space purposes

# **UP LOGIC**

|   |   |   |   |    |   |   | Λ | 15   |       |   |  |
|---|---|---|---|----|---|---|---|------|-------|---|--|
| F |   | 5 |   | CE | = |   |   | CE=O |       |   |  |
| 0 | 0 | 0 | 0 | 0  | 1 |   |   | Ö    | 0     | 0 |  |
| 0 | 0 | 1 | 0 | 1  | 0 |   |   | 0    | 0     | 1 |  |
| 0 | 1 | 0 | 0 | 1  | 1 | 1 |   | 0    | 1     | ð |  |
| Ò | 1 | ı | 1 | 0  | 0 |   |   | 0    | 1     | 1 |  |
| 1 | 0 | 0 |   | 0  | 1 |   |   | 1    | 0     | 0 |  |
| 1 | 0 | 1 | 1 | 1  | 0 |   |   | 1    | D     | Į |  |
| 1 | ı | 0 | 1 | 1  | ( |   |   | l    | one o | 0 |  |
| 1 | ١ | ) | 0 | 0  | 0 |   |   | į    | l     | 1 |  |
|   |   |   |   |    |   |   |   |      |       |   |  |





The equations for the input data follow this algorithmic trend such that  $D_i = Q_i$  xor CE &  $Q_i$  &  $Q_{i-1}$ .... The down input data happen to be very similar and end up being  $D_i = Q_i$  xor CE &  $!Q_i$  &  $!Q_{i-1}$ .... Which was given to us in Lecture.

## Selector:

The selector determines which 4-bits will be associated with which hex display. With the input coming from the ring counter, the selector gives the bits while the ring counter determines which hex digit to display, which requires 4 bits. The selected four bits will be sent to the display.

H is x[15:12] when sel=(1000)

H is x[11:8] when sel=(0100)

H is x[7:4] when sel=(0010)

H is x[3:0] when sel=(0001)

## Method:

The selector behaves similar to a 12 to 4 mux. Four selector inputs selector which four bits will be used. Thinking about each group of four as one of the hex digits to be displayed to the board provides a good way of thinking about why this is needed. Because only 7 inputs control the four hex displays, we must cycle through each display rapidly at a high frequency so the eye can't detect that we're actually only displaying 1 hex digit at any given time.

# Results:



#### Selector



In simulation, the selector just needed to select the asked for section of 4-bits handed to it by a Load and the ring counter.

# Ring Counter:

The ring counter only ever has a single 1 in it at anytime. As a 4-bit vector, each index corresponds to an anode of the hex display. The ring counter should be thought of as a device that cycles through the displays to activate them individually at a high frequency giving the illusion that all 16-bits are displayed at one time.

#### Method:

The ring counter is comprised of four flip flops in series, connected output to input in a "ring". This means that it cycles from 0001 all the way back to 1000. An advance input is connected to a clock that advances the 1 through the ring.

## Results:

Clk



All the resets should be set to 0.

The simulation just needed to move a 1 forward with each advance input, no edge detection was required.

# **Edge Detector:**

The edge detector gives us an up and down button that don't count continuously. The module detects a value going from low to high making it a positive edge trigger.

## Method:

Using two flip flops to connect the last to values, an input bit goes into the first flip flops data and the first output is connected to the second input. This stores the two most recent input values. To remove shaky inputs, the output is an and gate that detects two 0's followed by a single 1.

#### Results:



# btnC Stopper:

At FFFC the continuous up should stop. BtnC should still be able to count up and btnD should be able to count down.

#### Method:

FFFC in binary equals 111111111111100. So when the 14 MSB are not equal to 1 then the counter should go up continuously.

#### Results:

To get a high value for every number below FFFC, NAND the 14 MSB so every value not all 1's is true. AND this with btnC to get the continuous up input with a stop in it.

## **Top Level Design:**

The top module requires a button that continuously counts up, a button that incrementally counts up or down with each press of the button, and displays 16 bits. The continuous up will stop from FFFC to FFFF. A period will be placed on the left most hex display when FFFF is reached and a period will be displayed on the right most display when 0000 is the current value. 16 switches will control a loadable 16 bit value imported with a button press. T

#### Method:

Edge Detectors are placed in front of btnC and btnU. The btnStopper module is placed in front of btnC to hard stop the continuous up when FFFC is reached, and this output is OR'd with the btnU and connected to the up input of the 16-bit counter. LoadData and LoadControl are connected to the switches and btnL directly. The output of the counter goes into the selector which is controlled by the ring counter which advances through the activating the displays at the pace of the digsel clock pulse provided by the labs clock module provided by the lab. This puts the bits in line with which hex display is on, because the ring counter output also controls the anodes of the hex display.

Simulating the top module just meant switching through up and down button inputs to assure that the counter responded accordingly. It's very difficult to access whether the hex display is displaying the correct digits so, all of the data checking is on the output of the counter. The most important tests were determining that there was no continuous counting by btnC and btnD and that the counter stopped at FFFC and flipped all the way around from FFFF to 0000.

## Results:



Kyle Jeffrey Prof Schlag CE 100 1/18/18

Question 1: Hold down btnR. What happens?

Answer: Only the right most hex display is turned on and it's set to 0. This is due to the ring counter which has the first hex display initialized to 1 with all others set to 0.

Question 2: The module lab4\_clks has another output port named fastclk. Connect all the clock inputs (Edge Detector, Counter, Ring Counter and your synchronizer (if you wisely used one for btnU and btnD) to the port fastclk instead of clk. Leave the advance input of the ring counter as before (connected to the digsel output of lab4\_clks). Implement and Configure. What happens?

Answer: Nothing, the modules work the same as before.

#### Conclusion

This lab began the classes introduction into combinational logic. Learning to use state truth tables slowly introduced us into the idea of states. This also introduced displaying digits on multiple displays with only one hex input. I started early when making this lab and hit a roadblock when attempting to use adders for up and down instead of learning counter design. If that taught me anything, it's to slow down and to be welcome to learning new strategies for solving problems rather than relying on old tricks. Using counters is much simpler than using two full adders to add or subtract 1. All of the modules seem to have a fairly streamlined designed though., so I don't believe any corrections needed to be made.

```
module countUD4L(
    input clk, up, down, loadControl,
    input [3:0] loadData,
   output upperLimit, lowerLimit,
   output [3:0] outQ
   );
   wire [3:0] q, D, dw, u;
   assign upperLimit = q[3] & q[2] & q[1] & q[0];
    assign lowerLimit = \sim q[3] \& \sim q[2] \& \sim q[1] \& \sim q[0];
   // Up logic goes into selector
   assign u[0] = q[0] ^ up;
   assign u[1] = q[1] ^ (up & q[0]);
    assign u[2] = q[2] ^ (up & q[0] & q[1]);
    assign u[3] = q[3] ^ (up & q[0] & q[1] & q[2]);
       //down logic goes into selector
     assign dw[0] = q[0] ^ down;
     assign dw[1] = q[1] ^ (down & ~q[0]);
     assign dw[2] = q[2] ^ (down & ~q[0] & ~q[1]);
     assign dw[3] = q[3] ^ (down & <math>\sim q[0] & \sim q[1] & \sim q[2]);
     // selector determines which input goes into 4 bit register based on what button
pressed
     // Mux is controlled by selector determing add or subtract.
     // Becuase mux is always connected directly to the register, an enable must be
tied to everytime an operation is pressed.
     // add 001, sub 010, load 100
    m3 1x4 op(.in0(u), .in1(dw), .in2(loadData), .o(D), .sel2(loadControl),
.sel1(down), .sel0(up));
     //4 bit register
     // When mux has no inputs selected, it is in invalid state. This means our
enable should only be true
     // when pressing a button so the register doesnt enter invalid state
    Register 4bit register (.reset(1'b0), .clk(clk), .outQ(q), .inData(D),
.enable(up | down | loadControl));
   //output comes from output of register
   assign outQ = q;
```



```
//UP REGISTER
module Register 4bit(
   input [3:0] inData,
   input clk,
   input enable,
   input reset,
   output [3:0] outQ
   );
   FDRE #(.INIT(1'b0) ) register0(.C(clk), .R(reset), .CE(enable), .D(inData[0]),
.Q(outQ[0]));
   FDRE #(.INIT(1'b0) ) register1(.C(clk), .R(reset), .CE(enable), .D(inData[1]),
.Q(outQ[1]));
   FDRE #(.INIT(1'b0) ) register2(.C(clk), .R(reset), .CE(enable), .D(inData[2]),
.Q(outQ[2]));
   FDRE #(.INIT(1'b0) ) register3(.C(clk), .R(reset), .CE(enable), .D(inData[3]),
.Q(outQ[3]));
```

endmodule

```
module countUD16L(
   input clk, up, down, loadControl,
   input [15:0] loadData,
   output upperLimit, lowerLimit,
   output [15:0] outQ
   );
   wire [3:0] p, q;
   assign lowerLimit = q[0] \& q[1] \& q[2] \& q[3];
   assign upperLimit = p[0] \& p[1] \& p[2] \& p[3];
   countUD4L countO(.clk(clk), .down(down),
                                                           .lowerLimit(q[0]),
                               .up(up),
countUD4L count1(.clk(clk), .down(down & q[0]),
                                                           .lowerLimit(q[1]),
    .up(up & p[0]),
                               .upperLimit(p[1]), .outQ(outQ[7:4]),
.loadData(loadData[7:4]), .loadControl(loadControl));
   countUD4L count2(.clk(clk), .down(down & q[1] & q[0]),
                                                           .lowerLimit(q[2]),
    .up(up & p[1] & p[0]),
                              .upperLimit(p[2]),
                                                    .outQ(outQ[11:8]),
.loadData(loadData[11:8]), .loadControl(loadControl));
   countUD4L count3(.clk(clk), .down(down & q[2] & q[1] & q[0]), .lowerLimit(q[3]),
    .up(up & p[2] & p[1] & p[0]), .upperLimit(p[3]),
                                                 .outQ(outQ[15:12]),
.loadData(loadData[15:12]), .loadControl(loadControl));
```

endmodule



```
module edgeDetector(
   input in, clk,
   output edgeDetected
  );
   wire [2:0] p;
   FDRE #(.INIT(1'b0) ) register0(.C(clk), .R(1'b0), .CE(1'b1), .D(in), .Q(p[0]));
   FDRE #(.INIT(1'b0) ) register1(.C(clk), .R(1'b0), .CE(1'b1), .D(p[0]), .Q(p[1]));
   assign edgeDetected = in & ~p[0] & ~p[1];
endmodule
```

```
module btnC_stopper(
    input clk, btnc,
    input [15:0] in,
    output q

);
    //wire i;
    // if in[15:2] = 1 output q = 0
    assign q = ~&{in[15:2]} & btnc;

    // FDRE #(.INIT(1'b0) ) register0(.C(clk), .R(1'b0), .CE(1'b1), .D(i), .Q(q));
endmodule
```







```
module m3 1x4(
                                                                  input [3:0] in0,
                                                                  input [3:0] in1,
                                                                  input [3:0] in2,
                                                                  input sel2, sel1, sel0,
                                                               output [3:0] o
                                                               );
                                                                                   assign o[3] = (in0[3] & (\sim sel2 & \sim sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel1 & sel0)) | (in1[3] & (\sim sel2 & sel0)) | (in1[3] & (\sim sel0)) | (\sim sel0) | (\sim sel0
~sel0)) | (in2[3] & (sel2));
                                                                                   assign o[2] = (in0[2] & (\sim sel2 & \sim sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel1 & sel0)) | (in1[2] & (\sim sel2 & sel0)) | (in1[2] & (\sim sel0)) | (\sim sel0) | (\sim sel0
~sel0)) | (in2[2] & (sel2));
                                                                                     assign o[1] = (in0[1] \& (\sim sel2 \& \sim sel1 \& sel0)) | (in1[1] \& (\sim sel2 \& sel1 \& sel0)) | (in1[1] & (\sim sel2 \& sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel1 & sel0)) | (in1[1] & (\sim sel2 & sel0)) | (in1[1] & (\sim sel1 & sel0)) | (\sim sel1 & sel0) | (\sim sel1 & sel0) | (\sim sel0) | (\sim sel0) | (\sim sel1 & sel0) | (\sim sel0)
~sel0)) | (in2[1] & (sel2));
                                                                                     assign o[0] = (in0[0] & (\sim sel2 & \sim sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel1 & sel0)) | (in1[0] & (\sim sel2 & sel0)) | (in1[0] & (\sim sel0)) | (\sim sel0) | (\sim sel0
~sel0)) | (in2[0] & (sel2));
endmodule
```

```
module ringCounter(
    input clk, advance,
    output [3:0] outQ
    );
    wire [3:0] p;
    assign outQ = p;
    FDRE #(.INIT(1'b1) ) shiftRegisterO(.C(clk), .R(reset), .CE(advance), .D(p[3]),
    .Q(p[0]));
    FDRE #(.INIT(1'b0) ) shiftRegister1(.C(clk), .R(reset), .CE(advance), .D(p[0]),
    .Q(p[1]));
    FDRE #(.INIT(1'b0) ) shiftRegister2(.C(clk), .R(reset), .CE(advance), .D(p[1]),
    .Q(p[2]));
    FDRE #(.INIT(1'b0) ) shiftRegister3(.C(clk), .R(reset), .CE(advance), .D(p[2]),
    .Q(p[3]));
```

endmodule











```
module Selector(
    input [3:0] sel,
    input [15:0] N,
    output [3:0] H
    );
assign H[3] = (N[15] \& (sel[3] \& \sim sel[2] \& \sim sel[1] \& \sim sel[0])) | (N[11] \& (\sim sel[3])
& sel[2] & ~sel[1] & ~sel[0]) ) | (N[7] & (~sel[3] & ~sel[2] & sel[1] & ~sel[0]) )
[N[3] & (\sim sel[3] & \sim sel[2] & \sim sel[1] & sel[0]));
assign H[2] = (N[14] & (sel[3] & ~sel[2] & ~sel[1] & ~sel[0])) | (N[10] & (~sel[3])
& sel[2] & ~sel[1] & ~sel[0]) ) | (N[6] & (~sel[3] & ~sel[2] & sel[1] & ~sel[0]) )
| (N[2] \& (\sim sel[3] \& \sim sel[2] \& \sim sel[1] \& sel[0]) ) ;
assign H[1] = (N[13] \& (sel[3] \& \sim sel[2] \& \sim sel[1] \& \sim sel[0])) | (N[9] \& (\sim sel[3])
& sel[2] & ~sel[1] & ~sel[0]) ) | (N[5] & (~sel[3] & ~sel[2] & sel[1] & ~sel[0]) )
[N[1] & (\sim sel[3] & \sim sel[2] & \sim sel[1] & sel[0]));
assign H[0] = (N[12] & (sel[3] & \sim sel[2] & \sim sel[1] & \sim sel[0])) | (N[8] & (\sim sel[3])
& sel[2] & ~sel[1] & ~sel[0]) ) | (N[4] & (~sel[3] & ~sel[2] & sel[1] & ~sel[0]) )
[N[0] & (\sim sel[3] & \sim sel[2] & \sim sel[1] & sel[0]));
```

endmodule

```
module topModule(
          input clkin, btnR, btnU, btnD, btnL, btnC,
          input [15:0] sw,
          output [6:0] seg,
          output dp,
          output [3:0] an,
          output [15:0] led
          );
          wire btnuEdge, up ;
          wire [15:0] q; //16 bit counter output
          wire [3:0] r; //ringCounter 4 bit output into selector
          wire [3:0] H; //selector choosing 4 bits to send to display logic
          wire clk;
          wire digsel;
          wire utc;
          wire ltc:
          wire continuousUp;
          assign up = continuousUp | btnuEdge;
          assign led = sw;
          edgeDetector up1(.clk(clk), .in(btnU), .edgeDetected(btnuEdge));
          edgeDetector down(.clk(clk), .in(btnD), .edgeDetected(btnDEdge));
          btnC stopper cUp(.clk(clk), .in(q), .btnc(btnC), .q(continuousUp));
          countUD16L counter(.clk(clk), .up(up), .down(btnDEdge), .loadControl(btnL),
.loadData(sw), .upperLimit(utc), .lowerLimit(ltc), .outQ(q));
          ringCounter ring(.clk(clk), .advance(digsel), .outQ(r));
          Selector selector(.sel(r), .N(q), .H(H));
          hex7seg segDisplay(.n(H), .e(1'b1), .seg(seg));
          lab4 clks slowit (.clkin(clkin), .greset(btnR), .clk(clk), .digsel(digsel));
          assign an = \sim r;
          assign dp = (-an[3] \& an[2] \& an[1] \& an[0] \& utc | an[3] \& an[2] \& an[1] & an[3] & an[4] & an[5] & 
~an[0] & ltc);
endmodule
```