





| Layer | Name          | Material      | Thickness | Constant | Board Layer Stack |
|-------|---------------|---------------|-----------|----------|-------------------|
| 1     | TopOverlay    |               |           |          |                   |
| 2     | TopSolder     | Solder Resist | O. 010mm  | 3.5      |                   |
| 3     | L1            | Copper        | 0.045mm   |          |                   |
| 4     | Dielectric1   | FR-4          | 0.100mm   | 4.3      |                   |
| 5     | L2            | Copper        | 0.036mm   |          |                   |
| 6     | Dielectric4   | FR-4          | 1.200mm   | 4.3      |                   |
| 7     | L5            | Copper        | 0.036mm   |          |                   |
| 8     | Dielectric5   | FR-4          | 0.100mm   | 4.2      |                   |
| 9     | L6            | Copper        | 0.045mm   |          |                   |
| 10    | BottomSolder  | Solder Resist | O. 010mm  | 3.5      |                   |
| 11    | BottomOverlay |               |           |          |                   |

Impedance control: 50 ohm = 0.1mm +/- 10%.

Soldermask: green Silkscreen: white Finish: HASL except on gold fingers as indicated in

drawing

- Nominal values used, dimensions in mm
- -The mounting holes and keep-out areas around them are only required when the I/O bracket is mounted on the card directly -Component height rule and clearance rule derived from PCI\_Express\_CEM\_r2.0.pdf, Page 84.

  -Stackup is not specified in PCI\_Express\_CEM\_r2.0.pdf, nor implemented in this template.