

# 32-Channel Serial-to-Parallel Converter with Open-Drain Outputs

#### **Features**

- · 100 mA Minimum Sink Current
- 16 MHz Shift Register Speed
- · Polarity and Blanking Inputs
- · CMOS-Compatible Inputs

#### **Applications**

- · Inkjet and Electrostatic Print Heads
- · AC-Electroluminescent Displays
- Microelectromechanical Systems (MEMS) Applications

#### **General Description**

The HV5523 is a low-voltage serial to high-voltage parallel converter with open-drain outputs. This device is designed as a driver for AC electroluminescent displays. It can also be used in any application requiring multiple-output high-voltage current sinking capabilities, such as driving inkjet and electrostatic print heads, plasma panels, vacuum fluorescent and large matrix LCD displays.

This device consists of a 32-bit Shift register, 32 latches and control logic to perform the polarity selection and blanking of the outputs. Data are shifted through the Shift register on the high-to-low transition of the clock. The HV5523 shifts counter clockwise when viewed from the top of the package. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the Shift register. Operation of the Shift register is not affected by the  $\overline{\text{LE}}$  (latch enable),  $\overline{\text{BL}}$  (blanking) and the  $\overline{\text{POL}}$  (polarity) inputs. Transfer of data from the Shift register to the latch occurs when the  $\overline{\text{LE}}$  (latch enable) input is high. The data in the latch is stored when  $\overline{\text{LE}}$  is low.

#### **Package Type**

# **44-lead QFN** (Top view)



See Table 2-1 for pin information.

# **Functional Block Diagram**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings†**

| Supply Voltage, V <sub>DD</sub> (Note 1)          | –0.5V to +7V                   |
|---------------------------------------------------|--------------------------------|
| Output Voltage, HV <sub>OUT</sub> (Note 1)        | 0.5V to +230V                  |
| Logic Input Levels (Note 1)                       | –0.5V to V <sub>DD</sub> +0.5V |
| Ground Current (Note 2)                           | 1.5A                           |
| Maximum Junction Temperature, T <sub>J(MAX)</sub> |                                |
| Storage Temperature, T <sub>S</sub>               | 65°C to +150°C                 |
| Continuous Total Power Dissipation:               |                                |
| 44-lead QFN (Note 3)                              | 3.4W                           |

† Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

- Note 1: All voltages are referenced to V<sub>SS</sub>.
  - 2: Duty cycle is limited by the total power dissipated in the package.
  - 3: 1 oz. 4-layer 3" x 4" PCB

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                     | Sym.              | Min.                | Тур. | Max.                | Unit | Conditions |
|-------------------------------|-------------------|---------------------|------|---------------------|------|------------|
| Logic Supply Voltage          | $V_{DD}$          | 4.5                 | _    | 5.5                 | V    |            |
| High-Voltage Output           | HV <sub>OUT</sub> | -0.3                | _    | +220                | V    |            |
| High-Level Input Voltage      | V <sub>IH</sub>   | 0.8 V <sub>DD</sub> | _    | $V_{DD}$            | V    |            |
| Low-Level Input Voltage       | V <sub>IL</sub>   | 0                   | _    | 0.2 V <sub>DD</sub> | V    |            |
| Clock Frequency               | f <sub>CLK</sub>  | _                   | _    | 16                  | MHz  |            |
| Operating Ambient Temperature | T <sub>A</sub>    | -40                 | _    | +85                 | °C   |            |

#### DC ELECTRICAL CHARACTERISTICS

| Electrical Specificat              | Electrical Specifications: Over recommended operating conditions unless otherwise noted. |                 |                     |      |      |                                                                        |                                                      |  |  |  |  |  |
|------------------------------------|------------------------------------------------------------------------------------------|-----------------|---------------------|------|------|------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|
| Paramete                           | er                                                                                       | Sym.            | Min.                | Тур. | Max. | Unit                                                                   | Conditions                                           |  |  |  |  |  |
| V <sub>DD</sub> Supply Current     |                                                                                          | I <sub>DD</sub> | _                   |      | 25   | mA                                                                     | f <sub>CLK</sub> = 16 MHz, f <sub>DATA</sub> = 8 MHz |  |  |  |  |  |
| Quiescent V <sub>DD</sub> Supply   | I <sub>DDQ</sub>                                                                         | _               | _                   | 100  | μΑ   | D <sub>IN</sub> = 0V,<br>all input logic pins = 0V,<br>all outputs off |                                                      |  |  |  |  |  |
| Off-State Output Curr              | I <sub>O(OFF)</sub>                                                                      | _               |                     | 10   | μA   | All outputs high, all switches parallel                                |                                                      |  |  |  |  |  |
| High-Level Logic Inpu              | t Current                                                                                | I <sub>IH</sub> | _                   | _    | 1    | μA                                                                     | $V_{IH} = V_{DD}$                                    |  |  |  |  |  |
| Low-Level Logic Input              | Current                                                                                  | I <sub>IL</sub> | _                   | _    | -1   | μA                                                                     | V <sub>IL</sub> = 0V                                 |  |  |  |  |  |
| High-Level Output Da               | ta Out                                                                                   | V <sub>OH</sub> | V <sub>DD</sub> -1V | _    | _    | V                                                                      | ID <sub>OUT</sub> = -10 mA                           |  |  |  |  |  |
| Low-Level Output HV <sub>OUT</sub> |                                                                                          | \/              | _                   | _    | 15   | V                                                                      | IHV <sub>OUT</sub> = +100 mA                         |  |  |  |  |  |
| Voltage                            | Data Out                                                                                 | V <sub>OL</sub> | _                   |      | 1    | V                                                                      | ID <sub>OUT</sub> = +10 mA                           |  |  |  |  |  |
| HV <sub>OUT</sub> Clamp Voltage    | V <sub>OC</sub>                                                                          | _               | _                   | -1.5 | V    | I <sub>OL</sub> = -100 mA                                              |                                                      |  |  |  |  |  |

# **AC ELECTRICAL CHARACTERISTICS**

| Electrical Specifications: V <sub>DD</sub> = 5V, T <sub>Q</sub> | Electrical Specifications: $V_{DD} = 5V$ , $T_J = 25^{\circ}C$ |      |      |      |      |                                       |  |  |  |  |  |  |
|-----------------------------------------------------------------|----------------------------------------------------------------|------|------|------|------|---------------------------------------|--|--|--|--|--|--|
| Parameter                                                       | Sym.                                                           | Min. | Тур. | Max. | Unit | Conditions                            |  |  |  |  |  |  |
| Clock Frequency                                                 | f <sub>CLK</sub>                                               | _    | _    | 16   | MHz  |                                       |  |  |  |  |  |  |
| Clock Pulse Width, High or Low                                  | t <sub>WL</sub> , t <sub>WH</sub>                              | 31   | _    | _    | ns   |                                       |  |  |  |  |  |  |
| Data Setup Time Before CLK Falls                                | t <sub>SU</sub>                                                | 25   | _    | _    | ns   |                                       |  |  |  |  |  |  |
| Data Hold Time after CLK Falls                                  | t <sub>H</sub>                                                 | 10   | _    | _    | ns   |                                       |  |  |  |  |  |  |
| Turn-On Time, HV <sub>OUT</sub> from Enable                     | t <sub>ON</sub>                                                | _    | _    | 400  | ns   | $R_L = 2 k\Omega$ to $V_{PP}$ maximum |  |  |  |  |  |  |
| Delay Time Clock to Data High to Low                            | t <sub>DHL</sub>                                               | _    | _    | 35   | ns   | C <sub>L</sub> = 15 pF                |  |  |  |  |  |  |
| Delay Time Clock to Data Low to High                            | t <sub>DLH</sub>                                               | _    | _    | 35   | ns   | C <sub>L</sub> = 15 pF                |  |  |  |  |  |  |
| Delay Time Clock to LE Low to High                              | t <sub>DLE</sub>                                               | 20   | _    | _    | ns   |                                       |  |  |  |  |  |  |
| Width of LE Pulse                                               | t <sub>WLE</sub>                                               | 20   | _    | _    | ns   |                                       |  |  |  |  |  |  |
| LE Setup Time Before Clock Falls                                | t <sub>SLE</sub>                                               | 20   | _    |      | ns   |                                       |  |  |  |  |  |  |
| Digital Logic Input Capacitance                                 | C <sub>IN</sub>                                                | _    | _    | 15   | pF   |                                       |  |  |  |  |  |  |

## **TEMPERATURE SPECIFICATIONS**

| Parameter                     | Sym.           | Min. | Тур. | Max. | Unit | Conditions |  |  |  |  |
|-------------------------------|----------------|------|------|------|------|------------|--|--|--|--|
| TEMPERATURE RANGE             |                |      |      |      |      |            |  |  |  |  |
| Operating Ambient Temperature | $T_A$          | -40  | _    | +85  | °C   |            |  |  |  |  |
| Maximum Junction Temperature  | $T_{J(MAX)}$   | _    | _    | +125 | °C   |            |  |  |  |  |
| Storage Temperature           | T <sub>S</sub> | -65  | _    | +150 | °C   |            |  |  |  |  |
| PACKAGE THERMAL RESISTANCE    |                |      |      |      |      |            |  |  |  |  |
| 44-lead QFN                   | $\theta_{JA}$  | _    | 19   | _    | °C/W | Note 1     |  |  |  |  |

Note 1: 1 oz. 4-layer 3" x 4" PCB

# **Switching Waveforms**



## 2.0 PIN DESCRIPTION

The details on the pins of HV5523 are listed in Table 2-1. Refer to **Package Type** for the location of pins.

TABLE 2-1: 44-LEAD QFN PIN FUNCTION TABLE

| Pin Number | Pin Name             | Description                                                                                           |
|------------|----------------------|-------------------------------------------------------------------------------------------------------|
| 1          | HV <sub>OUT</sub> 11 | High-voltage output                                                                                   |
| 2          | HV <sub>OUT</sub> 12 | High-voltage output                                                                                   |
| 3          | HV <sub>OUT</sub> 13 | High-voltage output                                                                                   |
| 4          | HV <sub>OUT</sub> 14 | High-voltage output                                                                                   |
| 5          | HV <sub>OUT</sub> 15 | High-voltage output                                                                                   |
| 6          | HV <sub>OUT</sub> 16 | High-voltage output                                                                                   |
| 7          | HV <sub>OUT</sub> 17 | High-voltage output                                                                                   |
| 8          | HV <sub>OUT</sub> 18 | High-voltage output                                                                                   |
| 9          | HV <sub>OUT</sub> 19 | High-voltage output                                                                                   |
| 10         | HV <sub>OUT</sub> 20 | High-voltage output                                                                                   |
| 11         | HV <sub>OUT</sub> 21 | High-voltage output                                                                                   |
| 12         | HV <sub>OUT</sub> 22 | High-voltage output                                                                                   |
| 13         | HV <sub>OUT</sub> 23 | High-voltage output                                                                                   |
| 14         | HV <sub>OUT</sub> 24 | High-voltage output                                                                                   |
| 15         | HV <sub>OUT</sub> 25 | High-voltage output                                                                                   |
| 16         | HV <sub>OUT</sub> 26 | High-voltage output                                                                                   |
| 17         | HV <sub>OUT</sub> 27 | High-voltage output                                                                                   |
| 18         | HV <sub>OUT</sub> 28 | High-voltage output                                                                                   |
| 19         | HV <sub>OUT</sub> 29 | High-voltage output                                                                                   |
| 20         | HV <sub>OUT</sub> 30 | High-voltage output                                                                                   |
| 21         | HV <sub>OUT</sub> 31 | High-voltage output                                                                                   |
| 22         | HV <sub>OUT</sub> 32 | High-voltage output                                                                                   |
| 23         | DATA OUT             | Data output pin                                                                                       |
| 24         | NC                   | No internal connection                                                                                |
| 25         | NC                   | No internal connection                                                                                |
| 26         | NC                   | No internal connection                                                                                |
| 27         | POL                  | Inverts the polarity of the HV <sub>OUT</sub> pins                                                    |
| 28         | CLK                  | Clock pin. The Shift registers shift data on the falling edge of input clock.                         |
| 29         | VSS                  | Reference voltage, usually ground                                                                     |
| 30         | VDD                  | Logic supply voltage                                                                                  |
| 31         | LE                   | Latch enable pin. Data is shifted from the Shift register to the latches on logic input high.         |
| 32         | DATA IN              | Data input pin                                                                                        |
| 33         | BL                   | Blanking pin sets all $HV_{OUT}$ pins ON or OFF, depending upon the state of polarity. See Table 3-2. |
| 34         | N/C                  | No internal connection                                                                                |

TABLE 2-1: 44-LEAD QFN PIN FUNCTION TABLE (CONTINUED)

| Pin Number | Pin Name             | Description         |
|------------|----------------------|---------------------|
| 35         | HV <sub>OUT</sub> 1  | High-voltage output |
| 36         | HV <sub>OUT</sub> 2  | High-voltage output |
| 37         | HV <sub>OUT</sub> 3  | High-voltage output |
| 38         | HV <sub>OUT</sub> 4  | High-voltage output |
| 39         | HV <sub>OUT</sub> 5  | High-voltage output |
| 40         | HV <sub>OUT</sub> 6  | High-voltage output |
| 41         | HV <sub>OUT</sub> 7  | High-voltage output |
| 42         | HV <sub>OUT</sub> 8  | High-voltage output |
| 43         | HV <sub>OUT</sub> 9  | High-voltage output |
| 44         | HV <sub>OUT</sub> 10 | High-voltage output |
| Cente      | er Tab               | Connect to VSS.     |

## 3.0 FUNCTIONAL DESCRIPTION

Follow the steps in Table 3-1 to power up and power down the HV5523.

TABLE 3-1: POWER-UP AND POWER-DOWN SEQUENCE

|      | Power-Up                         | Power-Down |                          |  |  |  |
|------|----------------------------------|------------|--------------------------|--|--|--|
| Step | Description                      | Step       | Description              |  |  |  |
| 1    | Connect ground.                  | 1          | Remove all inputs.       |  |  |  |
| 2    | Apply V <sub>DD</sub> .          | 2          | Remove V <sub>DD</sub> . |  |  |  |
| 3    | Set all inputs to a known state. | 3          | Disconnect ground.       |  |  |  |

**TABLE 3-2: FUNCTION TABLE** 

|              |        |              | nputs <sup>1</sup> |    |     | Outputs |              |        |               |          |  |  |
|--------------|--------|--------------|--------------------|----|-----|---------|--------------|--------|---------------|----------|--|--|
| Function     |        | II           | nputs              |    |     | Sh      | ift Register | High-V | oltage Output | Data Out |  |  |
|              | Data   | CLK          | LE                 | BL | POL | 1       | 232          | 1      | 232           |          |  |  |
| All On       | Х      | Х            | Х                  | L  | L   | Note 2  | Note 2       | On     | On            | Note 2   |  |  |
| All Off      | Х      | Х            | Х                  | L  | Н   | Note 2  | Note 2       | Off    | Off           | Note 2   |  |  |
| Invert Mode  | Х      | Х            | L                  | Н  | L   | Note 2  | Note 2       | Note 2 | Note 2        | Note 2   |  |  |
| Load S/R     | H or L | <b>↓</b>     | L                  | Н  | Н   | H or L  | Note 2       | Note 2 | Note 2        | Note 2   |  |  |
|              | Х      | H or L       | 1                  | Н  | Н   | Note 2  | Note 2       | Note 2 | Note 2        | Note 2   |  |  |
| Load Latches | Х      | H or L       | 1                  | Н  | L   | Note 2  | Note 2       | Note 2 | Note 2        | Note 2   |  |  |
| Transparent  | L      | $\downarrow$ | Н                  | Н  | Н   | L       | Note 2       | Off    | Note 2        | Note 2   |  |  |
| Latch Mode   | Н      | $\downarrow$ | Н                  | Н  | Н   | Н       | Note 2       | On     | Note 2        | Note 2   |  |  |

Note 1: H = High logic level

L = Low logic level

X = Don't care

 $\downarrow$  = Hight-to-low transition

↑ = Low-to-high transition

2: Dependent on previous stage's state before the last CLK  $\downarrow$  or last  $\overline{\text{LE}}$  high



FIGURE 3-1: Input and Output Equivalent Circuits.

#### 4.0 PACKAGE MARKING INFORMATION

## 4.1 Packaging Information

44-lead QFN

XXXXXXXX @YYWWNNN Example

HV5523K7 @1912363

**Legend:** XX...X Product Code or Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

e3 Pb-free JEDEC® designator for Matte Tin (Sn)

\* This package is Pb-free. The Pb-free JEDEC designator (e3)

can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. Package may or not include the corporate logo.

# 44-Lead QFN Package Outline (K7)

7.00x7.00mm body, 0.80mm height (max), 0.50mm pitch



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

- A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
- a printed indicator.

  Depending on the method of manufacturing, a maximum of 0.15mm pullback (L1) may be present.

  The inner tip of the lead may be either rounded or square.

| Symb              | ol  | Α    | A1   | А3          | b    | D     | D2                | E     | <b>E</b> 2        | е           | L                 | L1   | θ          |
|-------------------|-----|------|------|-------------|------|-------|-------------------|-------|-------------------|-------------|-------------------|------|------------|
|                   | MIN | 0.70 | 0.00 |             | 0.18 | 6.85* | 5.00 <sup>†</sup> | 6.85* | 5.00⁺             |             | 0.45†             | 0.00 | <b>0</b> º |
| Dimension<br>(mm) | NOM | 0.75 | 0.02 | 0.20<br>REF | 0.25 | 7.00  | 5.15 <sup>†</sup> | 7.00  | 5.15 <sup>†</sup> | 0.50<br>BSC | 0.55†             | -    | -          |
| (/                | MAX | 0.80 | 0.05 | -           | 0.30 | 7.15* | 5.25 <sup>†</sup> | 7.15* | 5.25 <sup>†</sup> |             | 0.65 <sup>†</sup> | 0.15 | 14°        |

JEDEC Registration MO-220, Variation WKKD-3, Issue K, June 2006
\* This dimension is not specified in the JEDEC drawing.

Drawings not to scale.

<sup>†</sup> This dimension differs from the JEDEC drawing.

## APPENDIX A: REVISION HISTORY

## Revision A (July 2019)

- Converted Supertex Doc# DSFP-HV5523 to Microchip DS20005700A
- Changed the quantity of the 44-lead QFN K7 package from 280/Tray to 260/Tray
- Changed the quantity of the 44-lead QFN K7 M933 media type from 2000/Reel to 3000/Reel
- Made minor text changes throughout the document

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO.       | <u>XX</u>          | - | <u>x</u> - <u>x</u>                                             | Examples:          |                                                                                                |
|----------------|--------------------|---|-----------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------|
| Device         | Package<br>Options |   | Environmental Media Type                                        | a) HV5523K7-G:     | 32-Channel Serial-to-Parallel Converter with Open-Drain Outputs, 44-lead (7x7) WQFN, 260/Tray  |
| Device:        | HV5523             | = | 32-Channel Serial-to-Parallel Converter with Open-Drain Outputs | b) HV5523K7-G-M933 | 32-Channel Serial-to-Parallel Converter with Open-Drain Outputs, 44-lead (7x7) WQFN, 3000/Reel |
| Package:       | K7                 | = | 44-lead (7x7) WQFN                                              |                    |                                                                                                |
| Environmental: | G                  | = | Lead (Pb)-free/RoHS-compliant Package                           |                    |                                                                                                |
| Media Type:    | (blank)            | = | 260/Tray for a K7 Package                                       |                    |                                                                                                |
|                | M933               | = | 3000/Reel for a K7 Package                                      |                    |                                                                                                |

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKiT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-4790-0

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing

Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou

Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39

Fax: 43-7242-2244-393 **Denmark - Copenhagen**Tel: 45-4450-2828

Fax: 45-4485-2829 Finland - Espoo

**Finland - Espoo** Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820