

# Six channel low-side solenoid driver IC

**Quality Requirement Category: Automotive** 

# **Features**

- Six independent low side channels with integrated MOSFETs ( $R_{DSon} = 115 \text{ m}\Omega$ )
- <1% current control accuracy
- Programmable setpoint from 0 mA to 1.5 A
- Load current including dither 1.8 A
- Current in parallel channel mode 2.7 A
- Integrated dither generator with programmable amplitude, frequency and waveform
- 15 bit current setpoint resolution
- Integrated sense resistor  $R_{SHUNT}$  = 140 m $\Omega$
- Excellent immunity to large load supply voltage changes
- Operation down to 3.5 V at VDD pin
- 32 bit SPI with 8 bit CRC and SPI watchdog
- Sophisticated protection and diagnostic functions for each channel in on and off state
  - Independent thermal shutdown for each channel
  - Diagnostic Function (Open Load, Short Circuit Ground, Overcurrent)
  - Voltage monitoring
  - Overtemperature protection
- Two independent current feedback paths with fast measurement option
- Integrated system clock with clock watchdog
- Temperature range -40°C to 175°C
- Small power package PG-DSO-36-72
- Green Product (RoHS compliant)
- Pb-free (RoHS compliant) package
- AEC-Q100 Grade 0 qualified
- ISO 26262 Safety Element out of Context for safety requirements up to ASIL C

# **Potential applications**

- Variable force solenoids (e.g. automatic transmission and e-Axle)
- Other constant current solenoids
  - Idle air control
  - Exhaust gas recirculation
  - Vapor management valve
  - Suspension control

# **Product validation**

Qualified for automotive applications with higher temperature requirements. Product validation according to AEC-Q100, Grade 0.









### Six channel low-side solenoid driver IC



Product type & package table

# Product type & package table

| Product type | Package                        |
|--------------|--------------------------------|
| TLE92466ED   | PG-DSO-36 Dual-Gauge (300 mil) |

# **Description**

The TLE92466ED is a flexible, monolithic solenoid driver IC designed for the control of linear solenoids in automatic transmissions, electronic stability control and active suspension applications. The device includes the drive transistors and the current sensing resistors to minimize the number of external components.

The device controls the load current with less than 1% error. Target currents from 0 to 1500 mA can be programmed with a resolution of 15 bit. The device supports dither currents up to 1800 mA. The dither generator superimposes a triangular or trapezoidal waveform with programmable amplitude, frequency and shape on the programmed current setpoint. A 32 bit SPI interface is used to control the 6 channels and monitor the status of the diagnostic functions. The SPI communication is secured with an 8 bit CRC and a programmable timeout watchdog.

An active low reset input (RESN) is used to disable all channels and reset the internal registers to the default values. An active high enable pin (EN) enables or disables the output channels without disabling the SPI interface. A fault output pin (FAULTN) signal can be used as external interrupt to the microcontroller whenever a fault is detected.

# Six channel low-side solenoid driver IC



# **Table of contents**

# **Table of contents**

|       | Features                                 | 1  |
|-------|------------------------------------------|----|
|       | Potential applications                   | 1  |
|       | Product validation                       | 1  |
|       | Product type & package table             | 2  |
|       | Description                              | 2  |
|       | Table of contents                        | 3  |
| 1     | Block diagram                            | 6  |
| 2     | Pin configuration                        | 7  |
| 3     | Electrial characteristics and parameters |    |
| 3.1   | Absolute maximum ratings                 |    |
| 3.1.1 | Absolute maximum voltage ratings         |    |
| 3.1.2 | Absolute maximum current ratings         |    |
| 3.1.2 | Absolute maximum temperature ratings     |    |
| 3.1.4 | ESD Robustness                           |    |
| 3.2   | Functional range                         |    |
| 3.2.1 | Functional range                         |    |
| 3.2.2 | Parameter above 150°C                    |    |
| 3.2.3 | Thermal resistance                       |    |
|       |                                          |    |
| 4     | Functional description                   |    |
| 4.1   | Power supply                             |    |
| 4.1.1 | TDS_Power Supply                         |    |
| 4.1.2 | TDS_Voltage monitoring                   |    |
| 4.1.3 | Electrical characteristics power supply  |    |
| 4.2   | Input / Output                           |    |
| 4.2.1 | TDS_Clock                                |    |
| 4.2.2 | TDS_Clock Watchdog                       | 17 |
| 4.2.3 | TDS_I/O Pins                             |    |
| 4.2.4 | Electrical characteristics I/O           |    |
| 4.3   | IC Operation states                      | 19 |
| 4.3.1 | TDS_IC Operation states                  | 19 |
| 4.4   | Channel modes                            | 21 |
| 4.4.1 | TDS_Channel Modes                        | 21 |
| 4.4.2 | Channel Modes                            |    |
| 4.4.3 | TDS_Measurement Mode - (4/6CHx)          | 21 |
| 4.4.4 | TDS_Additional Information Channel Modes | 21 |
| 4.5   | Power stages                             | 21 |
| 4.5.1 | TDS_Channel overview - (6CHx)            | 21 |

# Six channel low-side solenoid driver IC



# **Table of contents**

| 4.5.2  | TDS_Parallel channel operation - (6CHx)          | 22 |
|--------|--------------------------------------------------|----|
| 4.5.3  | Electrical characteristics power stages          | 23 |
| 4.6    | Current control                                  | 23 |
| 4.6.1  | TDS_Average current setpoint                     | 23 |
| 4.6.2  | Integrating Current Controller (ICC)             | 24 |
| 4.6.3  | Electrical characteristics current control       | 28 |
| 4.7    | Dither                                           | 29 |
| 4.7.1  | TDS_Dither configuration                         | 29 |
| 4.7.2  | TDS_Dither parameter update                      | 30 |
| 4.7.3  | TDS_Dither PWM synchronization                   | 30 |
| 4.7.4  | TDS_Only ICC                                     | 31 |
| 4.7.5  | TDS_Dither setpoint synchronization              | 31 |
| 4.7.6  | TDS_Only ICC                                     | 31 |
| 4.7.7  | TDS_Deep dither                                  | 31 |
| 4.7.8  | TDS_ICC only                                     | 32 |
| 4.8    | Direct Drive                                     | 32 |
| 4.8.1  | TDS_Direct Drive                                 | 32 |
| 4.9    | Diagnostic functions                             | 32 |
| 4.9.1  | TDS_Overview                                     | 32 |
| 4.9.2  | TDS_Open Load/Short to Ground (OLSG)             | 34 |
| 4.9.3  | TDS_OLSG Warning                                 | 36 |
| 4.9.4  | TDS_Open load (OL)                               | 37 |
| 4.9.5  | TDS_Short circuit ground (SG)                    | 37 |
| 4.9.6  | TDS_Overcurrent (OC)                             | 38 |
| 4.9.7  | TDS_Register/OTP ECC                             | 39 |
| 4.9.8  | TDS_Built in Self Test (BIST)                    | 39 |
| 4.9.9  | Electrical characteristics diagnostic functions  | 39 |
| 4.10   | Current supervision                              | 40 |
| 4.10.1 | TDS_Independent current feedback                 | 40 |
| 4.10.2 | TDS_Average feedback values                      | 41 |
| 4.10.3 | TDS_Fast measurement feedback - (6CHx)           | 42 |
| 4.10.4 | TDS_Sequence counter - (6CHx)                    | 43 |
| 4.10.5 | TDS_Update/Freeze Mechanism                      | 43 |
| 4.10.6 | TDS_lavg16, minimum/maximum current/PWM feedback | 44 |
| 4.11   | Protection functions                             | 45 |
| 4.11.1 | TDS_Overtemperature protection                   | 45 |
| 4.11.2 | TDS_Overcurrent protection                       | 45 |
| 4.11.3 | Electrical characteristics protection functions  | 46 |
| 5      | Serial peripheral interface (SPI)                | 47 |
| 5.1    | Description of interface                         | 47 |
| 5.1.1  | TDS_General information                          |    |
| 5.1.2  | TDS_Cyclic redundancy check (CRC)                |    |

# Six channel low-side solenoid driver IC



# **Table of contents**

| TDS Timing Diagram          |                                                                                                                                                                                                                                                    |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                             |                                                                                                                                                                                                                                                    |
|                             |                                                                                                                                                                                                                                                    |
| TDS_Data flow               |                                                                                                                                                                                                                                                    |
| _                           |                                                                                                                                                                                                                                                    |
| SPI frame definition        |                                                                                                                                                                                                                                                    |
| Register description        |                                                                                                                                                                                                                                                    |
|                             |                                                                                                                                                                                                                                                    |
|                             |                                                                                                                                                                                                                                                    |
| Channel registers           |                                                                                                                                                                                                                                                    |
| Application information     |                                                                                                                                                                                                                                                    |
| TDS_Application information |                                                                                                                                                                                                                                                    |
| Package dimensions          |                                                                                                                                                                                                                                                    |
| TDS_Package dimensions      |                                                                                                                                                                                                                                                    |
| Revision history            | 107                                                                                                                                                                                                                                                |
| Disclaimer                  | 100                                                                                                                                                                                                                                                |
|                             | TDS_SPI watchdog  SPI frame definition  Register description  Overview of Register Types  Central registers  Channel registers  Application information  TDS_Application information  Package dimensions  TDS_Package dimensions  Revision history |

5



**Block diagram** 

# 1 Block diagram



Figure 1 Block diagram

# infineon

**Pin configuration** 

# 2 Pin configuration

Pin assignment



Figure 2 Pin assignment

# Pin definitions and functions

Table 1 Pin definition and functions

| Pin    | Symbol         | Function                                                                |  |  |  |  |  |  |
|--------|----------------|-------------------------------------------------------------------------|--|--|--|--|--|--|
| 1      | LOAD0          | Output; for channel 0.                                                  |  |  |  |  |  |  |
| 2      | FWD0           | Free wheeling diode; for channel 0.                                     |  |  |  |  |  |  |
| 3      | GNDP0          | Ground; for channel 0 power stage.                                      |  |  |  |  |  |  |
| 4      | GND            | Ground; connect to GND.                                                 |  |  |  |  |  |  |
| 5      | CSN            | SPI chip select input; digital input: 3.3 V or 5.0 V logic levels.      |  |  |  |  |  |  |
| 6      | SCK            | SPI clock input; digital input: 3.3 V or 5.0 V logic levels.            |  |  |  |  |  |  |
| 7      | SI             | SPI input; digital input: 3.3 V or 5.0 V logic levels.                  |  |  |  |  |  |  |
| 8      | VIO            | Supply SPI Slave Out (SO) pin; connected to 3.3 V or 5.0 V supply.      |  |  |  |  |  |  |
| 9      | SO             | SPI output; push pull output compatible to 3.3 V or 5.0 V logic levels. |  |  |  |  |  |  |
| 10     | GND            | Ground; signal ground. Internally connected to cooling tab.             |  |  |  |  |  |  |
| 11     | FAULTN         | Status output; open drain output. In case not used, keep open.          |  |  |  |  |  |  |
| 12     | GND            | Ground; signal ground. Internally connected to cooling tab.             |  |  |  |  |  |  |
| 13     | LOAD5          | Output; for channel 5.                                                  |  |  |  |  |  |  |
| 14     | FWD5           | Free wheeling diode; for channel 5.                                     |  |  |  |  |  |  |
| 15     | GNDP5          | Ground; ground connection for channel 5 power stage.                    |  |  |  |  |  |  |
| 16     | GNDP1          | Ground; ground connection for channel 1 power stage.                    |  |  |  |  |  |  |
| 17     | FWD1           | Free wheeling diode; for channel 1.                                     |  |  |  |  |  |  |
| /+-bl- | <b>-</b> · · · |                                                                         |  |  |  |  |  |  |

# Six channel low-side solenoid driver IC



# **Pin configuration**

# Table 1 (continued) Pin definition and functions

| Pin | Symbol      | Function                                                                                         |  |  |  |  |  |  |
|-----|-------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 18  | LOAD1       | Output; for channel 1.                                                                           |  |  |  |  |  |  |
| 19  | LOAD2       | Output; for channel 2.                                                                           |  |  |  |  |  |  |
| 20  | FWD2        | Free wheeling diode; for channel 2.                                                              |  |  |  |  |  |  |
| 21  | GNDP2       | Ground; ground connection for channel 2 power stage.                                             |  |  |  |  |  |  |
| 22  | VBAT        | Supply voltage; connected to battery voltage with reverse protection diode a filter against EMC. |  |  |  |  |  |  |
| 23  | GND         | Ground; signal ground. Internally connected to cooling tab.                                      |  |  |  |  |  |  |
| 24  | CLK         | Clock input; Main system clock.                                                                  |  |  |  |  |  |  |
| 25  | DRV0        | Direct drive input: 3.3 V or 5.0 V logical levels.                                               |  |  |  |  |  |  |
| 26  | RESN        | Control input; digital input: 3.3 V or 5.0 V logic levels. Active low reset input.               |  |  |  |  |  |  |
| 27  | EN          | Control input; digital input: 3.3 V or 5.0 V logic levels. Active high enable input.             |  |  |  |  |  |  |
| 28  | DRV1        | Direct drive input: 3.3 V or 5.0 V logical levels.                                               |  |  |  |  |  |  |
| 29  | VDD         | Supply voltage; supplies digital circuits. Connected to 5.0 V supply voltage.                    |  |  |  |  |  |  |
| 30  | GND         | Ground; signal ground. Internally connected to cooling tab.                                      |  |  |  |  |  |  |
| 31  | LOAD4       | Output; for channel 4.                                                                           |  |  |  |  |  |  |
| 32  | FWD4        | Free wheeling diode; for channel 4.                                                              |  |  |  |  |  |  |
| 33  | GNDP4       | Ground; for channel 4 power stage.                                                               |  |  |  |  |  |  |
| 34  | GNDP3       | Ground; for channel 3 power stage.                                                               |  |  |  |  |  |  |
| 35  | FWD3        | Free wheeling diode; for channel 3.                                                              |  |  |  |  |  |  |
| 36  | LOAD3       | Output; for channel 3.                                                                           |  |  |  |  |  |  |
| 37  | Cooling Tap | Connect externally to GND and heat sink area                                                     |  |  |  |  |  |  |

# Six channel low-side solenoid driver IC



**Electrial characteristics and parameters** 

# 3 Electrial characteristics and parameters

# 3.1 Absolute maximum ratings

# 3.1.1 Absolute maximum voltage ratings

# Table 2 Absolute maximum voltage ratings

 $T_J$  = -40°C to 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                                          | Symbol                                                                                                                                             | Values |      |      | Unit | Note or condition                                                                                                                                                                                                      |
|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                    |                                                                                                                                                    | Min.   | Тур. | Max. |      |                                                                                                                                                                                                                        |
| Max. supply voltage (VDD)                                          | V <sub>DD,max</sub>                                                                                                                                | -0.3   | _    | 19   | V    |                                                                                                                                                                                                                        |
| Max. supply voltage (VBAT)                                         | V <sub>BAT,max</sub>                                                                                                                               | -0.3   | _    | 40   | V    |                                                                                                                                                                                                                        |
| Max. supply voltage (VIO)                                          | V <sub>VIO,max</sub>                                                                                                                               | -0.3   | _    | 19   | V    |                                                                                                                                                                                                                        |
| Max. digital input pin voltage (CLK, RESN, EN, DRVx, SCK, CSN, SI) | V <sub>CLK,max</sub> V <sub>RESN,max</sub> V <sub>EN,max</sub> V <sub>DRVx,max</sub> V <sub>SCK,max</sub> V <sub>CSN,max</sub> V <sub>SI,max</sub> | -0.3   | -    | 19   | V    |                                                                                                                                                                                                                        |
| Max. open<br>drain output<br>voltage<br>(FAULTN)                   | V <sub>FAULTN,max</sub>                                                                                                                            | -0.3   | _    | 19   | V    |                                                                                                                                                                                                                        |
| Max. Push Pull<br>Ouput (SO)                                       | V <sub>SO,max</sub>                                                                                                                                | -0.3   | _    | 19   | V    |                                                                                                                                                                                                                        |
| Max. LOADx<br>voltage                                              | V <sub>LOADx,max</sub>                                                                                                                             | -0.31) | _    | 40   | V    | <sup>1)</sup> During negative pulses ( $V_{\rm LOADx}$ < -0.3<br>V) the maximum energy of $E_{\rm LOADx}$ =  - $V_{\rm LOADx}$ *( $I_{\rm LOADx}$ + $I_{\rm FWDx}$ )* $t_{\rm pulse}$   <= 2 mJ shall not be violated. |
| Max. FWDx<br>voltage                                               | V <sub>FWDx,max</sub>                                                                                                                              | -0.31) | _    | 40   | V    | <sup>1)</sup> During negative pulses ( $V_{\rm FWDx}$ < -0.3 V) the maximum energy of $E_{\rm FWDx}$ =  - $V_{\rm FWDx}$ *( $I_{\rm LOADx}$ + $I_{\rm FWDx}$ )* $t_{\rm pulse}$   <= 2 mJ shall not be violated.       |
| Max. GNDPx<br>voltage                                              | V <sub>GNDPx,max</sub>                                                                                                                             | -0.3   | _    | 0.3  | V    |                                                                                                                                                                                                                        |

# Six channel low-side solenoid driver IC



# **Electrial characteristics and parameters**

# 3.1.2 Absolute maximum current ratings

# Table 3 Absolute maximum current ratings

 $T_J$  = -40°C to 150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                                          | Symbol                                                         |      | Values | ;    | Unit | Note or condition                                                                                    |
|--------------------------------------------------------------------|----------------------------------------------------------------|------|--------|------|------|------------------------------------------------------------------------------------------------------|
|                                                                    |                                                                | Min. | Тур.   | Max. |      |                                                                                                      |
| Max. current range                                                 | I <sub>FWDx,max</sub> I <sub>LOADx,max</sub>                   | -2   | -      | 2    | A    | DC In the case of an active overcurrent shutdown the specification at the LOADx pin can be exceeded. |
| Max. Output<br>Current<br>(FAULTN)                                 | / <sub>FAULTN,max</sub>                                        | -5   | -      | 0    | mA   |                                                                                                      |
| Max. output current (SO)                                           | I <sub>SO,max</sub>                                            | -5   | -      | 5    | mA   | DC                                                                                                   |
| Max. input<br>current (CLK,<br>RESN, EN,<br>DRVx, SCK,<br>CSN, SI) | ICLK,max IRESN,max IEN,max IDRVx,max ISCK,max ICSN,max ISI,max | -5   | 0      | 5    | mA   | Maximum allowed forward and reverse current through ESD structure.                                   |

# 3.1.2.1 TDS\_max\_rating

Note:

Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

# 3.1.3 Absolute maximum temperature ratings

Table 4 Absolute maximum temperature ratings

| Parameter                                   | Symbol        | Values |      |      | Unit | Note or condition                 |
|---------------------------------------------|---------------|--------|------|------|------|-----------------------------------|
|                                             |               | Min.   | Тур. | Max. |      |                                   |
| Junction<br>temperature<br>(TJ)             | TJ            | -40    | -    | 150  | °C   |                                   |
| Extended junction temperature (TJ extended) | $T_{ m Jext}$ | 150    | -    | 175  | °C   | parameter deviations are possible |

(table continues...)

# Six channel low-side solenoid driver IC



# **Electrial characteristics and parameters**

#### Table 4 (continued) Absolute maximum temperature ratings

| Parameter                        | Symbol    | Values |      | Unit | Note or condition |  |
|----------------------------------|-----------|--------|------|------|-------------------|--|
|                                  |           | Min.   | Тур. | Max. |                   |  |
| Storage<br>temperature<br>(TSTG) | $T_{STG}$ | -55    | -    | 150  | °C                |  |

#### 3.1.4 **ESD Robustness**

#### Table 5 **ESD Robustness**

| Parameter                                 | Symbol                 | Values |      |      | Unit | Note or condition                                                          |
|-------------------------------------------|------------------------|--------|------|------|------|----------------------------------------------------------------------------|
|                                           |                        | Min.   | Тур. | Max. |      |                                                                            |
| ESD<br>robustness<br>HBM (all pins)       | V <sub>HBMall</sub>    | -2     | -    | 2    | kV   | ESD robustness Human Body Model (HBM) according to ANSI/ESDA/JEDEC JS-001. |
| ESD                                       | $V_{HBMglobal}$        | -4     | _    | 4    | kV   | VBAT, LOADx vs. all Grounds shorted                                        |
| robustness<br>HBM (VBAT,<br>LOADx)        |                        |        |      |      |      | ESD robustness Human Body Model (HBM) according to ANSI/ESDA/JEDEC JS-001. |
| ESD<br>robustness<br>CDM (all pins)       | V <sub>CDMall</sub>    | -500   | -    | 500  | V    | ESD robustness Charged Device Model (CDM) according to JEDEC JESD22-C101   |
| ESD<br>robustness<br>CDM (corner<br>pins) | V <sub>CDMcorner</sub> | -750   | _    | 750  | V    | ESD robustness Charged Device Model (CDM) according to JEDEC JESD22-C101   |

#### 3.2 **Functional range**

#### 3.2.1 **Functional range**

#### Table 6 **Functional range**

| Parameter                             | Symbol              | Values |      |      | Unit | Note or condition                                                                                                                                                                                                                                                               |
|---------------------------------------|---------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       |                     | Min.   | Тур. | Max. | 1    |                                                                                                                                                                                                                                                                                 |
| Functional range (VDD)                | $V_{\mathrm{DD}}$   | 4.5    | _    | 5.5  | V    |                                                                                                                                                                                                                                                                                 |
| Extended<br>Functional<br>range (VDD) | V <sub>DD,ext</sub> | 3.5    | _    | 19   | V    | <ul> <li>Outside of the normal Functional Range of V<sub>DD</sub>:</li> <li>V<sub>DD</sub> &lt; V<sub>DD,UV,TH</sub>: SPI communication functional; Power-stage off</li> <li>V<sub>DD</sub> &gt; V<sub>DD,OV,TH</sub>: SPI communication functional; Power-stage off</li> </ul> |
| Functional range (VBAT)               | $V_{BAT}$           | 6      | _    | 18   | V    |                                                                                                                                                                                                                                                                                 |

(table continues...)

# Six channel low-side solenoid driver IC



# **Electrial characteristics and parameters**

# Table 6 (continued) Functional range

| Parameter                              | Symbol               |        | Values | ;    | Unit | Note or condition                                                                                                                                                                                                                             |
|----------------------------------------|----------------------|--------|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        |                      | Min.   | Тур.   | Max. |      |                                                                                                                                                                                                                                               |
| Extended<br>functional<br>range (VBAT) | V <sub>BAT,ext</sub> | 4      | -      | 38   | V    | <ul> <li>Outside of the normal functional V<sub>BAT</sub> range parameter deviations are possible:</li> <li>V<sub>BATL</sub> 4 V6 V: Parameter deviation possible</li> <li>V<sub>BATH</sub> 18 V38 V: Parameter deviation possible</li> </ul> |
| Functional range (VIO)                 | V <sub>IO</sub>      | 3.0    | _      | 5.5  | V    |                                                                                                                                                                                                                                               |
| Extended<br>functional<br>range (VIO)  | V <sub>IO,ext</sub>  | 5.5    | _      | 19   | V    | Parameter deviation possible                                                                                                                                                                                                                  |
| Functional range (FWDx)                | V <sub>FWDx</sub>    | -0.31) | -      | 40   | V    | <sup>1)</sup> During negative pulses ( $V_{\rm FWDx}$ < -0.3 V) the maximum energy of $E_{\rm FWDx}$ =  - $V_{\rm FWDx}^*$ ( $I_{\rm LOADx}^+$ $I_{\rm FWDx}$ )* $t_{\rm pulse}$   <= 2 mJ shall not be violated.                             |
| Functional range (LOADx)               | $V_{LOADx}$          | -0.31) | -      | 40   | V    | <sup>1)</sup> During negative pulses ( $V_{LOADx} < -0.3$ V) the maximum energy of $E_{LOADx} =  V_{LOADx} * (I_{LOADx} + I_{FWDx}) * t_{pulse}  <= 2 mJ shall not be violated.$                                                              |
| Functional range clock frequency (CLK) | f <sub>CLK</sub>     | 1      | -      | 8    | MHz  |                                                                                                                                                                                                                                               |
| System clock frequency                 | $f_{SYS}$            | 27.5   | 28     | 28.5 | MHz  | For use of external clock, clock divider must be set accordingly                                                                                                                                                                              |
| System clock watchdog                  | f <sub>SYS,WD</sub>  | 27     | _      | 29   | MHz  |                                                                                                                                                                                                                                               |
| Target PWM frequency                   | $f_{PWM}$            | 110    | -      | 4000 | Hz   | PWM frequency control configuration range                                                                                                                                                                                                     |
| Junction temperature                   | TJ                   | -40    | _      | 150  | °C   |                                                                                                                                                                                                                                               |
| Extended junction temperature          | $T_{ m J,ext}$       | 150    | _      | 175  | °C   | In the temperature range of 150 - 175°C parameter deviations are possible                                                                                                                                                                     |

# **3.2.1.1** TDS\_functional\_range

Note:

Within the functional range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given by the related "electrical characteristics" table.

# Six channel low-side solenoid driver IC



# **Electrial characteristics and parameters**

# 3.2.2 Parameter above 150°C

# Table 7 Parameter above 150°C

 $T_{\rm J}$  = 150°C to 175°C;  $V_{\rm DD}$  = 4.5 - 5.5 V;  $V_{\rm IO}$  = 3.0 - 5.5 V;  $V_{\rm BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                                  | Symbol                       |      | Values | ;    | Unit | Note or condition                                                                                                                                                        |
|------------------------------------------------------------|------------------------------|------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                            |                              | Min. | Тур.   | Max. |      |                                                                                                                                                                          |
| Shunt<br>resistance                                        | R <sub>shunt</sub>           | -    | -      | 190  | mΩ   |                                                                                                                                                                          |
| ON resistance                                              | R <sub>DSON</sub>            | -    | -      | 215  | mΩ   |                                                                                                                                                                          |
| Average<br>current control<br>error, absolut               | I <sub>err,absolut</sub>     | -6   | _      | 6    | mA   | <ul><li>I<sub>set</sub> = 10 - 500mA</li><li>V<sub>BAT</sub> = 13V</li><li>Single channel operation</li></ul>                                                            |
| Average<br>current control<br>error, absolut -<br>parallel | I <sub>err.absolut,par</sub> | -12  | -      | 12   | mA   | I <sub>set,par</sub> = 20 - 1000 mA<br>V <sub>BAT</sub> = 13V<br>Parallel channel operation                                                                              |
| Average<br>current control<br>error, relative              | I <sub>err.relative</sub>    | -1.2 | -      | 1.2  | %    | <ul><li>I<sub>set</sub> &gt; 500mA; single channel operation</li><li>I<sub>set,par</sub> &gt; 1000mA; parallel channel operation</li><li>V<sub>BAT</sub> = 13V</li></ul> |
| Diagnosis<br>Current 0                                     | I <sub>HS</sub>              | -    | -      | 130  | μΑ   | <i_diag> = 00<sub>B</sub></i_diag>                                                                                                                                       |

# 3.2.3 Thermal resistance

# Table 8 Thermal resistance

| Parameter           | Symbol            | Values |      |      | Unit | Note or condition                                                                                                                                                                                                                                                                           |
|---------------------|-------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     |                   | Min.   | Тур. | Max. |      |                                                                                                                                                                                                                                                                                             |
| Junction to case    | R <sub>thJC</sub> | -      | _    | 3    | K/W  |                                                                                                                                                                                                                                                                                             |
| Junction to ambient | R <sub>thJA</sub> | -      | 18.5 | -    | K/W  | Depending on the mounting conditions. Specified $R_{thJA}$ value is according to JEDEC JESD51 -5, -7 at natural convection on FR4 2s2p board; the product (chip and package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m, 2 x 35 $\mu$ m CU). |

### Six channel low-side solenoid driver IC



### **Functional description**

# 4 Functional description

# 4.1 Power supply

# 4.1.1 TDS\_Power Supply

### **VDD** pin

The VDD pin and GND pin are the supply and ground pins for the digital circuit blocks. The current through these pins contain high frequency components. Decoupling with ceramic capacitors and careful PCB layout are required to obtain good EMC performance.

# VIO pin

The VIO pin supplies the SPI output pin (SO). It should be connected to the I/O supply of the microcontroller (3.3 V or 5.0 V). The VIO voltage level can be configured by the <VIO\_SEL> bit in the GLOBAL\_CONFIG register.

### **VBAT** pin

The VBAT pin is an input pin used to measure and monitor the battery voltage and feed diagnosis current source. The pin should be connected to the reverse protected battery rail and decoupled with a ceramic capacitor.

### **GND/GNDP** pin

GND pins are the ground pins for the logic while the GNDP pins are the power ground pins for the power stages. It is recommended to connect all GNDP pins to the GND net externally.

#### Power On Reset

An internal power on reset (POR) circuit holds the device in a reset state if the internal logic is not operational due to undervoltage. The power on reset is released after all supplies are within their functional range and the Reset Duration Time  $t_{\rm POR}$  has elapsed. The SPI interface can be accessed after the power on reset time. Any power on reset will set the bit <POR\_EVENT> in the GLOBAL\_DIAGO register to 1. This can be used to check whether a power on reset has happened since the bit was set to 0.

# 4.1.2 TDS\_Voltage monitoring

The voltage levels of the supply pins  $V_{\rm BAT}$ ,  $V_{\rm IO}$  and  $V_{\rm DD}$  and all internal voltages (ADC reference voltages, internal supply voltages) are monitored. A voltage fault is detected if a voltage exceeds the corresponding overvoltage (OV) threshold or falls below the respective undervoltage (UV) threshold. Apart from a VBAT OV/UV, an under/overvoltage fault disables the output stages by setting all <EN\_CH> bits to "0". Apart from a  $V_{\rm BAT}$  and internal pre-regulator (<VPRE\_OV>) fault, an OV/UV fault condition causes the device to enter the Operation State Config Mode.

External supply voltage ( $V_{BAT}$ ,  $V_{IO}$ ,  $V_{DD}$ ) faults are indicated by setting the corresponding indication bit in the GLOBAL\_DIAG0 register to 1 while IC internal voltage faults are listed in the GLOBAL\_DIAG1 register. Voltage fault indication bits are cleared on write only. The bit <SUP\_NOK\_INT> and < SUP\_NOK\_EXT> in the FB\_STAT register provide a summarized indication if any internal or external voltage fault has been detected.

The under and overvoltage thresholds of  $V_{BAT}$  can be adapted and be set in the VBAT\_TH register.

$$\begin{split} V_{BAT,\,UV,\,TH} &= < VBAT\_UV\_TH > \cdot 0.16208 V \\ V_{BAT,\,OV,\,TH} &= < VBAT\_OV\_TH > \cdot 0.16208 V \end{split}$$

# **Equation 1**

The measured voltages of  $V_{\rm IO}$  and  $V_{\rm DD}$  are provided in the FB\_VOLTAGE1 register. The  $V_{\rm BAT}$  voltage level can be readout from the FB\_VOLTAGE2 register.

The voltage monitoring mechanism of external and internal voltages can be tested by setting the <UV\_OV\_SWAP> bit in the GLOBAL\_CONFIG register to "1". If the test is successful, the OV/UV detection bits <VDD\_OV/UV>, <VIO\_OV/UV>, <VBAT\_OV/UV>, <VDD2V5\_OV/UV>, <VR\_IREF\_OV/UV>, <VPRE\_OV> and

# Six channel low-side solenoid driver IC



# **Functional description**

<REF\_OV/UV> are set. The power on reset (POR) due to an under or overvoltage can be tested by setting the bits <V1V5\_OV\_TEST> or <V1V5\_UV\_TEST> in the GLOBAL\_CONFIG register to "1".

#### **Electrical characteristics power supply** 4.1.3

#### Table 9 **Electrical characteristics power supply**

 $T_{\rm J}$  = -40°C to 150°C;  $V_{\rm DD}$  = 4.5 - 5.5 V;  $V_{\rm IO}$  = 3.0 - 5.5 V;  $V_{\rm BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                       | Symbol                     | Values                   |                    |                          | Unit | Note or condition                                                             |
|-------------------------------------------------|----------------------------|--------------------------|--------------------|--------------------------|------|-------------------------------------------------------------------------------|
|                                                 |                            | Min.                     | Тур.               | Max.                     |      |                                                                               |
| VBAT current consumption normal mode            | I <sub>VBAT</sub>          | _                        | _                  | 1                        | mA   | V <sub>BAT</sub> = 18 V<br>Diagnosis off                                      |
| VBAT current consumption inactive mode          | I <sub>VBAT,inactive</sub> | _                        | _                  | 10                       | μΑ   | $V_{\text{BAT}} = 18 \text{ V}$ $V_{\text{DD}} = 0 \text{ V} = V_{\text{IO}}$ |
| VDD current consumption                         | I <sub>VDD</sub>           | -                        | 30                 | 40                       | mA   | V <sub>DD</sub> = 5.5 V                                                       |
| VIO current<br>consumption                      | I <sub>VIO</sub>           | -                        | _                  | 1                        | mA   | $V_{\rm DD} = 5.5 \text{ V}$<br>$V_{\rm CSN} > V_{\rm CSN,high}$              |
| VBAT<br>undervoltage<br>threshold               | V <sub>BAT,UV,TH</sub>     | (x*8-1<br>7)*0.0<br>1965 | x *<br>0.162<br>08 | (x*8+<br>17)*0.<br>02087 | V    | x = <vbat_uv_th>  V<sub>BAT</sub> voltage is falling.</vbat_uv_th>            |
| VBAT<br>overvoltage<br>threshold                | V <sub>BAT,OV,TH</sub>     | (x*8-1<br>7)*0.0<br>1965 | x*0.1<br>6208      | (x*8+<br>17)*0.<br>02087 | V    | x = <v_bat_ov_th>  V<sub>BAT</sub> voltage rising.</v_bat_ov_th>              |
| VDD<br>undervoltage<br>threshold                | $V_{\mathrm{DD,UV,TH}}$    | 3.7                      | _                  | 4.5                      | V    | V <sub>DD</sub> falling                                                       |
| VDD<br>overvoltage<br>threshold                 | $V_{\rm DD,OV,TH}$         | 5.5                      | -                  | 6.4                      | V    | V <sub>DD</sub> rising                                                        |
| VIO<br>undervoltage<br>threshold 3.3 V          | V <sub>IO,UV,3V3,TH</sub>  | 2.6                      | -                  | 3                        | V    | V <sub>IO</sub> falling                                                       |
| VIO<br>overvoltage<br>threshold 3.3 V           | V <sub>IO,OV,3V3,TH</sub>  | 3.6                      | -                  | 4.1                      | V    | V <sub>IO</sub> rising                                                        |
| VIO<br>undervoltage<br>threshold 5 V            | V <sub>IO,UV,5V,TH</sub>   | 3.7                      | -                  | 4.5                      | V    | V <sub>IO</sub> falling                                                       |
| VIO<br>overvoltage<br>threshold 5 V             | V <sub>IO,OV,5V,TH</sub>   | 5.5                      | -                  | 6.4                      | V    | V <sub>IO</sub> rising                                                        |
| Power on reset<br>time initialized<br>with RESN | t <sub>RESN</sub>          | -                        | _                  | 0.1                      | ms   | Logic circuits are functional after $t_{RESN}$                                |

(table continues...)

# Six channel low-side solenoid driver IC



### **Functional description**

# Table 9 (continued) Electrical characteristics power supply

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                                           | Symbol           | Values |      |      | Unit | Note or condition                             |
|---------------------------------------------------------------------|------------------|--------|------|------|------|-----------------------------------------------|
|                                                                     |                  | Min.   | Тур. | Max. |      |                                               |
| Power on reset<br>time initialized<br>with<br>undervoltage<br>reset | t <sub>POR</sub> | -      | -    | 10   | ms   | Logic circuits are functional after $t_{POR}$ |

# 4.2 Input / Output

# 4.2.1 TDS\_Clock

The chip system clock  $f_{\rm SYS}$  is generated by an integrated PLL (phase locked loop) and is used to clock the internal analog to digital converters and logic. The PLL can be either sourced by an internal oscillator or an external rectangular clock signal applied on the CLK-pin. The PLL clock source  $f_{\rm CLK}$  can be selected by programming the <EXT\_CLK> bit in the CLK\_DIV register. Changing the clock source can only be done in Operation State Config Mode. During a change of the clock source, the clock watchdog is disabled and the <INIT\_DONE> bit is cleared. After a successful transition of the clock source, the <INIT\_DONE> bit in the FB\_STAT register is set to 1 and the clock watchdog is enabled.



Figure 3 Clock Generation

The system clock frequency  $f_{SYS}$  is given by

$$f_{SYS} = f_{CLK} \cdot \frac{< PLL\_FBDIV >}{2 \cdot < PLL\_REFDIV >}$$

# **Equation 2**

By selecting an external clock input, the PLL divider must be set to meet the system clock frequency  $f_{\rm SYS}$  (see table "Clock control register settings"). If the internal clock oscillator is used, the contents of the divider bit fields are ignored. The values of PLL reference divider <PLL\_REFDIV> and PLL feedback divider <PLL\_FBDIV> are located in the CLK\_DIV register.

$$< PLL\_REFDIV > = round \left( \frac{f_{CLK}}{1 \text{MHz}} \right)$$
 
$$< PLL\_FBDIV > = \frac{56 \text{MHz} \cdot < PLL\_REFDIV >}{f_{CLK}}$$

# **Equation 3**

### Six channel low-side solenoid driver IC



### **Functional description**

Table 10 Clock control register settings

| f <sub>CLK</sub><br>(MHz) | <pll_refdiv></pll_refdiv> | <pll_fbdiv></pll_fbdiv> | f <sub>SYS</sub><br>(MHz) | Error<br>(%) |
|---------------------------|---------------------------|-------------------------|---------------------------|--------------|
| 1                         | 1                         | 56                      | 28                        | 0.00         |
| 1.5                       | 1                         | 37                      | 27.75                     | -0.89        |
| 2                         | 2                         | 56                      | 28                        | 0.00         |
| 2.5                       | 2                         | 45                      | 28.13                     | 0.45         |
| 3                         | 3                         | 56                      | 28                        | 0.00         |
| 3.5                       | 3                         | 48                      | 28                        | 0.00         |
| 4                         | 4                         | 56                      | 28                        | 0.00         |
| 4.5                       | 4                         | 50                      | 28.13                     | 0.45         |
| 5                         | 5                         | 56                      | 28                        | 0.00         |
| 5.5                       | 5                         | 51                      | 28.05                     | 0.18         |
| 6                         | 6                         | 56                      | 28                        | 0.00         |
| 6.5                       | 6                         | 52                      | 28.17                     | 0.60         |
| 7                         | 7                         | 56                      | 28                        | 0.00         |
| 7.5                       | 7                         | 52                      | 27.86                     | -0.51        |
| 8                         | 8                         | 56                      | 28                        | 0.00         |

# 4.2.2 TDS Clock Watchdog

The internal system clock  $f_{\rm SYS}$  can be supervised by a separate clock watchdog. The clock watchdog can be disabled by setting the <CLK\_WD\_EN> bit in the GLOBAL\_CONFIG register to 0. A change of the clock watchdog configuration is only possible in Config Mode and if the <INIT\_DONE> bit in the FB\_STAT register is 1. If the system clock  $f_{\rm SYS}$  is outside of the allowed frequency range  $f_{\rm SYS,WD}$ , a clock watchdog fault is indicated by setting <CLK\_NOK> in the GLOBAL\_DIAGO register to 1, all power stages are disabled and device enters the Config Mode. In case the clock watchdog detects a too fast clock, the device immediately enters the Critical Fault State.

# 4.2.3 TDS I/O Pins

# **RESN pin**

The RESN pin is an active low pin. If this pin is low, all channels are off, the device is in Reset State and all registers are set to their default values. The bit <RES\_EVENT> in the GLOBAL\_DIAGO register indicates a reset triggered via the RESN pin. The RESN input pin is internally pulled low (GND).

### EN pin

The EN pin is an active high pin. When this pin is low, all channels are turned off. The EN input pin is internally pulled low (GND).

### **FAULTN** pin

The FAULTN pin is an open drain output. The FAULTN pin is initally high, if no fault is present after power up. The FAULTN pin is pulled low when the device transitions to the Critical Fault State, the RESN pin is low or an unmasked fault is detected. Fault inidication on the FAULTN pin can be masked by setting the appropriate mask bit in the FAULT\_MASK registers.

- Channel specific:
  - CHx ICC regulation warning

### Six channel low-side solenoid driver IC



# **Functional description**

- CHx PWM regulation warning
- CHx overtemperature warning
- CHx open load
- CHx short circuit battery
- CHx short circuit ground
- Central overtemperature warning
- Central overtemperature error
- SPI watchdog error
- · Clock too slow error
- Data error
- EN pin status indication
- Internal/External supply fault

### **CLK** pin

A digital input clock signal  $f_{\text{CLK}}$  must be applied on the CLK pin if an external clock input is used. Using the internal clock, the pin should be connected to GND. The CLK input pin is internally pulled low (GND).

# **DRV** pins

The DRV pins enable a direct control of the output stages, if the channel is configured to Direct Drive Mode via DRV pin. The DRV input pins are internally pulled low (GND). Unused DRV pins should be connected to GND.

# SI, SO, CSN, SCK pin

The SI, SO, CSN, and SCK pins comprise the SPI interface. See SPI chapter for details.

# 4.2.4 Electrical characteristics I/O

# 4.2.4.1 Control inputs EN, RESN, CLK, DRVx

# Table 11 Control inputs EN, RESN, CLK, DRVx

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                                        | Symbol                                                                   |      | Values | ;    | Unit | Note or condition       |
|------------------------------------------------------------------|--------------------------------------------------------------------------|------|--------|------|------|-------------------------|
|                                                                  |                                                                          | Min. | Тур.   | Max. |      |                         |
| Digital high<br>threshold<br>voltage (EN,<br>RESN, CLK,<br>DRVx) | $V_{ m EN,high}$ $V_{ m RESN,high}$ $V_{ m CLK,high}$ $V_{ m DRVx,high}$ | 2    | -      | -    | V    |                         |
| Digital low<br>threshold<br>voltage (EN,<br>RESN, CLK,<br>DRVx)  | $V_{\rm EN,low}$ $V_{\rm RESN,low}$ $V_{\rm CLK,low}$ $V_{\rm DRVx,low}$ | -    | -      | 0.8  | V    |                         |
| Digital input<br>hysteresis (EN,<br>RESN, CLK,<br>DRVx)          | VIN_HYS,EN VIN_HYS,RESN VIN_HYS,CLK VIN_HYS,DRVx                         | -    | 50     | -    | mV   |                         |
| Pull down<br>current (EN,                                        | I <sub>PD,EN</sub> I <sub>PD,RESN</sub> I <sub>PD,CLK</sub>              | 10   | _      | 50   | μΑ   | V <sub>IN</sub> = 0.8 V |

# Six channel low-side solenoid driver IC



# **Functional description**

# Table 11 (continued) Control inputs EN, RESN, CLK, DRVx

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter           | Symbol               | Values |      | Unit | Note or condition |  |
|---------------------|----------------------|--------|------|------|-------------------|--|
|                     |                      | Min.   | Тур. | Max. |                   |  |
| RESN, CLK,<br>DRVx) | I <sub>PD,DRVx</sub> |        |      |      |                   |  |

# 4.2.4.2 FAULTN

# Table 12 FAULTN

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                      | Symbol                  | Values |      |      | Unit | Note or condition                                               |
|------------------------------------------------|-------------------------|--------|------|------|------|-----------------------------------------------------------------|
|                                                |                         | Min.   | Тур. | Max. |      |                                                                 |
| Output low<br>threshold<br>voltage<br>(FAULTN) | V <sub>FAULTN,LOW</sub> | 0      | -    | 0.4  | V    | I <sub>FAULTN</sub> = 2 mA                                      |
| Output leakage<br>current<br>(FAULTN)          | I <sub>FAULTN,LGK</sub> | -100   | _    | 100  | μΑ   | No fault present<br>0 V < V <sub>FAULTN</sub> < V <sub>IO</sub> |

# 4.3 IC Operation states

# 4.3.1 TDS\_IC Operation states

### **Reset state:**

- The answer to an SPI command is the 16 bit reply frame.
- All SPI register values are being reset to default when the product leaves the Reset State.

### **Config Mode:**

- All channels are disabled. <EN\_CH> bits are 0 and cannot be set.
- Channel diagnostic is disabled (HS and LS current source are disabled).
- The Channel Mode, the global configuration, the parallel channel operation and the PLL divider can only be configured in Config Mode.

### **Mission Mode:**

The channels and their respective diagnosis are only functional in Mission Mode.

### **Critical Fault state:**

- The IC will reply all SPI interactions with the Critical Fault frame.
- The FAULTN pin is pulled low.

The following State Diagram gives an overview on the transition conditions.

# infineon

# **Functional description**



Figure 4 Operation States and Transitions

# Six channel low-side solenoid driver IC



# **Functional description**

#### 4.4 **Channel modes**

#### 4.4.1 **TDS\_Channel Modes**

The IC offers different modes to control the output stage of a channel. The channel mode can be selected by programming the MODE register. A change of the channel mode is only possible in Config Mode. The measurment period  $T_{\text{meas}}$  for averaged feedback values depends on the selected channel mode (see chapter "current supervision").

#### **Channel Modes** 4.4.2

| Channel Mode                            | Measurement Period T <sub>meas</sub> for Feedback Values                                                                   |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Channel off                             | No measurement active                                                                                                      |
| Current Control ICC                     | Dither Period T <sub>Dither</sub>                                                                                          |
| Direct Drive via on-time (TON register) | Dither Period T <sub>Dither</sub>                                                                                          |
| Direct Drive via DRV pin                | <ul> <li>If configured Dither Period T<sub>Dither</sub>, else</li> <li>Time between two rising edges at DRV pin</li> </ul> |
| Measurement Mode*                       | Dither Period T <sub>Dither</sub>                                                                                          |

#### TDS\_Measurement Mode - (4/6CHx) 4.4.3

Note:

The current measurement over the shunt can be used for high-precision current measurement applications. In measurement mode the internal low-side switch is non-conductive.

#### 4.4.4 **TDS Additional Information Channel Modes**

Note:

For more details on the "Current Control" and "Direct Drive" Mode please refer to the respective chapters.

#### 4.5 **Power stages**

#### 4.5.1 TDS\_Channel overview - (6CHx)

There are six independent output channels implemented in this device. The output powerstage of each channel consists of a low side n-channel DMOS transistor and a current sensing resistor. The switch and shunt resistor are protected from external failures by built in overcurrent and overtemperature detection circuits. A high-side load can be connected to the LOADx pin. For inductive loads a diode must be applied at the FWDx pin for external freewheeling. The output current slew rate of the power stages can be programmed in the CH CONFIG register.



### **Functional description**



Figure 5 **Channel Block Diagram** 

#### 4.5.2 TDS\_Parallel channel operation - (6CHx)

The IC features a parallel mode of output stages to increase the maximum current capability of the device. The channels 0/3, 1/2 and 4/5 can be connected in parallel. Channel 0, 1 and 4 are the master channels and channel 2, 3 and 5 are the slave channels. Only the master channels can be configured via SPI. The parallel channel mode can be enabled or disabled in the CH\_CTRL register when the device is in Config Mode.



Figure 6 **Parallel Channel Configuration** 

# Slave channel

The current controller and the OFF-state diagnosis of the slave channel are disabled. A write access to the MODE register of the slave channel is ignored and reads back zero. The slave channel 's SETPOINT register cannot be set and is read back as zero. All feedback registers of the slave channel have to be disregarded. A write to a slave <EN\_CH> bit is ignored and 0 is read back. After disabling the parallel channel mode the slave channel must be re-configured to the desired channel behaviour.

# Setpoint

# Six channel low-side solenoid driver IC



# **Functional description**

In parallel channel mode, the programmed setpoint of the master channel is used. Hence the LSB (least significant bit) of the setpoint is doubled.

# **Diagnostic functions**

The LSB of the fixed OLSG (open load/short to GND) threshold is scaled by a factor of two. The OC (overcurrent) protection feature is active on the master as well as on the slave channel. If either the master or the slave channel detects an OC fault, both channels are disabled.

### **Feedback functions**

The current feedback in the FB\_I\_AVG register represent the summed up current over the shunt resistors of the master and slave channel. The duty cycle feedback can be read from the master channel.

# 4.5.3 Electrical characteristics power stages

# Table 13 Electrical characteristics power stages

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                           | Symbol                                       |      | Values | ;                 | Unit | Note or condition                                                                                                    |
|-------------------------------------|----------------------------------------------|------|--------|-------------------|------|----------------------------------------------------------------------------------------------------------------------|
|                                     |                                              | Min. | Тур.   | Max.              |      |                                                                                                                      |
| Shunt<br>resistance                 | R <sub>shunt</sub>                           | -    | 140    | 185               | mΩ   |                                                                                                                      |
| ON resistance                       | R <sub>DSON</sub>                            | -    | 115    | 200 <sup>1)</sup> | mΩ   | <sup>1)</sup> $T_{\rm J} = 150^{\circ}$ C, $I_{\rm LOADx} = 2.0$ A                                                   |
| Leakage<br>current<br>(LOADx, FWDx) | I <sub>LOADx,LKG</sub> I <sub>FWDx,LKG</sub> | -100 | -      | 100               | μΑ   | $V_{\rm BAT}$ = 18 V; Setpoint = 0 mA; Diagnosis off                                                                 |
| Slew rate 0                         | SR0                                          | 0.5  | 1      | 2                 | V/µs | $V_{BAT}$ =14V; $R_{LOAD}$ =10 $\Omega$<br>20% to 80% of applied load voltage<br><slewr> = <math>00_B</math></slewr> |
| Slew rate 1                         | SR1                                          | 1.25 | 2.5    | 5                 | V/µs | $V_{BAT}$ =14V; $R_{LOAD}$ =10 $\Omega$<br>20% to 80% of applied load voltage<br><slewr> = 01<sub>B</sub></slewr>    |
| Slew rate 2                         | SR2                                          | 2.5  | 5      | 10                | V/µs | $V_{BAT}$ =14V; $R_{LOAD}$ =10 $\Omega$<br>20% to 80% of applied load voltage<br><slewr> = 10<sub>B</sub></slewr>    |
| Slew rate 3                         | SR3                                          | 5    | 10     | 20                | V/µs | $V_{BAT}$ =14V; $R_{LOAD}$ =10 $\Omega$<br>20% to 80% of applied load voltage<br><slewr> = 11<sub>B</sub></slewr>    |

# 4.6 Current control

# 4.6.1 TDS\_Average current setpoint

The average current setpoint is determined by the contents of <TARGET> in the SETPOINT register. The accuracy band of the current regulation is shown in the figure below. The accuracy is specified over the normal operating range of the device (including the normal operating junction temperature range).

# infineon

### **Functional description**



Figure 7 Current Accuracy

# 4.6.2 Integrating Current Controller (ICC)

# **4.6.2.1** TDS\_Integrating Current Controller (ICC)

The current controller regulates the load current automatically to a user defined setpoint by turning on and off the internal transistor. If the internal transistor is switched on, the current through the inductive load will increase. If the internal transistor is turned off, the current will continue to flow through the recirculation diode gradually decay.

The Integrating Current Controller (ICC) is based on the requirement that the integrated current error over one PWM cycle is zero. This means that the average current after one PWM cycle exactly equals the targeted current. The controller integrates the current deviation (difference between load current and the setpoint) and switches the output stage accordingly: While the integrated current deviation is below a configurable integrator threshold, the power stage is turned on. In this phase the load current will increase. When the integrated current error exceeds the determined integrator threshold the power stage is turned off and the current recirculates through the freewheeling diode. The average current is reached when the integrated current deviation crosses zero which determines the start of a new PWM cycle. The ICC switching characteristic provides the physically fastest current response which makes it very robust against load voltage dips.

# Six channel low-side solenoid driver IC

# **Functional description**



Figure 8 **Current Control Waveform** 

#### 4.6.2.2 **TDS\_Integrator Limits**

The ICC integrator can be saturated in order to avoid an integrator windup. The integrator limits are configurable via +/-<LIM\_VALUE\_ABS> in the INTEGRATOR\_LIMIT register.

In order to avoid current overshoots after setpoint changes the Autolimit feature is introduced. The device limits the integrator value to +/-<AUTO\_LIM\_VALUE\_ABS> (INTEGRATOR\_LIMIT register) for a maximum of two PWM cycles after a setpoint change. After the completion of Autolimit, the ICC automatically revert back to the normal integrator limit values +/-<LIM\_VALUE\_ABS>. The Autolimit feature is disabled by writing a 1 to the <a href="AUTO\_LIMIT\_DIS">AUTO\_LIMIT\_DIS</a> bit in the SETPOINT register.



# **Functional description**



Figure 9 Autolimit feature

# 4.6.2.3 TDS\_PWM Frequency Control

The load characteristic and load supply voltage affecting the PWM output frequency of the ICC controller. The on-time of the LS-FET and therefore the PWM cycle can be adjusted by modifying the integrator threshold value. A greater integrator threshold ends up in a longer on-time. Although the configured integrator threshold value is positive, the actual threshold can get negative since it is referenced to the lowest current deviation integral value captured during the on-phase. This means very short on-time configurations are possible. The shortest on-time is determined by limiting the integrator threshold to a minimum value configurable via <MIN\_INT\_THRESH> in the CTRL register.

There are two options to set the integrator threshold to adjust the PWM frequency.

### **Manual setting of On-time**

The driver on-time and therefore a target PWM period can be set manually by programming a fixed integrator threshold <INT\_THRESH> in the CTRL\_INT\_THRESH register. The PWM frequency controller has to be disabled by setting <PERIOD\_MANT> in the PERIOD register to 0.

### **Automatic PWM control**

The PWM frequency controller regulates the PWM frequency using an "Integral" control loop with a programmable gain, KI. This control loop monitors the actual PWM period and compares substracts it from the PWM period target setting in the PWM period register. The error in the PWM period is multiplied by the gain KI and then integrated at each PWM cycle. The output of the controller adjusts the on-time of the PWM signal until the actual PWM period matches the programmed PWM period. The internal PWM frequency controller can be activated by setting a target PWM period  $T_{\rm period}$  in the PERIOD register.

$$T_{period} = \frac{\langle PERIOD\_MANT \rangle \cdot 2^{\langle PERIOD\_EXP \rangle}}{f_{SYS}}$$

# **Equation 4**

By setting the bit <LOW\_FREQ\_RANGE\_EN> the range of the configurable target PWM frequency is lower and can be calculated as follow.

$$T_{period} = \frac{< PERIOD\_MANT > \cdot 8 \cdot 2^{< PERIOD\_EXP >}}{f_{SYS}}$$

# **Equation 5**

### Six channel low-side solenoid driver IC



### **Functional description**

The bitfield <INT THRESH> in the CTRL INT THRESH register determines the integrator threshold used after setpoint changes or activation of the PWM controller. The <INT THRESH> value must be configured before applying the new setpoint. The resulting threshold calculated by the PWM frequency controller can be retrieved from the FB INT THRESH register. The threshold calculated by the PWM frequency controller can be read back from the FB INT THRESH register. The threshold value can be used to program <INT THRESH> to reduce the settling time of the PWM frequency controller e.g. after a setpoint change.

Note: The Autolimit threshold must be greater than the lower threshold limit configuration for a correct ICC functioning (<AUTO LIM VALUE ABS>> <MIN INT THRESH>+0x3).

The PWM frequency control parameter KI can be set by <PWM CTRL PARAM> in the PERIOD register. The integrator parameter KI determines the gain and therefore the speed of the PWM frequency control loop. A KI value of 0 results in a slower but more stable PWM control.

During steep dither settings, long off-times can appear which end up in high frequencies in the next rising dither slope. The frequency controller does not consider falling dither slopes by setting the <PWM PERIOD CALC MODE> in the CTRL register.

#### TDS\_PWM regulation warning 4.6.2.4

An ICC PWM regulation warning is issued if the ICC integrator value drops below the minimum integral value, which was captured during the on-phase. This can happen i.e. if a negative absolute integrator threshold is calculated from the PWM control and the inertia of the load is too large. This means the integrated current deviation could not exceed the zero level and therefore the power stage would not switch on anymore. A negative integrator threshold can be avoided by programming <MIN\_INT\_THRESH> in the CTRL register to a value greater than 1. A recovery process maintains the current regulation by triggering the Autolimit feature. After finishing Autolimit, the integrator threshold configured in <INT\_THRESH> bitfield is used. The PWM regulation warning is signaled by asserting the <PWM REG WARN> bit in the DIAG WARN CHGR register.



Figure 10 **ICC PWM regulation warning** 

#### 4.6.2.5 **TDS\_Current regulation warning**

An ICC current regulation warning occurs if the ICC integrator value reaches the absolute integrator limit <LIM VALUE ABS> located in the INTEGRATOR LIMIT register. This can happen for example during a voltage supply dip. A recovery process maintains the current regulation by triggering the Autolimit feature. The integrator threshold will be reset to <INT\_THRESH> located in the CTRL\_INT\_THRESH register. The warning is signaled by asserting the respective <1\_REG\_WARN> bit in the DIAG\_WARN\_CHGR register.

# Six channel low-side solenoid driver IC



# **Functional description**



Figure 11 ICC current regulation warning

# 4.6.3 Electrical characteristics current control

# Table 14 Electrical characteristics current control

 $T_{\rm J}$  = -40°C to 150°C;  $V_{\rm DD}$  = 4.5 - 5.5 V;  $V_{\rm IO}$  = 3.0 - 5.5 V;  $V_{\rm BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                                  | Symbol                                 |      | Values |      | Unit | Note or condition                                                                                                                         |
|------------------------------------------------------------|----------------------------------------|------|--------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
|                                                            |                                        | Min. | Тур.   | Max. |      |                                                                                                                                           |
| Average<br>current control<br>error, absolut               | I <sub>err.absolut</sub>               | -2.5 | -      | 2.5  | mA   | I <sub>set</sub> = 10 - 250mA<br>Single channel operation                                                                                 |
| Average<br>current control<br>error, absolut -<br>parallel | I <sub>err.absolut,par</sub>           | -5   | -      | 5    | mA   | I <sub>set,par</sub> = 20 - 500 mA<br>Parallel channel operation                                                                          |
| Average current control error, relative                    | I <sub>err.relative</sub>              | -1   | -      | 1    | %    | <ul><li>I<sub>set</sub> &gt; 250mA; single channel operation</li><li>I<sub>set,par</sub> &gt; 500mA; parallel channel operation</li></ul> |
| Load current                                               | I <sub>set</sub>                       | 0    | -      | 1500 | mA   | DC setpoint current Single channel operation                                                                                              |
| Dither current                                             | I <sub>set</sub> + I <sub>Dither</sub> | 0    | -      | 1800 | mA   | DC setpoint current incl. dither current amplitude Single channel operation                                                               |
| Measurement<br>current                                     | I <sub>LOADx</sub>                     | 0    | -      | 2000 | mA   | DC setpoint incl. dither current amplitude and overshoot Single channel operation                                                         |

### Six channel low-side solenoid driver IC



### **Functional description**

# Table 14 (continued) Electrical characteristics current control

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                            | Symbol                   | Values |      |      | Unit | Note or condition                                                                         |
|--------------------------------------|--------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------|
|                                      |                          | Min.   | Тур. | Max. |      |                                                                                           |
|                                      |                          |        |      |      |      | The user must take care that the maximum value is not exceeded                            |
| Measurement<br>current -<br>parallel | I <sub>LOADx,y,par</sub> | 0      | -    | 2700 | mA   | DC setpoint current incl. dither current amplitude and overshoot                          |
|                                      |                          |        |      |      |      | Parallel channel operation                                                                |
|                                      |                          |        |      |      |      | Single channel measurement range I <sub>LOADx</sub> of each Channel shall not be violated |

# 4.7 Dither

# 4.7.1 TDS\_Dither configuration

A configurable dither waveform can be added to the average current setpoint in order to reduce the hysteresis of a driven solenoid valve. The dither operation is an overlay of a triangular or trapezoidal waveform over the current setpoint. The dither waveform is generated by permanently changing the setpoint according to the programmed shape.

The dither shape can be configured by setting the <STEPS>, <STEP\_SIZE> and <FLAT> values in the DITHER\_STEP and DITHER\_CTRL register. The <STEP\_SIZE> value scales the height of each dither step where the LSB is equal to <TARGET> in the setpoint register. The value of <STEPS> determines the number of steps for the rising and falling edge of each half cycle of the dither waveform. The value of <FLAT> determines the number of flat steps at the minimum and maximum plateau of the dither waveform.

The amplitude of the dither waveform overlay  $I_{\text{Dither}}$  can be calculated as follows.

$$I_{Dither} = \langle \text{STEPS} \rangle \cdot \langle \text{STEP\_SIZE} \rangle \cdot \frac{2A}{2^{15} - 1}$$

# **Equation 6**

Care should be taken that no negative dither amplitude ( $I_{\text{set}}$  -  $I_{\text{Dither}}$  > 0) is configured and possible overshoots are not violating the specified measurement current range  $I_{\text{LOADx}}$  or  $I_{\text{LOADx}}$ , par (parallel channel operation). The dither overlay  $I_{\text{Dither}}$  is deactivated if the target setpoint is set to 0.

The Dither period  $T_{\rm Dither}$  is a muliple of the Dither reference clock determined by the values of <MANT>, <EXP> of the DITHER\_CLK\_DIV register. The dither period  $T_{\rm Dither}$  and dither reference clock  $t_{\rm ref\_clk}$  can be calculated as follows.

$$T_{Dither} = (4 \cdot \langle STEPS \rangle + 2 \cdot \langle FLAT \rangle) \cdot t_{ref\_clk}$$

# **Equation 7**

### Six channel low-side solenoid driver IC



### **Functional description**

$$t_{ref\_clk} = \frac{\langle MANT \rangle \cdot 2^{\langle EXP \rangle}}{f_{SYS}}$$

### **Equation 8**

$$t_{flat} = \langle FLAT \rangle \cdot t_{ref\_clk}$$

# **Equation 9**

Note: If  $\langle STEPS \rangle = 0$  and  $\langle FLAT \rangle = 0$ , the dither period  $T_{Dither} = t_{ref\ clk}$ 



Figure 12 Dither Waveform Configuration

# 4.7.2 TDS\_Dither parameter update

All dither parameters located in registers DITHER\_STEP and DITHER\_CTRL become active at the start of the next dither period after writing to the DITHER\_CTRL register. After triggering an update event (write to DITHER\_CTRL) within the active dither period, the dither configuration ( DITHER\_STEP/ DITHER\_CTRL) that was transmitted last within the active dither period is taken over. An update of the reference clock  $t_{\rm ref\_clk}$  controlled by the DITHER\_CLK\_DIV register takes immediate effect. If the dither amplitude is disabled by clearing <STEP\_SIZE>, the active dither period will be completed. The configured dither period and overlay is immediately (re)-started if the <EN\_CH> bit transitions to 1.

# 4.7.3 TDS\_Dither PWM synchronization

The dither-PWM synchronization starts a new dither period synchron with the start of the next PWM cycle to enable the same starting conditions for each dither period. The start of a PWM cycle period is defined as a turn on of the output stage. The start of a dither period is defined to be when the dither increases one step above zero on this rising slope of the dither waveform. The dither-PWM synchronization can be enabled by setting the <DITHER\_PWM\_SYNC\_EN> bit in the DITHER\_CLK\_DIV register. When the <DITHER\_PWM\_SYNC\_EN> bit is set to 0, the dither waveform is free-running and asynchronous to the PWM frequency.



### **Functional description**



Figure 13 Dither sync

#### TDS\_Only ICC 4.7.4

Note: This feature is only available in ICC Channel Mode.

#### **TDS\_Dither setpoint synchronization** 4.7.5

The dither-setpoint synchronization feature updates the averaged feedback values of a channel (FB\_DC, FB | AVG, FB VBAT) after a change in setpoint in the shortest possible time. The dither-setpoint synchronization restarts the dither period when the newly applied setpoint has been reached. Therefore, the measurement period  $T_{\text{meas}}$  (dither period) for the feedback values is always in lockstep with a setpoint change and no latency of the averaged feedback values (FB\_DC, FB\_I\_AVG, FB\_VBAT) is present. The synchronization of the dither period to a setpoint change can be enabled by programming the <DITHER SETPOINT SYNC EN> bit in the DITHER CLK DIV register. An enabled setpoint synchronization freezes the average feedback registers (FB DC, FB I AVG, FB VBAT) with the last valid measurement result if the channel is disabled with setpoint "0".

#### 4.7.6 TDS\_Only ICC

Note: This feature is only available in ICC Channel Mode.

#### TDS\_Deep dither 4.7.7

A steep and deep dither command is comparable to great changes of setpoint. The deep dither function reduces the over- and undershoot of very steep dither overlays by permanently enabling the Autolimit feature. The deep dither feature can be enabled by setting the <DEEP\_DITHER> bit in DITHER\_CTRL register.

### Six channel low-side solenoid driver IC

# **(infineon**

### **Functional description**

# 4.7.8 TDS\_ICC only

Note: This feature is only available in ICC Channel Mode.

# 4.8 Direct Drive

# 4.8.1 TDS\_Direct Drive

In Direct Drive, the channel's output stage is controlled directly by the user. To enable a output stage switching, the respective channel must be activated by setting <EN\_CH> bit to 1 and a target current setpoint value different to zero. The Direct Drive mode must be selected by programming the MODE register.

# **Direct Drive mode via DRV pin**

In Direct Drive mode via DRV pin the channel's output stage is switched according to the logic level at the corresponding DRV pin. The channel is turned on if the DRV pin is high and is switched off if the DRV pin is low.

### Direct Drive mode via SPI on-Time

In Direct Drive mode via SPI on-Time, the channel's output stage is switched according to a configurable period. The period  $T_{\rm period}$  is set in the DITHER\_CLK\_DIV register by the bit fields <MANT> and <EXP>. The on-time  $t_{\rm on}$  during a period can be configured with the <TON\_MANT> bit field in the TON register.

$$T_{period} = \frac{\langle MANT \rangle \cdot 2^{\langle EXP \rangle}}{f_{SYS}}$$
 $t_{on} = \frac{\langle TON\_MANT \rangle \cdot 2^{\langle EXP \rangle}}{f_{SYS}}$ 

# **Equation 10**

# 4.9 Diagnostic functions

# 4.9.1 TDS Overview

Each IC channel has an independend open load (OL), overcurrent (OC) and short circuit to ground (SG) diagnosis.

The following points should be considered:

- All failure modes are only considered to occur on the off board routed LOAD-pin.
- · The diagnosis indication bits are clear on write.
- The diagnosis is only enabled if the device is in Mission Mode

The diagnosis consists of an ON-state diagnosis and an OFF-state diagnosis. Both diagnosis states shall be used to enable a full fault analysis coverage.

### **ON-state diagnosis**

A channel is in ON-state if the <EN\_CH> bit is set and the setpoint value is different to 0 mA. All diagnostic functions in ON-state rely on measuring the current through the shunt resistor. The ON-state diagnosis cannot distinguish between a short circuit to ground (SG) and an open load (OL) fault. Those faults are summarized to an Open Load/Short to Ground fault (OLSG) in the ON-state. A distinction whether an OL or SG is present needs to be done by the OFF-state diagnosis.

# **OFF-state diagnosis**

A channel is in OFF-state if

- the setpoint is 0 and the <EN\_CH> bit is set to 1 (EN-pin must be high for use of OFF-state diagnosis state machine)
- 2. the setpoint is non-zero and the <EN CH> bit is set to 0.

# Six channel low-side solenoid driver IC



### **Functional description**

The first condition can be used to initially test the application circuit. The second condition is present after the ON-state diagnosis has detected a fault .

In OFF-state, the internal high and low side current sources  $I_{HS}$  and  $I_{LS}$  at the LOADx pin are active. The switching configuration and current strength of  $I_{HS}$  and  $I_{LS}$  can configured in the CH\_CONFIG register.



Figure 14 OFF-state diagnosis circuit

Setting <OFF\_DIAG\_CH> bit in the CH\_CONFIG register to "0", activates the OFF-state diagnosis. The OFF-state diagnosis detects and indicates open load (OL) or short circuit to ground (SG) faults by performing following LOAD pin voltage checks.

- **1.** The low side diagnostic current  $I_{LS}$  is enabled and the high side diagnostic current  $I_{HS}$  is disabled.
  - If  $V_{LOAD} > V_{TH BAT/2}$  no fault is detected.
  - If  $V_{LOAD} < V_{TH BAT/2}$  the sequence continues.
- **2.** The high side diagnostic current  $I_{HS}$  is enabled and the low side diagnostic current  $I_{LS}$  is disabled.
  - If  $V_{LOAD} > V_{TH-BAT/2}$  an OL is detected and indicated in the DIAG\_ERR\_CHGR register.
  - If  $V_{LOAD} < V_{TH-BAT/2}$  a SG is detected and indicated in the DIAG\_ERR\_CHGR register.

The OFF-state diagnosis handles all channels sequentially. The OFF-state diagnosis sequence takes  $T_{\rm off,sequence}$ .



# **Functional description**



Figure 15 **OFF-state diagnosis sequence** 

#### 4.9.2 TDS\_Open Load/Short to Ground (OLSG)

An open load (OL) and a short circuit to ground (SG) are both reducing the current flowing through the shunt resistor. Therefore the faults cannot be distinguished in ON-state and are summarized as OLSG fault. An OLSG is detected if the cumulated driver on-time equals  $T_{OLSGON}$  and the load current  $I_{LOAD}$  is below the open load threshold I<sub>OLTH</sub>.

# infineon

# **Functional description**



Figure 16 Simplified OLSG detection mechanism

An OLSG fault switches off the respective power stage and is indicated by setting the respective OLSG bit in the DIAG\_ERR\_CHGR register. The device keeps the channel disabled until the fault is removed, the diagnosis bit is cleared and the <EN\_CH> bit is set to "1" again.

R<sub>OLmin</sub> is the minimum impedance to detect an OL in ON-state via an OLSG fault.

$$R_{OLmin} = \frac{V_{BAT}}{I_{OLTH}} - (R_{LOAD} + R_{shunt} + R_{DSon})$$

# **Equation 11**

R<sub>SGmax</sub> is the maximum impedance to detect an SG in ON-state via an OLSG fault.

$$R_{SGmax} = \frac{R_{LOAD} \cdot (R_{shunt} + R_{DSon})}{R_{OLmin}}$$

# **Equation 12**

# 4.9.2.1 TDS\_OL-Threshold configuration

The open load threshold  $I_{OLTH}$  can be set to a fixed threshold and/or a threshold relative to the setpoint via the CH\_CONFIG register. The OLSG diagnosis is disabled by setting both OL-thresholds to 0.

# **Fixed OL-Threshold**

A fixed open load threshold is programmable via bitfield <OL TH FIXED>.

# Six channel low-side solenoid driver IC



# **Functional description**

$$\begin{split} I_{OLTH} &= \frac{<\text{OL\_TH\_FIXED}> \cdot 128 \cdot 2000\text{mA}}{2^{15}-1} \\ I_{OLTH, \, parallel} &= \frac{<\text{OL\_TH\_FIXED}> \cdot 128 \cdot 4000\text{mA}}{2^{15}-1} \end{split}$$

# **Equation 13**

Note: The OL detection in direct drive mode is only possible with the fixed threshold configuration.

### **Relative OL-Threshold**

The relative threshold refers to the actual setpoint  $I_{\text{set}}$  including the dither amplitude  $I_{\text{Dither}}$ . A relative open load threshold is adjustable in bitfield  $\{OL_TH\}$ . The relative open load threshold is disabled by setting  $\{OL_TH\}$  to 0.

$$I_{OLTH} = (I_{set} + I_{Dither}) \cdot \frac{< OL\_TH >}{8}$$

# **Equation 14**

Note: The relative threshold is only available in a current control mode.

# **Transition phase**

During a transition phase, the fixed OL-threshold is always used. A transition phase takes place after a channel activation or setpoint change. A transition phase lasts for one PWM cycle or maximum for a driver on-time of  $T_{\rm OLSGON}$  (PWM cycle >  $T_{\rm OLSGON}$ ). The transition phase time out can be extended or shortened by configuring  $t_{\rm OLSG\_TIMEOUT}$  in the TON register. After the transition phase has been finished, the OLSG detection swaps from fixed to relative OL-threshold. If the <OL\_TH\_FIXED> bitfield is set to 0, no OLSG will be detected during a transition phase.

$$t_{OLSG\_TIMEOUT} = \frac{(\langle OLSG\_TIMEOUT \rangle \cdot 256 + 255) \cdot 64}{f_{SYS}}$$

### **Equation 15**

# 4.9.3 TDS\_OLSG Warning

An additional OLSG-Warning checks if the voltage at the LOAD pin is greater than  $V_{\rm TH\_BAT/2}$  at the end of the freewheeling phase. The blanking time  $t_{\rm OLwindow}$  is triggered every time the outputstage is switched off. If the output stage is switched on within  $t_{\rm OLwindow}$ , no voltage check is possible. This is indicated by setting <OLSG\_WARN\_CHK\_NOK> in the DIAG\_WARN\_CHGR register to 1. The <OLSG\_WARN\_CHK\_NOK> bit is cleared by reading.

If the check was successful, a detected OLSG-warning is indicated by setting <OLSG\_WARN> in the DIAG\_WARN\_CHGR register to 1. The OLSG-warning is initially enabled and can be disabled by clearing the bit <OLSG\_WARN\_EN> in the CTRL register. The OLSG-warning check bit <OLSG\_WARN\_CHK\_NOK> is set to 1 after clearing <OLSG\_WARN> in the DIAG\_WARN\_CHGR register.

 $t_{OLwindow}$  can be configured in the CTRL register.

$$t_{OLwindow} = \frac{\left( < OLSG\_WARN\_WINDOW > + 1 \right) \cdot 64}{f_{SYS}}$$

### **Equation 16**

# **(infineon**

#### **Functional description**



Figure 17 OLSG-Warning and OLSG warning check overview

## 4.9.4 TDS\_Open load (OL)

In ON-state, an open load is indicated via the <OLSG> bit in the DIAG\_ERR\_CHGR register. The final fault discrimination to identify an open load is done by the OFF-state diagnostic. The device indicates the fault by setting the respective <OL> bit in the DIAG\_ERR\_CHGR register. The device keeps the channel disabled until the fault is removed, the diagnosis bit is cleared and the <EN\_CH> bit is set to "1" again.



Figure 18 Open load

# 4.9.5 TDS\_Short circuit ground (SG)

In the ON-state, a short circuit to ground is detected via the <OLSG> bit in the DIAG\_ERR\_CHGR register. The final fault discrimination to identify a short circuit to ground is done by the OFF-state diagnostic. The device indicates the fault by setting the respective <SG> bit in the DIAG\_ERR\_CHGR register. The device keeps the channel disabled until the fault is removed, the diagnosis bit is cleared and the <EN\_CH> bit is set to "1" again.



#### **Functional description**



Figure 19 **Short to Ground** 

#### 4.9.6 TDS Overcurrent (OC)

An overcurrent fault (OC) is an unintended low impedance connection between the LOAD terminal and the battery rail, therefore bypassing the load impedance.

An overcurrent is detected if a current flow through the power stage exceeds  $I_{OC}$ . Therefore the power stage must be turned on for a short period of time  $t_{OCon}$  to detect an OC in OFF-state. The driver on-time  $t_{OCon}$  can be triggered by setting the <OC\_DIAG\_EN> bit in the CH\_CONFIG register and the respective <EN\_CH> bit in the CH\_CTRL register to 1. The driver on-time  $t_{\rm OCon}$  must be configured before executing the OC detection.

$$t_{OCon} = \frac{\left(\langle TON\_MANT \rangle + 1\right) \cdot 2^{\langle EXP \rangle}}{f_{SYS}}$$

#### **Equation 17**

The mantissa <TON\_MANT> is located in the TON register and the exponent <EXP> is located in DITHER\_CLK\_DIV. An enabled OFF-state diagnosis is kept active during  $t_{\rm OCon}$ .

<OC\_DIAG\_EN> is reset after  $t_{\rm OCon}$  has expired. If an overcurrent is present, the <EN\_CH> bit is cleared and the indication bit <OC> in the DIAG\_ERR\_CHGR register is set to 1. The device keeps the channel disabled until the fault is removed, the diagnosis bits are cleared by two clear commands and the <EN\_CH> bit is set to "1" again.



#### **Functional description**



Figure 20 Overcurrent

#### 4.9.7 TDS Register/OTP ECC

A register/OTP (one time programmable memory) error will be detected by a continuous error checking and correction (ECC) mechanism. If a correction is not possible, a register/OTP ECC error is present and the <REG\_ECC\_ERR>/<OTP\_ECC\_ERR> bit in the GLOBAL\_DIAG2 register will be set. The <OTP\_ECC\_ERR> can only be cleared by sending two clear commands. A register ECC error disables all power stages and the product enters the Operation State "Config Mode". The <OTP\_VIRGIN> bit in the GLOBAL\_DIAG2 indicates a non programmed OTP-memory. This bit must always be 0.

## 4.9.8 TDS Built in Self Test (BIST)

The device provides a self-test in order to check the built in error detection and correction feature for safety critical registers. The BIST tests the ability to detect correctable and uncorrectable errors. The BIST can only be triggered in Config Mode by writing a '1' to the <SMU\_SLF\_TST\_EN> bit in the SFF\_BIST register.

After the safety flip-flop BIST sequence is completed, the bits <SMU\_SLF\_TST\_DONE>, <SMU\_SLF\_TST\_UERR> and <SMU\_SLF\_TST\_CERR> are set to indicate a finished test sequence.

The safety flip-flop BIST result is stored in the <SMU\_SLF\_TST\_FAIL> bit in SFF\_BIST register. All result and status bits in the SFF\_BIST register are cleared on writing 0. A successfully tested safety flip-flop error (uncorrectable fault) sets the respective error bits <REG\_ECC\_ERR> in the GLOBAL\_DIAG2 register.

# 4.9.9 Electrical characteristics diagnostic functions

#### Table 15 Electrical characteristics diagnostic functions

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                   | Symbol            | Values |      |      | Unit | Note or condition                           |
|-----------------------------|-------------------|--------|------|------|------|---------------------------------------------|
|                             |                   | Min.   | Тур. | Max. |      |                                             |
| OLSG<br>threshold<br>single | I <sub>OLTH</sub> | 0      | _    | 492  | mA   | fixed OLSG threshold in single channel mode |

#### (table continues...)

### Six channel low-side solenoid driver IC



#### **Functional description**

#### Table 15 (continued) Electrical characteristics diagnostic functions

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                  | Symbol                             |      | Values             | ;    | Unit   | Note or condition                     |
|--------------------------------------------|------------------------------------|------|--------------------|------|--------|---------------------------------------|
|                                            |                                    | Min. | Тур.               | Max. |        |                                       |
| OLSG<br>threshold<br>parallel              | I <sub>OLTH,parallel</sub>         | 0    | -                  | 984  | mA     | fixed OLSG threshold in parallel mode |
| OLSG filter<br>detection time              | T <sub>OLSGON</sub>                | -    | 2 <sup>15</sup>    | -    | cycles | f <sub>SYS</sub> cycles               |
| OFF-state<br>LOADx<br>threshold<br>voltage | V <sub>TH_BAT/2</sub>              | -    | V <sub>BAT</sub> / | _    | V      |                                       |
| OFF-state sequence time                    | T <sub>off,sequence</sub>          | 1.2  | _                  | 4.8  | ms     |                                       |
| Diagnosis<br>Current 0                     | I <sub>HS</sub><br>I <sub>LS</sub> | 30   | 80                 | 120  | μΑ     | <i_diag> = 00<sub>B</sub></i_diag>    |
| Diagnosis<br>Current 1                     | I <sub>HS</sub><br>I <sub>LS</sub> | 105  | 190                | 275  | μΑ     | <i_diag> = 01<sub>B</sub></i_diag>    |
| Diagnosis<br>Current 2                     | I <sub>HS</sub>                    | 510  | 720                | 910  | μΑ     | <i_diag> = 10<sub>B</sub></i_diag>    |
| Diagnosis<br>Current 3                     | I <sub>HS</sub>                    | 910  | 1250               | 1520 | μΑ     | <i_diag> = 11<sub>B</sub></i_diag>    |

# 4.10 Current supervision

# 4.10.1 TDS\_Independent current feedback

The device provides independent current feedback paths to the microcontroller for plausibility checks on the load current. The average load current measured via the internal shunt can be read back directly. The independently measured duty cycle and battery voltage can be used to calculate the average load current using a load model.



#### **Functional description**



Figure 21 Current supervision

## 4.10.2 TDS\_Average feedback values

The feedback values are provided in the registers FB\_DC, FB\_VBAT, FB\_I\_AVG. The feedback values averaged over the configured measurement period  $T_{\rm meas}$  (see "Channel modes"). The register contents are updated after each measurement period  $T_{\rm meas}$ .

The feedback values can be calculated as follows:

Measurement period:

$$T_{meas} = \frac{\langle TP\_MANT \rangle \cdot 2^{\langle EXP \rangle}}{f_{SYS}}$$

#### **Equation 18**

PWM on time:

$$t_{on} = \frac{\langle TO\_MANT \rangle \cdot 2^{\langle EXP \rangle}}{f_{SYS}}$$

#### **Equation 19**

Duty cycle:

#### Six channel low-side solenoid driver IC



#### **Functional description**

$$DC = \frac{< TO\_MANT >}{< TP\_MANT >}$$

#### **Equation 20**

Battery voltage:

$$V_{BAT} = 41.47 \text{V} \cdot \frac{< VBAT\_AVG\_MANT >}{< TP\_MANT >}$$

#### **Equation 21**

Average load current (signed):

$$I_{avg} = 4A \cdot \frac{\langle I\_AVG\_MANT \rangle}{\langle TP\_MANT \rangle}$$

#### **Equation 22**

The bitfields <TP MANT> and <TO MANT> are located in the FB DC register. The bitfields <VBAT AVG MANT> and <EXP> are loacated the FB\_VBAT register. The bitfield <I\_AVG\_MANT> is located in the FB\_I\_AVG register. The bitfield <I AVG MANT> represents a signed current value (two's complement).

#### 4.10.3 TDS\_Fast measurement feedback - (6CHx)

Using the dither period  $T_{\text{Dither}}$  as measurement period, allows to shorten the update interval  $t_{\text{update}}$  of the feedback values to  $n_{\text{meas\_sample}}$  times of the dither frequency. The Fast Measurement Mode can be configured by programming <FAST\_FB\_MODE> in the DITHER\_CTRL register and takes effect at the start of the next dither period  $T_{\text{Dither}}$ .

$$t_{update} = \frac{T_{Dither}}{n_{meas\_sample}} = \left(\frac{4 \cdot \langle STEPS \rangle}{n_{meas\_sample}} + round\left(\frac{2 \cdot \langle FLAT \rangle}{n_{meas\_sample}}\right)\right) \cdot t_{ref\_clk}$$

$$n_{meas\_sample} = \left[2, 4\right]$$

#### **Equation 23**

Note: For a correct operation the dither period  $T_{\text{Dither}}$  needs to be at least  $n_{\text{meas sample}} * t_{\text{ref clk}}$  and <FLAT> must be greater than 2.

It's recommended to use a moving average filter by calculating the average of  $n_{\text{meas sample}}$  consecutive measurement samples. Except ICC mode with enabled Dither Synchronisation feature, following formulas should be considered to avoid a calculation error caused by quantization noise.

Measurement period:

$$T_{meas} = \frac{\langle TP\_MANT \rangle \cdot 2^{\langle EXP \rangle}}{f_{SYS}}$$

#### **Equation 24**

PWM on time:

$$t_{on} = \frac{\langle TO\_MANT \rangle \cdot 2^{\langle EXP \rangle}}{f_{SYS}}$$

#### **Equation 25**

Duty cycle:

#### Six channel low-side solenoid driver IC



#### **Functional description**

$$DC = \frac{\langle TO\_MANT \rangle \cdot 2^{\langle EXP \rangle}}{\langle TP\_MANT \rangle \cdot 2^{\langle EXP \rangle}}$$

#### **Equation 26**

Battery voltage:

$$V_{BAT} = 41.47 \text{V} \cdot \frac{\langle VBAT\_AVG\_MANT \rangle \cdot 2^{\langle EXP \rangle}}{\langle TP\_MANT \rangle \cdot 2^{\langle EXP \rangle}}$$

#### **Equation 27**

Average load current (signed):

$$I_{avg} = 4A \cdot \frac{\langle I\_AVG\_MANT \rangle \cdot 2^{\langle EXP \rangle}}{\langle TP\_MANT \rangle \cdot 2^{\langle EXP \rangle}}$$

#### **Equation 28**

#### 4.10.4 **TDS Sequence counter - (6CHx)**

The bitfields <DITHER PERIOD CNT> and <DITHER QUAD CNT> in the FB VBAT register are representing sequence counters indicating the actual measurement sample of the feedback values in order to detect a potential loss of data due to undersampling.

The sequence number of <DITHER\_PERIOD\_CNT> is incremented after a full measurement period. The sequence number <DITHER\_QUAD\_CNT> is incremented by  $4/n_{\text{meas\_sample}}$  after  $t_{\text{update}}$ . Both counters wrap around after the 4<sup>th</sup> counter value (0..3) and are only active in Fast Measurement Mode.

#### **TDS Update/Freeze Mechanism** 4.10.5

The Update/Freeze mechanism should be applied for a correct readout of each measurement sample set. The IC indicates new feedback data by setting the respective <CH> bit in the FB UPD register to 1. Setting <CH> bit in the FB FRZ register to 1, stops the updating and freezes the latest measurement results of the feedback registers FB DC, FB VBAT, FB I AVG, FB PERIOD MIN MAX, FB IMIN IMAX. Setting the <CH> bit in the FB FRZ register to 0, also clears the respective <CH> bit in the FB UPD register and enables the update of the feedback values. Following state diagram shows a recommendation for the readout of the feedback values.

# **i**nfineon

#### **Functional description**



Figure 22 Readout proposal for feedback values

# 4.10.6 TDS\_lavg16, minimum/maximum current/PWM feedback

The IC provides the average load current  $I_{\rm avg16}$  over a free running period of  $2^{16}$  system clocks, as a signed 16 bit value in the FB\_I\_AVG\_s16 register. This value is not intended to be used while in closed loop operation or for current supervision. The value is provided as additional information and can be used for calibration purposes.

$$I_{avg16} = 4A \cdot \frac{\langle I\_AVG\_s16 \rangle}{2^{16} - 1}$$

#### **Equation 29**

The IC provides measurements of the minimum (min) and maximum (max) current and PWM period. The min/max values represent the highes/lowest current and shortest/longest PWM period captured during a measurement period  $T_{\rm meas}$ . If no measurement period  $T_{\rm meas}$  is defined, the min/max registers are

#### Six channel low-side solenoid driver IC



#### **Functional description**

permanently updated when a new minimum or maximum current/PWM has been measured. The current values are held in the FB\_IMIN\_IMAX register and the PWM values can be read out from the FB\_PERIOD\_MIN\_MAX register. The current values in the FB\_IMIN\_IMAX register are represented as a signed 9 bit value (two´s complement).

$$I_{min} = 4A \cdot \frac{\langle IMIN \rangle}{2^9 - 1}$$

$$I_{max} = 4A \cdot \frac{\langle IMAX \rangle}{2^9 - 1}$$

#### **Equation 30**

$$T_{PWM\_min} = \langle PMIN \rangle \cdot \frac{256}{f_{SYS}}$$

$$T_{PWM\_max} = \langle PMAX \rangle \cdot \frac{256}{f_{SYS}}$$

#### **Equation 31**

## **4.11** Protection functions

## 4.11.1 TDS\_Overtemperature protection

The device provides protection against overtemperature by measuring the central IC temperature and every power stage temperature. If an overtemperature  $T_{\rm J,ot}$  is measured, the respective power stage is switched off and the respective <OT> bit in the DIAG\_ERR\_CHGRx register is set. A central overtemperature of the IC disables all power stages and sets the <COTERR> bit in the GLOBAL\_DIAG0 register.

If the respective power stage has cooled down to  $T_{\rm J,ot}$ - $T_{\rm H}$ , the power stage can be re-enabled. A pre-warning bit in the diagnostic register is set, if the power stage temperature exceeds the pre-warning threshold  $T_{\rm p}$ .

The overtemperature detection can be tested by setting the <OT\_TEST> bit in the GLOBAL\_CONFIG register to "1". This test sets the overtemperature threshold to the lowest possible value and the according overtemperature indication bits should be asserted.

The device provides a temperature feedback  $T_{\rm FB}$  which can be read out from the bitfield <TEMP\_VALUE> in the FB\_VOLTAGE2 register. The temperature feedback  $T_{\rm FB}$  is given by

$$T_{FB} = \frac{\langle TEMP\_VALUE \rangle \cdot 0.000593 - 0.819^*)}{-0.0016^*)} \circ C$$

#### **Equation 32**

If a higher accuracy of the temperature feedback  $T_{\text{FB}}$  is required, a calibration of the parameters \*) have to be done on system level.

## 4.11.2 TDS\_Overcurrent protection

The maximum current through every power stage of the device is limited. An overcurrent condition is detected if the load current exceeds  $I_{\rm OC}$ . The detection of an overcurrent takes maximum  $t_{\rm OC,DETECT}$ . An overcurrent causes the channel to be switched off and is indicated by setting the respective <OC> bit in the DIAG\_ERR\_CHGR register to 1. The <OC> bit must be cleared by two SPI write commands.

#### Six channel low-side solenoid driver IC



**Functional description** 

# 4.11.3 Electrical characteristics protection functions

# 4.11.3.1 Overtemperature protection

#### Table 16 Overtemperature protection

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                    | Symbol         |      | Values | ;    | Unit | Note or condition |
|----------------------------------------------|----------------|------|--------|------|------|-------------------|
|                                              |                | Min. | Тур.   | Max. |      |                   |
| Overtemperatu<br>re pre-warning<br>threshold | $T_{P}$        | 150  | -      | 175  | °C   |                   |
| Overtemperatu re threshold                   | $T_{J,OT}$     | 175  | -      | 200  | °C   |                   |
| Thermal hysteresis                           | T <sub>H</sub> | 10   | _      | 15   | °C   |                   |
| Temperature feedback accuracy                | $T_{FB}$       | -20  | -      | 20   | °C   |                   |

# 4.11.3.2 Overcurrent protection

#### Table 17 Overcurrent protection

 $T_J$  = -40°C to 150°C;  $V_{DD}$  = 4.5 - 5.5 V;  $V_{IO}$  = 3.0 - 5.5 V;  $V_{BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                          | Symbol             | Values |      |      | Unit | Note or condition         |
|------------------------------------|--------------------|--------|------|------|------|---------------------------|
|                                    |                    | Min.   | Тур. | Max. |      |                           |
| Overcurrent protection threshold   | I <sub>OC</sub>    | 2.05   | -    | 6    | A    |                           |
| Overcurrent protection filter time | $t_{ m OC,DETECT}$ | _      | -    | 1.5  | μs   | f <sub>SYS</sub> = 28 MHz |

# infineon

Serial peripheral interface (SPI)

# 5 Serial peripheral interface (SPI)

## **5.1** Description of interface

### **5.1.1** TDS\_General information

The communication interface is based on a standard serial peripheral interface (SPI). The SPI is a full duplex synchronous serial slave interface which uses four signal lines: SO, SI, SCK, and CSN. Data is transferred by the lines SI and SO at the data rate given by SCK. The falling edge of CSN indicates the beginning of a data access. Data is sampled in on line SI at the falling edge of SCK and shifted out on line SO at the rising edge of SCK. Each access must be terminated by a rising edge of CSN. A counter ensures that data is taken only when 32 bits have been transferred. If the number of bits transferred is not 32, the data frame is ignored.



Figure 23 SPI signal overview

# 5.1.2 TDS\_Cyclic redundancy check (CRC)

An 8-bits cyclic redundancy code (*CRC-8 SAE-J1850*) is added to all SPI communication frames to detect corrupt data and to avoid wrong configuration of the IC. The CRC-8 SAE-J1850 polynomial is used for the calculation:

$$x^8 + x^4 + x^3 + x^2 + 1$$
 or 0x1D

Note: CRC is supported by the flexible CRC engine (FCE) of Aurix TC26x, TC27x and TC29x.

The initial value of the CRC-byte is 0xFF. The CRC result is XOR operated with 0xFF. The CRC-byte is located in the most significant byte of the SPI frame. The byte-sequence for the CRC calculation is as follows:

1<sup>st</sup> byte: SPI frame[7:0] 2<sup>nd</sup> byte: SPI frame[15:8] 3<sup>rd</sup> byte: SPI frame[23:16]

Different generator polynomials are supported by the frame encoder/decoder entity definition, but the specific implementation is not part of the reuse module. The product designer has to modify the frame encoder/decoder source code within the project design environment accordingly.

The CRC byte is located in the most significant frame byte [31:24]. Whenever a SPI frame CRC error is detected, a SPI 16 bit reply frame indicating the SPI CRC error status is send in the subsequent SPI transaction.

The CRC check can be disabled by setting the <CRC EN> bit in the GLOBAL CONFIG register to "0".

# infineon

Serial peripheral interface (SPI)

# 5.1.3 TDS\_Timing Diagram



Figure 24 SPI Signal Timing Diagram

### **5.1.4** Electrical characteristics SPI interface

#### Table 18 Electrical characteristics SPI interface

 $T_{\rm J}$  = -40°C to 150°C;  $V_{\rm DD}$  = 4.5 - 5.5 V;  $V_{\rm IO}$  = 3.0 - 5.5 V;  $V_{\rm BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                  | Symbol                |      | Values | ;    | Unit | Note or condition                                 |
|----------------------------|-----------------------|------|--------|------|------|---------------------------------------------------|
|                            |                       | Min. | Тур.   | Max. |      |                                                   |
| Serial clock<br>high time  | t <sub>SCKH</sub>     | 50   | _      | _    | ns   |                                                   |
| Serial clock<br>low time   | t <sub>SCKL</sub>     | 50   | _      | _    | ns   |                                                   |
| Enable lead time           | t <sub>CSN_LEAD</sub> | 250  | _      | _    | ns   | falling CSN to rising SCK                         |
| Enable lag<br>time         | t <sub>CSN_LAG</sub>  | 250  | _      | _    | ns   | falling SCK to rising CSN                         |
| Transfer delay time        | t <sub>CSN_TD</sub>   | 600  | _      | _    | ns   | rising CSN to falling CSN                         |
| Data setup<br>time         | t <sub>SI_SU</sub>    | 20   | _      | _    | ns   | required time SI to falling SCK                   |
| Data hold time             | t <sub>SI_H</sub>     | 20   | _      | _    | ns   | required time falling SCK to SI                   |
| Output disable time        | t <sub>SO_DIS</sub>   | -    | _      | 200  | ns   | rising CSN to SO tri-state $C_L = 150 \text{ pF}$ |
| Output enable time         | t <sub>SO_EN</sub>    | -    | _      | 200  | ns   | falling CSN to SO valid $C_L = 150 \text{ pF}$    |
| Output data valid time     | t <sub>SO_V</sub>     | -    | _      | 100  | ns   | C <sub>L</sub> = 150 pF                           |
| Functional range SPI clock | $f_{SCK}$             | -    | _      | 8    | MHz  |                                                   |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### Table 18 (continued) Electrical characteristics SPI interface

 $T_{\rm J}$  = -40°C to 150°C;  $V_{\rm DD}$  = 4.5 - 5.5 V;  $V_{\rm IO}$  = 3.0 - 5.5 V;  $V_{\rm BAT}$  = 6 - 18 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified).

| Parameter                                          | Symbol                                                                       |                              | Values                             | ;               | Unit | Note or condition                                                                                  |
|----------------------------------------------------|------------------------------------------------------------------------------|------------------------------|------------------------------------|-----------------|------|----------------------------------------------------------------------------------------------------|
|                                                    |                                                                              | Min.                         | Тур.                               | Max.            |      |                                                                                                    |
| frequency<br>(SCK)                                 |                                                                              |                              |                                    |                 |      |                                                                                                    |
| SPI watchdog<br>decrement<br>frequency             | $f_{SPI,WD}$                                                                 | -                            | f <sub>SYS</sub> / 2 <sup>14</sup> | -               | MHz  | f <sub>SYS</sub> = 28 MHz                                                                          |
| Input pin<br>capacitance<br>(CSN, SCK, SI,<br>CLK) | C <sub>IN</sub>                                                              | _                            | _                                  | 10              | pF   | $V_{\text{bias}} = 2 \text{ V}$ ; $V_{\text{test}} = 20 \text{ mVpp}$ ; f = 1 MHz                  |
| Output pin capacitance (SO)                        | C <sub>SO_HIZ</sub>                                                          | -                            | -                                  | 15              | pF   | Tri-state Output $V_{\text{bias}} = 2 \text{ V}$ ; $V_{\text{test}} = 20 \text{ mVpp}$ ; f = 1 MHz |
| SPI High<br>Threshold<br>Voltage (SI,<br>SCK, CSN) | V <sub>SI,high</sub><br>V <sub>SCK,high</sub><br>V <sub>CSN,high</sub>       | -                            | -                                  | 2               | V    |                                                                                                    |
| SPI Low<br>Threshold<br>Voltage (SI,<br>SCK, CSN)  | V <sub>SI,low</sub><br>V <sub>SCK,low</sub><br>V <sub>CSN,low</sub>          | 0.8                          | -                                  | -               | V    |                                                                                                    |
| SPI Input<br>hysteresis (SI,<br>SCK, CSN)          | V <sub>IN,HYS,SI</sub><br>V <sub>IN,HYS,SCK</sub><br>V <sub>IN,HYS,CSN</sub> | -                            | 50                                 | -               | mV   |                                                                                                    |
| SPI output<br>high voltage<br>(SO)                 | V <sub>SO,high</sub>                                                         | <i>V</i> <sub>IO</sub> - 0.5 | -                                  | V <sub>IO</sub> | V    | pull down current $I_{SO}$ = -0.5 mA/ 3.0 V < $V_{IO}$ < 5.5 V                                     |
| SPI output low voltage (SO)                        | V <sub>SO,low</sub>                                                          | 0                            | _                                  | 0.5             | V    | pull up current I <sub>SO</sub> = 0.5 mA                                                           |
| SPI output<br>leakage<br>current (SO)              | I <sub>SO,OFF</sub>                                                          | -10                          | -                                  | 10              | μΑ   | $V_{\text{CSN}} > V_{\text{CSN,high}}$<br>0 V < $V_{\text{SO}} < V_{\text{IO}}$                    |
| Pull down<br>current (SI,<br>SCK)                  | I <sub>PD,SCK</sub>                                                          | 10                           | -                                  | 50              | μΑ   | V <sub>IN</sub> = 2 V                                                                              |
| Pull up current (CSN)                              | I <sub>PU,CSN</sub>                                                          | -50                          | _                                  | -10             | μΑ   | <i>V</i> CSN = 0.8 V                                                                               |

#### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

## 5.2 Description of protocol

#### 5.2.1 TDS Data flow

The message from the microcontroller must be sent MSB first. The data from the SO pin is sent MSB first. For each command received at the SI pin of the SPI interface, a serial data stream is returned at the same time on the SO pin. The content of the SO data frame is dependent on the command which was received on the SI pin during the previous frame. A READ command (R/W=0) returns the contents of the addressed register one SPI frame later. The data bits in the READ command are ignored.

A WRITE command (R/W = 1) will write the data bits in the SPI word to the addressed register. The actual contents of addressed register will be returned to the SPI master (microcontroller) during the next SPI frame.



Figure 25 SPI protocol

## 5.2.2 TDS\_SPI watchdog

An SPI watchdog checks the communication on the SPI bus. The SPI watchdog can be enabled by setting <SPI\_WD\_EN> in the GLOBAL\_CONFIG register.

If the SPI watchdog is enabled, the <WD\_TIME> value in the WD\_RELOAD register is constantly decremented with  $f_{\rm SPI,WD}$ . In order to avoid a SPI watchdog error, the WD\_RELOAD register must be permanently updated. If the <WD\_TIME> value of the WD\_RELOAD register transitions from 1 to 0, the <SPI\_WD\_ERR> bit in the GLOBAL DIAGO register is asserted and the IC transits to Config Mode.

As long as a SPI watchdog fault is present the device cannot enter Mission Mode. The SPI error indication bit <SPI\_WD\_ERR> is set to 0 if the WD\_RELOAD register contains a non-zero value.

The SPI watchdog timeout  $t_{SPIWD}$  is given by:

$$t_{SPI,WD} = \frac{\langle WD\_TIME \rangle}{f_{SPI,WD}}$$

#### **Equation 33**

## 5.2.3 SPI frame definition

#### 5.2.3.1 TDS MOSI - Write frame

MOSI SPI write frame

Data in frame of slave device

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|

### Six channel low-side solenoid driver IC



# Serial peripheral interface (SPI)

|    | CRC  |    |    |    |    |   |   |               | Address |  |  |  |  |  |   |  |
|----|------|----|----|----|----|---|---|---------------|---------|--|--|--|--|--|---|--|
| 15 | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7 6 5 4 3 2 1 |         |  |  |  |  |  | 0 |  |
|    | Data |    |    |    |    |   |   |               |         |  |  |  |  |  |   |  |

| Field   | Bits  | Description                                   |
|---------|-------|-----------------------------------------------|
| CRC     | 31:24 | CRC check (SAE CRC8 J1850)                    |
| Address | 23:17 | Address field                                 |
| R/W     | 16    | MOSI Read/Write Indicator                     |
|         |       | 0 <sub>B</sub> : Read operation               |
|         |       | 1 <sub>B</sub> : Write operation              |
| Data    | 15:0  | Data bits are defined in register description |

# 5.2.3.2 TDS\_MOSI - Read frame

MOSI SPI read frame

Data in frame of slave device

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    | CRC |    |    |    |    |    |    | -  |    |    |    |    |    |    |    |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |

#### **Address**

| Field   | Bits  | Description                      |
|---------|-------|----------------------------------|
| CRC     | 31:24 | CRC check (SAE CRC8 J1850)       |
| -       | 23:17 | Don´t care                       |
| R/W     | 16    | MOSI Read/Write Indicator        |
|         |       | 0 <sub>B</sub> : Read operation  |
|         |       | 1 <sub>B</sub> : Write operation |
| Address | 15:0  | Read Address                     |

# 5.2.3.3 TDS\_MISO - 16 bit reply frame

MISO SPI 16 bit reply frame

16 bit data out frame of slave device

| 31  | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23    | 22   | 21 | 20  | 19 | 18 | 17 | 16 |
|-----|----|----|----|----|----|----|----|-------|------|----|-----|----|----|----|----|
| CRC |    |    |    |    |    |    |    | Reply | Mode |    | R/W |    |    |    |    |
| 15  | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7     | 6    | 5  | 4   | 3  | 2  | 1  | 0  |

Data

| Field | Bits  | Description                |
|-------|-------|----------------------------|
| CRC   | 31:24 | CRC check (SAE CRC8 J1850) |

### Six channel low-side solenoid driver IC



# Serial peripheral interface (SPI)

| Field      | Bits  | Description                                                               |
|------------|-------|---------------------------------------------------------------------------|
| Reply Mode | 23:22 | Indicates type of reply frame:                                            |
|            |       | 00 <sub>B</sub> : 16 bit Reply Frame                                      |
|            |       | 01 <sub>B</sub> : 22 bit Reply Frame                                      |
|            |       | 10 <sub>B</sub> : Critical Fault Frame                                    |
| Status     | 21:17 | Status indication of the current Frame:                                   |
|            |       | 00 <sub>B</sub> : no error                                                |
|            |       | 01 <sub>B</sub> : SPI frame error                                         |
|            |       | 10 <sub>B</sub> : Parity/CRC error                                        |
|            |       | 11 <sub>B</sub> : Write to read only register                             |
|            |       | 100 <sub>B/</sub> 101 <sub>B</sub> /110 <sub>B</sub> : Internal bus fault |
|            |       | NOTE: The highest priority has the lowest encoding                        |
| R/W        | 16    | Indicator mirrored from previous MOSI frame                               |
|            |       | 0 <sub>B</sub> : Read indicator                                           |
|            |       | 1 <sub>B</sub> : Write indicator                                          |
| Data       | 15:0  | Data bits are defined in register description                             |

#### TDS\_MISO - 22 bit reply frame 5.2.3.4

MISO SPI 22 bit reply frame 22 bit data out frame of slave device

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21   | 20 | 19 | 18 | 17 | 16 |
|----|-----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|
|    | CRC |    |    |    |    |    |    |    | 1  | Data |    |    |    |    |    |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5    | 4  | 3  | 2  | 1  | 0  |

Data (cont'd)

| Field      | Bits  | Description                                                              |
|------------|-------|--------------------------------------------------------------------------|
| CRC        | 31:24 | CRC check (SAE CRC8 J1850)                                               |
| Reply Mode | 23:22 | Indicates type of reply frame:                                           |
|            |       | 00 <sub>B</sub> : 16 bit Reply Frame                                     |
|            |       | 01 <sub>B</sub> : 22 bit Reply Frame                                     |
|            |       | 10 <sub>B</sub> : Critical Fault Frame                                   |
| Data       | 21:0  | 22 data bits used for feedback registers defined in register description |

#### TDS\_MISO - Critical fault reply frame 5.2.3.5

MISO SPI critical fault reply frame Critical fault frame of slave device

| 31 | 30 | 29 | 28    | 27   | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 19     | 17 | 16 |
|----|----|----|-------|------|----|----|----|----|----|----|----|------|--------|----|----|
|    |    |    | Don't | care |    |    |    | 1  | 0  |    |    | Don' | t care |    |    |

# Six channel low-side solenoid driver IC



# Serial peripheral interface (SPI)

| _ 15 | 14 | 13 | 12       | 11       | 10 | 9 | 8 | 7   | 6   | 5  | 4                        | 3                        | 2                                | 1                           | 0                  |
|------|----|----|----------|----------|----|---|---|-----|-----|----|--------------------------|--------------------------|----------------------------------|-----------------------------|--------------------|
|      |    | Do | n't care | e (cont' | d) |   |   | 1V5 | 2V5 | BG | CLK_<br>TOO<br>_SLO<br>W | CLK_<br>TOO<br>_FAS<br>T | DIG_<br>CLK_<br>TOO<br>_SLO<br>W | DIG_<br>CLK_<br>TOO<br>_FAS | WD_<br>REF_<br>CLK |

| Field            | Bits  | Description                                                |
|------------------|-------|------------------------------------------------------------|
| Don´t care       | 31:24 | -                                                          |
| Reply Mode       | 23:22 | Indicates type of reply frame:                             |
|                  |       | 00 <sub>B</sub> : 16 bit Reply Frame                       |
|                  |       | 01 <sub>B</sub> : 22 bit Reply Frame                       |
|                  |       | 10 <sub>B</sub> : Critical Fault Frame                     |
| Don´t care       | 21:8  | -                                                          |
| 1V5              | 7     | 0 <sub>B</sub> : 1V5 supply not ok                         |
|                  |       | 1 <sub>B</sub> : 1V5 supply ok                             |
| 2V5              | 6     | 0 <sub>B</sub> : 2V5 supply not ok                         |
|                  |       | 1 <sub>B</sub> : 2V5 supply ok                             |
| BG               | 5     | 0 <sub>B</sub> : ADC Bandgap not ok                        |
|                  |       | 1 <sub>B</sub> : ADC Bandgap ok                            |
| CLK_TOO_SLOW     | 4     | 0 <sub>B</sub> : No clock fault detected                   |
|                  |       | 1 <sub>B</sub> : Clock is too slow for IC operation        |
| CLK_TOO_FAST     | 3     | 0 <sub>B</sub> : No clock fault detected                   |
|                  |       | 1 <sub>B</sub> : Clock is too fast for IC operation        |
| DIG_CLK_TOO_SLOW | 2     | 0 <sub>B</sub> : No clock fault detected                   |
|                  |       | 1 <sub>B</sub> : Digital Clock is too slow                 |
|                  |       | Note: clock watchdog must be enabled.                      |
| DIG_CLK_TOO_FAST | 1     | 0 <sub>B</sub> : No clock fault detected                   |
|                  |       | 1 <sub>B</sub> : Digital Clock is too fast                 |
|                  |       | Note: clock watchdog must be enabled.                      |
| WD_REF_CLK       | 0     | 0 <sub>B</sub> : Clock watchdog reference clock is ok      |
|                  |       | 1 <sub>B</sub> : Clock watchdog reference clock is missing |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3 Register description

# **5.3.1** Overview of Register Types

| Bit type short name | Bit type description                                                                 | Note                                   |
|---------------------|--------------------------------------------------------------------------------------|----------------------------------------|
| r                   | Bits are readable (read)                                                             | bitfields "RES" do not care            |
| rh                  | Bits are readable (read) and modifiable by the IC (hardware)                         | bitfields "RES" do not care            |
| rw                  | Bits are read- and writeable (readwrite)                                             | bitfields "RES" do not care, write "0" |
| rwh                 | Bits are read- and writeable (read-<br>write) and modifiable by the IC<br>(hardware) | bitfields "RES" do not care, write "0" |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2** Central registers

# **5.3.2.1** Register overview - centralRegs (ascending offset address)

Table 19 Register overview - centralRegs (ascending offset address)

| Short name     | Long name                                    | Offset address       | Page<br>number |
|----------------|----------------------------------------------|----------------------|----------------|
| CH_CTRL        | Channel Control Register                     | 0000 <sub>H</sub>    | 56             |
| GLOBAL_CONFIG  | Global Configuration Register                | 0002 <sub>H</sub>    | 58             |
| GLOBAL_DIAG0   | Global Diagnosis Register 0                  | 0003 <sub>H</sub>    | 59             |
| GLOBAL_DIAG1   | Global Diagnosis Register 1                  | 0004 <sub>H</sub>    | 61             |
| GLOBAL_DIAG2   | Global Diagnosis Register 2                  | 0005 <sub>H</sub>    | 62             |
| VBAT_TH        | VBAT Threshold Register                      | 0006 <sub>H</sub>    | 63             |
| FB_FRZ         | Feedback Freeze Register                     | 0007 <sub>H</sub>    | 64             |
| FB_UPD         | Feedback Update Register                     | 0008 <sub>H</sub>    | 65             |
| WD_RELOAD      | SPI Watchdog Register                        | 0009 <sub>H</sub>    | 66             |
| DIAG_ERR_CHGR  | Diagnosis Error Register Channel Group       | 000A <sub>H</sub> +x | 67             |
| DIAG_WARN_CHGR | Diagnosis Warning Register Channel Group     | 0010 <sub>H</sub> +x | 68             |
| FAULT_MASK0    | Fault Mask Register 0                        | 0016 <sub>H</sub>    | 69             |
| FAULT_MASK1    | Fault Mask Register 1                        | 0017 <sub>H</sub>    | 70             |
| FAULT_MASK2    | Fault Mask Register 2                        | 0018 <sub>H</sub>    | 72             |
| CLK_DIV        | Clock Control Register                       | 0019 <sub>H</sub>    | 73             |
| SFF_BIST       | BIST Register                                | 003F <sub>H</sub>    | 74             |
| ICVID          | Version Register                             | 0200 <sub>H</sub>    | 75             |
| PIN_STAT       | Pin Status Register                          | 0201 <sub>H</sub>    | 76             |
| FB_STAT        | Feedback Status Register                     | 0202 <sub>H</sub>    | 77             |
| FB_VOLTAGE1    | Feedback Voltage Register 1                  | 0203 <sub>H</sub>    | 80             |
| FB_VOLTAGE2    | Feedback Voltage Register 2                  | 0204 <sub>H</sub>    | 81             |
| CHIPID0        | Unique Chip Identification Number Register 0 | 0205 <sub>H</sub>    | 82             |
| CHIPID1        | Unique Chip Identification Number Register 1 | 0206 <sub>H</sub>    | 83             |
| CHIPID2        | Unique Chip Identification Number Register 2 | 0207 <sub>H</sub>    | 84             |

# **5.3.2.2** Register address space - centralRegs

#### Table 20 Registers address space - centralRegs

| Module | Base address          | End address           | Note |
|--------|-----------------------|-----------------------|------|
| apb    | 00000000 <sub>H</sub> | 0000FFFE <sub>H</sub> |      |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.3** Channel Control Register

The channel enable bits EN\_CHx can only be set in Mission mode. The parallel mode configuration bits CH\_PAR\_x can only be set in Config mode.

**CH\_CTRL** Offset address: 0000<sub>H</sub> Channel Control Register value: 0000<sub>H</sub>

| 15          | 14                 | 13                 | 12                 | 11 | 10 | 9 | 8  | 7 | 6 | 5          | 4          | 3          | 2          | 1          | 0          |
|-------------|--------------------|--------------------|--------------------|----|----|---|----|---|---|------------|------------|------------|------------|------------|------------|
| OP_M<br>ODE | CH_<br>PAR_<br>1_2 | CH_<br>PAR_<br>0_3 | CH_<br>PAR_<br>4_5 |    |    | R | es |   |   | EN_C<br>H5 | EN_C<br>H4 | EN_C<br>H3 | EN_C<br>H2 | EN_C<br>H1 | EN_C<br>H0 |
| rw          | rw                 | rw                 | rw                 |    |    |   | r  |   |   | rw         | rw         | rw         | rw         | rw         | rw         |

| Field      | Bits | Туре | Description                    |
|------------|------|------|--------------------------------|
| EN_CH0     | 0    | rw   | Enable Channel 0               |
|            |      |      | 0 <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| EN_CH1     | 1    | rw   | Enable Channel 1               |
|            |      |      | O <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| EN_CH2     | 2    | rw   | Enable Channel 2               |
|            |      |      | 0 <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| EN_CH3     | 3    | rw   | Enable Channel 3               |
|            |      |      | 0 <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| EN_CH4     | 4    | rw   | Enable Channel 4               |
|            |      |      | 0 <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| EN_CH5     | 5    | rw   | Enable Channel 5               |
|            |      |      | 0 <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| CH_PAR_4_5 | 12   | rw   | Parallel Operation Channel 4/5 |
|            |      |      | 0 <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| CH_PAR_0_3 | 13   | rw   | Parallel Operation Channel 0/3 |
|            |      |      | 0 <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| CH_PAR_1_2 | 14   | rw   | Parallel Operation Channel 1/2 |
|            |      |      | 0 <sub>B</sub> Disabled        |
|            |      |      | 1 <sub>B</sub> Enabled         |
| OP_MODE    | 15   | rw   | Chip Operation Mode            |
|            |      |      | 0 <sub>B</sub> Config Mode     |

(table continues...)

# Six channel low-side solenoid driver IC



# Serial peripheral interface (SPI)

# (continued)

| Field | Bits | Туре | Description                 |
|-------|------|------|-----------------------------|
|       |      |      | 1 <sub>B</sub> Mission Mode |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.4 Global Configuration Register**

Global Configuration Register: write access only possible in Config Mode

GLOBAL\_CONFIG Offset address: 0002<sub>H</sub>

Global Configuration Register value: 4005<sub>H</sub>

| 15  | 14          | 13                 | 12          | 11 | 10 | 9 | 8  | 7 | 6 | 5                    | 4                    | 3   | 2          | 1                 | 0                 |
|-----|-------------|--------------------|-------------|----|----|---|----|---|---|----------------------|----------------------|-----|------------|-------------------|-------------------|
| Res | VIO_<br>SEL | UV_<br>OV_S<br>WAP | OT_T<br>EST |    |    | R | es |   |   | V1V5<br>_OV_<br>TEST | V1V5<br>_UV_<br>TEST | Res | CRC_<br>EN | SPI_<br>WD_<br>EN | CLK_<br>WD_<br>EN |
| r   | rw          | rw                 | rw          |    |    |   | r  |   |   | rw                   | rw                   | r   | rw         | rw                | rw                |

| Field       | Bits | Туре | Description                                 |
|-------------|------|------|---------------------------------------------|
| CLK_WD_EN   | 0    | rw   | Clock Watchdog                              |
|             |      |      | O <sub>B</sub> Disabled                     |
|             |      |      | 1 <sub>B</sub> Enabled                      |
| SPI_WD_EN   | 1    | rw   | SPI Watchdog                                |
|             |      |      | 0 <sub>B</sub> Disabled                     |
|             |      |      | 1 <sub>B</sub> Enabled                      |
| CRC_EN      | 2    | rw   | SPI CRC Check                               |
|             |      |      | O <sub>B</sub> Disabled                     |
|             |      |      | 1 <sub>B</sub> Enabled                      |
| V1V5_UV_TES | 4    | rw   | Test Internal Supply Undervoltage Detection |
| Т           |      |      | O <sub>B</sub> Disabled                     |
|             |      |      | 1 <sub>B</sub> Enabled                      |
| V1V5_OV_TES | 5    | rw   | Test Internal Supply Overvoltage Detection  |
| Т           |      |      | 0 <sub>B</sub> Disabled                     |
|             |      |      | 1 <sub>B</sub> Enabled                      |
| OT_TEST     | 12   | rw   | Test Overtemperature Detection              |
|             |      |      | 0 <sub>B</sub> Disabled                     |
|             |      |      | 1 <sub>B</sub> Enabled                      |
| UV_OV_SWAP  | 13   | rw   | Test Undervoltage/Overvoltage Detection     |
|             |      |      | 0 <sub>B</sub> Disabled                     |
|             |      |      | 1 <sub>B</sub> Enabled                      |
| VIO_SEL     | 14   | rw   | VIO voltage selection                       |
|             |      |      | 0 <sub>B</sub> 3.3 V                        |
|             |      |      | 1 <sub>B</sub> 5.0 V                        |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.5 Global Diagnosis Register 0

Global Diagnosis Register 0

**GLOBAL\_DIAG0** Offset address: 0003<sub>H</sub>

Global Diagnosis Register 0 value: 0600<sub>H</sub>

| 15  | 14                 | 13 | 12  | 11 | 10                | 9                 | 8               | 7          | 6           | 5          | 4          | 3          | 2          | 1           | 0           |
|-----|--------------------|----|-----|----|-------------------|-------------------|-----------------|------------|-------------|------------|------------|------------|------------|-------------|-------------|
| Res | SPI_<br>WD_<br>ERR |    | Res |    | POR<br>_EVE<br>NT | RES_<br>EVEN<br>T | COT<br>WAR<br>N | COTE<br>RR | CLK_<br>NOK | VDD_<br>OV | VDD_<br>UV | VIO_<br>OV | VIO_<br>UV | VBAT<br>_OV | VBAT<br>_UV |
| r   | rwh                |    | r   |    | rw                | rw                | rwh             | rwh        | rwh         | rwh        | rwh        | rwh        | rwh        | rwh         | rwh         |

| Field     | Bits | Туре | Description                        |
|-----------|------|------|------------------------------------|
| VBAT_UV   | 0    | rwh  | VBAT Undervoltage Detection        |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| VBAT_OV   | 1    | rwh  | VBAT Overvoltage Detection         |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| VIO_UV    | 2    | rwh  | VIO Undervoltage Detection         |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| VIO_OV    | 3    | rwh  | VIO Overvoltage Detection          |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| VDD_UV    | 4    | rwh  | VDD Undervoltage Detection         |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| VDD_OV    | 5    | rwh  | VDD Overvoltage Detection          |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| CLK_NOK   | 6    | rwh  | Clock Fault Detection              |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| COTERR    | 7    | rwh  | Central Overtemperature Error      |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| COTWARN   | 8    | rwh  | Central Overtemperature Warning    |
|           |      |      | 0 <sub>B</sub> No Fault Detected   |
|           |      |      | 1 <sub>B</sub> Fault Detected      |
| RES_EVENT | 9    | rw   | Reset occurred due to RESN-pin low |
|           |      |      | 0 <sub>B</sub> No Event Occurred   |
|           |      |      | 1 <sub>B</sub> Event Occurred      |

59

# Six channel low-side solenoid driver IC



# Serial peripheral interface (SPI)

# (continued)

| Field      | Bits | Туре | Description                                                            |
|------------|------|------|------------------------------------------------------------------------|
| POR_EVENT  | 10   | rw   | Event Occurred                                                         |
|            |      |      | 0 <sub>B</sub> No Event Occurred                                       |
|            |      |      | 1 <sub>B</sub> A Power On Reset Event occurred since previous read out |
| SPI_WD_ERR | 14   | rwh  | SPI Watchdog Fault Detection                                           |
|            |      |      | 0 <sub>B</sub> No Fault Detected                                       |
|            |      |      | 1 <sub>B</sub> Fault Detected                                          |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.6 Global Diagnosis Register 1

Global Diagnosis Register 1

GLOBAL\_DIAG1 Offset address: 0004<sub>H</sub>

Global Diagnosis Register 1 value: 0000<sub>H</sub>

| 15              |   | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7 | 6           | 5          | 4          | 3                 | 2                 | 1                  | 0                  |
|-----------------|---|----|----|----|-----|----|---|---|---|-------------|------------|------------|-------------------|-------------------|--------------------|--------------------|
| HVA<br>C_E<br>R |   |    |    |    | Res |    |   |   |   | VPRE<br>_OV | REF_<br>OV | REF_<br>UV | VDD<br>2V5_<br>OV | VDD<br>2V5_<br>UV | VR_I<br>REF_<br>OV | VR_I<br>REF_<br>UV |
| rwh             | 1 |    |    |    | r   |    |   |   |   | rwh         | rwh        | rwh        | rw                | rw                | rwh                | rwh                |

| Field      | Bits | Туре | Description                                  |
|------------|------|------|----------------------------------------------|
| VR_IREF_UV | 0    | rwh  | Internal Bias Current too Low Detection      |
|            |      |      | 0 <sub>B</sub> No Fault Detected             |
|            |      |      | 1 <sub>B</sub> Fault Detected                |
| VR_IREF_OV | 1    | rwh  | Internal Bias Current too High Detection     |
|            |      |      | 0 <sub>B</sub> No Fault Detected             |
|            |      |      | 1 <sub>B</sub> Fault Detected                |
| VDD2V5_UV  | 2    | rw   | Internal 2V5 Supply Undervoltage Detection   |
|            |      |      | 0 <sub>B</sub> No Fault Detected             |
|            |      |      | 1 <sub>B</sub> Fault Detected                |
| VDD2V5_OV  | 3    | rw   | Internal 2V5 Supply Overvoltage Detection    |
|            |      |      | 0 <sub>B</sub> No Fault Detected             |
|            |      |      | 1 <sub>B</sub> Fault Detected                |
| REF_UV     | 4    | rwh  | Internal Reference Undervoltage Detection    |
|            |      |      | 0 <sub>B</sub> No Fault Detected             |
|            |      |      | 1 <sub>B</sub> Fault Detected                |
| REF_OV     | 5    | rwh  | Internal Reference Overvoltage Detection     |
|            |      |      | 0 <sub>B</sub> No Fault Detected             |
|            |      |      | 1 <sub>B</sub> Fault Detected                |
| VPRE_OV    | 6    | rwh  | Internal Pre-Regulator Overvoltage Detection |
|            |      |      | 0 <sub>B</sub> No Fault Detected             |
|            |      |      | 1 <sub>B</sub> Fault Detected                |
| HVADC_ERR  | 15   | rwh  | Internal Monitoring ADC Error Detection      |
|            |      |      | 0 <sub>B</sub> No Fault Detected             |
|            |      |      | 1 <sub>B</sub> Fault Detected                |

#### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.7 Global Diagnosis Register 2

Global Diagnosis Register 2

GLOBAL\_DIAG2 Offset address: 0005<sub>H</sub>

Global Diagnosis Register 2 Reset values see: Table 21

| 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4                  | 3                   | 2   | 1                   | 0   |
|----|----|----|----|----|-----|---|---|---|---|---|--------------------|---------------------|-----|---------------------|-----|
|    |    |    |    |    | Res |   |   |   |   |   | OTP_<br>VIRG<br>IN | OTP_<br>ECC_<br>ERR | Res | REG_<br>ECC_<br>ERR | Res |
|    |    |    |    |    | r   |   |   |   |   |   | rwh                | rwh                 | r   | rwh                 | r   |

**Bits** Description Field Type REG\_ECC\_ERR **Register ECC Error** rwh 0<sub>B</sub> No Error 1<sub>B</sub> Multi Bit Flip Detected **OTP ECC Error** OTP\_ECC\_ERR | 3 rwh 0<sub>B</sub> No Error 1<sub>B</sub> None Repairable Multi Bit Flip Detected rwh **OTP Memory Configured Complete** OTP\_VIRGIN 4 0<sub>B</sub> OTP completely configured 1<sub>B</sub> Virgin OTP Address Detected

#### Table 21Reset values of GLOBAL\_DIAG2

| Reset type | Reset value            | Note |
|------------|------------------------|------|
|            | 0000 0000              |      |
|            | 0000 000X <sub>B</sub> |      |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.8 VBAT Threshold Register**

VBAT Over and Under Voltage Threshold Register

VBAT\_TH Offset address: 0006<sub>H</sub>

VBAT Threshold Register value: FF19<sub>H</sub>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

VBAT\_OV\_TH

VBAT\_UV\_TH

rwh rwh

| Field      | Bits | Туре | Description                                                 |
|------------|------|------|-------------------------------------------------------------|
| VBAT_UV_TH | 7:0  | rwh  | VBAT Undervoltage Threshold                                 |
|            |      |      | V <sub>BAT_UV</sub> = <vbat_uv_th> * 0.16208 V</vbat_uv_th> |
| VBAT_OV_TH | 15:8 | rwh  | VBAT Overvoltage Threshold                                  |
|            |      |      | V <sub>BAT_OV</sub> = <vbat_ov_th> * 0.16208 V</vbat_ov_th> |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.9 Feedback Freeze Register

Feedback Freeze Register

Feedback Values are provided in the registers FB\_DC, FB\_VBAT, FB\_I\_AVG

**FB\_FRZ** Offset address: 0007<sub>H</sub>

Feedback Freeze Register value: 0000<sub>H</sub>

| 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4          | 3          | 2          | 1          | 0          |
|-----|----|----|----|----|----|---|---|---|---|----|------------|------------|------------|------------|------------|
| Res |    |    |    |    |    |   |   |   |   |    | FR_C<br>H4 | FR_C<br>H3 | FR_C<br>H2 | FR_C<br>H1 | FR_C<br>H0 |
|     |    |    |    | ı  |    |   |   |   |   | rw | rw         | rw         | rw         | rw         | rw         |

| Field  | Bits | Туре | Description                                                                    |
|--------|------|------|--------------------------------------------------------------------------------|
| FR_CH0 | 0    | rw   | Freeze of CH0 Feedback Values  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled |
| FR_CH1 | 1    | rw   | Freeze of CH1 Feedback Values  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled |
| FR_CH2 | 2    | rw   | Freeze of CH2 Feedback Values  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled |
| FR_CH3 | 3    | rw   | Freeze of CH3 Feedback Values  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled |
| FR_CH4 | 4    | rw   | Freeze of CH4 Feedback Values  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled |
| FR_CH5 | 5    | rw   | Freeze of CH5 Feedback Values  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.10 Feedback Update Register

Feedback Update Register

Feedback Values are provided in the registers FB\_DC, FB\_VBAT, FB\_I\_AVG

**FB\_UPD** Offset address: 0008<sub>H</sub>

Feedback Update Register value: 0000<sub>H</sub>

| 1 | 5 14 | 13 | 12 | 11 | 10         | 9          | 8          | 7          | 6          | 5          | 4  | 3  | 2  | 1  | 0  |
|---|------|----|----|----|------------|------------|------------|------------|------------|------------|----|----|----|----|----|
|   |      |    |    | R  | UD_<br>CH5 | UD_<br>CH4 | UD_<br>CH3 | UD_<br>CH2 | UD_<br>CH1 | UD_<br>CH0 |    |    |    |    |    |
|   |      |    |    |    | r          |            |            |            |            | rh         | rh | rh | rh | rh | rh |

| Field  | Bits | Туре | Description                                                                                                                             |
|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
| UD_CH0 | 0    | rh   | Indication of CH0 Feedback Values Update  0 <sub>B</sub> No new Feedback Values available  1 <sub>B</sub> New Feedback Values available |
| UD_CH1 | 1    | rh   | Indication of CH1 Feedback Values Update  0 <sub>B</sub> No new Feedback Values available  1 <sub>B</sub> New Feedback Values available |
| UD_CH2 | 2    | rh   | Indication of CH2 Feedback Values Update  0 <sub>B</sub> No new Feedback Values available  1 <sub>B</sub> New Feedback Values available |
| UD_CH3 | 3    | rh   | Indication of CH3 Feedback Values Update  0 <sub>B</sub> No new Feedback Values available  1 <sub>B</sub> New Feedback Values available |
| UD_CH4 | 4    | rh   | Indication of CH4 Feedback Values Update  0 <sub>B</sub> No new Feedback Values available  1 <sub>B</sub> New Feedback Values available |
| UD_CH5 | 5    | rh   | Indication of CH5 Feedback Values Update  0 <sub>B</sub> No new Feedback Values available  1 <sub>B</sub> New Feedback Values available |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.11** SPI Watchdog Register

SPI Watchdog Counter Reload Register

 WD\_RELOAD
 Offset address:
 0009<sub>H</sub>

 SPI Watchdog Register
 value:
 0001<sub>H</sub>

| 15 | 14 | 13  | 12 | 11 | 10 | 9       | 8 | 1 | 6 | 5  | 4 | 3 | 2 | 1 | 0 |  |
|----|----|-----|----|----|----|---------|---|---|---|----|---|---|---|---|---|--|
|    |    | Res |    |    |    | WD_TIME |   |   |   |    |   |   |   |   |   |  |
|    |    | r   |    |    |    |         |   |   |   | rw |   |   |   |   |   |  |

| Field   | Bits | Туре | Description                                              |
|---------|------|------|----------------------------------------------------------|
| WD_TIME | 10:0 | rw   | Reload value of SPI watchdog timout t_SPI_WD             |
|         |      |      | $<$ WD_TIME> = rounddown( $t_{SPI\_WD} * f_{SYS}/2^14$ ) |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.12** Diagnosis Error Register Channel Group

Diagnosis Error Register Channel Group

DIAG\_ERR\_CHGR (x=0-2)

Diagnosis Error Register Channel Group

13 12 11 10 9 8 7 6 5 4 3 2 1 0

| 13 | 12  | 11  | 10  | 9   | 8        | 7 | 6 | 5 | 4   | 3   | 2   | 1   | 0        |
|----|-----|-----|-----|-----|----------|---|---|---|-----|-----|-----|-----|----------|
|    | ОТЕ | SG  | ос  | OL  | OLS<br>G |   |   |   | ОТЕ | SG  | ос  | OL  | OLS<br>G |
|    | rwh | rwh | rwh | rwh | rwh      |   |   |   | rwh | rwh | rwh | rwh | rwh      |

| Field        | Bits  | Туре | Description                            |
|--------------|-------|------|----------------------------------------|
| OLSG (y=0-1) | 8*y   | rwh  | Open Load or Short to Ground Detection |
|              |       |      | 0 <sub>B</sub> No Fault Detected       |
|              |       |      | 1 <sub>B</sub> Fault Detected          |
| OL (y=0-1)   | 8*y+1 | rwh  | Open Load Detection                    |
|              |       |      | 0 <sub>B</sub> No Fault Detected       |
|              |       |      | 1 <sub>B</sub> Fault Detected          |
| OC (y=0-1)   | 8*y+2 | rwh  | Overcurrent Detection                  |
|              |       |      | 0 <sub>B</sub> No Fault Detected       |
|              |       |      | 1 <sub>B</sub> Fault Detected          |
| SG (y=0-1)   | 8*y+3 | rwh  | Short to Ground Detection              |
|              |       |      | 0 <sub>B</sub> No Fault Detected       |
|              |       |      | 1 <sub>B</sub> Fault Detected          |
| OTE (y=0-1)  | 8*y+4 | rwh  | Overtemperature Error Detection        |
|              |       |      | 0 <sub>B</sub> No Fault Detected       |
|              |       |      | 1 <sub>B</sub> Fault Detected          |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.13** Diagnosis Warning Register Channel Group

Diagnosis Warning Register Channel Group

DIAG\_WARN\_CHGR (x=0-2)Offset address:0010H+xDiagnosis Warning Register Channel Groupvalue:1010H

| 12                                    | 11                | 10  | 9                  | 8                        | 7 | 6 | 5 | 4                                     | 3                 | 2   | 1                  | 0                        |
|---------------------------------------|-------------------|-----|--------------------|--------------------------|---|---|---|---------------------------------------|-------------------|-----|--------------------|--------------------------|
| OLS<br>G_W<br>ARN<br>_CH<br>K_N<br>OK | OLS<br>G_W<br>ARN | отw | I_RE<br>G_W<br>ARN | PWM<br>_REG<br>_WA<br>RN |   |   |   | OLS<br>G_W<br>ARN<br>_CH<br>K_N<br>OK | OLS<br>G_W<br>ARN | OTW | I_RE<br>G_W<br>ARN | PWM<br>_REG<br>_WA<br>RN |
| rwh                                   | rwh               | rwh | rwh                | rwh                      |   |   |   | rwh                                   | rwh               | rwh | rwh                | rwh                      |

| Field       | Bits  | Туре | Description                                              |
|-------------|-------|------|----------------------------------------------------------|
| PWM_REG_WA  | 8*y   | rwh  | ICC PWM Regulation Warning Detection                     |
| RN (y=0-1)  |       |      | 0 <sub>B</sub> No Warning Detected                       |
|             |       |      | 1 <sub>B</sub> Warning Detected                          |
| I_REG_WARN  | 8*y+1 | rwh  | ICC Current Regulation Warning                           |
| (y=0-1)     |       |      | 0 <sub>B</sub> No Warning Detected                       |
|             |       |      | 1 <sub>B</sub> Warning Detected                          |
| OTW (y=0-1) | 8*y+2 | rwh  | Overtemperature Warning Detection                        |
|             |       |      | 0 <sub>B</sub> No Warning Detected                       |
|             |       |      | 1 <sub>B</sub> Warning Detected                          |
| OLSG_WARN   | 8*y+3 | rwh  | Open Load or Short to Ground Warning Detection           |
| (y=0-1)     |       |      | 0 <sub>B</sub> No Warning Detected                       |
|             |       |      | 1 <sub>B</sub> Warning Detected                          |
| OLSG_WARN_  | 8*y+4 | rwh  | Open Load or Short to Ground Warning Detection performed |
| CHK_NOK     |       |      | 0 <sub>B</sub> OLSG Warning Detection performed          |
| (y=0-1)     |       |      | 1 <sub>B</sub> OLSG Warning Detection not possible       |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.14 Fault Mask Register 0

FAULTN-pin Mask 0 Register

**FAULT\_MASK0** Offset address: 0016<sub>H</sub> Fault Mask Register 0 value: C03F<sub>H</sub>

| 15                           | 14                               | 13                  | 12 | 11 | 10 | 9   | 8 | 7 | 6 | 5                        | 4                        | 3                        | 2                        | 1                        | 0                        |
|------------------------------|----------------------------------|---------------------|----|----|----|-----|---|---|---|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|
| SUP_<br>NOK_<br>EXT_<br>MASK | SUP<br>_NO<br>K_IN<br>T_M<br>ASK | EN_P<br>IN_M<br>ASK |    |    |    | Res |   |   |   | CH5_<br>ERR_<br>MAS<br>K | CH4_<br>ERR_<br>MAS<br>K | CH3_<br>ERR_<br>MAS<br>K | CH2_<br>ERR_<br>MAS<br>K | CH1_<br>ERR_<br>MAS<br>K | CHO_<br>ERR_<br>MAS<br>K |
| rw                           | rw                               | rw                  |    |    |    | r   |   |   |   | rw                       | rw                       | rw                       | rw                       | rw                       | rw                       |

| Field                | Bits | Туре | Description                                                                                                   |
|----------------------|------|------|---------------------------------------------------------------------------------------------------------------|
| CH0_ERR_MAS          | 0    | rw   | OCO, SGO, OLO, OTEO, OLSGO FAULTN-pin Indication                                                              |
| K                    |      |      | O <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled                                                             |
| CH1_ERR_MAS<br>K     | 1    | rw   | OC1, SG1, OL1, OTE1, OLSG1 FAULTN-pin Indication  OB Disabled  1B Enabled                                     |
| CH2_ERR_MAS<br>K     | 2    | rw   | OC2, SG2, OL2, OTE2, OLSG2 FAULTN-pin Indication  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled             |
| CH3_ERR_MAS<br>K     | 3    | rw   | OC3, SG3, OL3, OTE3, OLSG3 FAULTN-pin Indication  OB Disabled  1B Enabled                                     |
| CH4_ERR_MAS<br>K     | 4    | rw   | OC4, SG4, OL4, OTE4, OLSG4 FAULTN-pin Indication  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled             |
| CH5_ERR_MAS<br>K     | 5    | rw   | OC5, SG5, OL5, OTE5, OLSG5 FAULTN-pin Indication  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled             |
| EN_PIN_MASK          | 13   | rw   | EN-pin Status at FAULTN-pin Indication  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled                       |
| SUP_NOK_INT<br>_MASK | 14   | rw   | Internal Supply UV/OV at FAULTN-pin Indication (SUP_NOK_INT)  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled |
| SUP_NOK_EXT<br>_MASK | 15   | rw   | External Supply UV/OV at FAULTN-pin Indication (SUP_NOK_EXT)  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.15 Fault Mask Register 1

FAULTN-pin Mask 1 Register

FAULT\_MASK1 Offset address: 0017<sub>H</sub>

Fault Mask Register 1 value: 703F<sub>H</sub>

| 15  | 14                       | 13                      | 12                       | 11 | 10 | 9 | 8  | 7 | 6 | 5                         | 4                         | 3                         | 2                         | 1   | 0                         |
|-----|--------------------------|-------------------------|--------------------------|----|----|---|----|---|---|---------------------------|---------------------------|---------------------------|---------------------------|-----|---------------------------|
| Res | CLK_<br>LOW<br>_MA<br>SK | COTE<br>RR_<br>MAS<br>K | COT<br>WAR<br>N_M<br>ASK |    |    | R | es |   |   | CH5_<br>WAR<br>N_M<br>ASK | CH4_<br>WAR<br>N_M<br>ASK | CH3_<br>WAR<br>N_M<br>ASK | CH2_<br>WAR<br>N_M<br>ASK | WAR | CHO_<br>WAR<br>N_M<br>ASK |
|     | F144                     | ru.                     | F144                     |    |    |   | ,  |   |   | r                         | r.v.                      | rw                        | rw                        | rw  | r14/                      |

| Field             | Bits | Туре | Description                                                                     |
|-------------------|------|------|---------------------------------------------------------------------------------|
| CH0_WARN_M<br>ASK | 0    | rw   | CH0 Warning at FAULTN-pin Indication (OTW, I_REG_WARN, PWM_REG_WARN, OLSG_WARN) |
|                   |      |      | <ul><li>0<sub>B</sub> Disabled</li><li>1<sub>B</sub> Enabled</li></ul>          |
| CH1_WARN_M<br>ASK | 1    | rw   | CH1 Warning at FAULTN-pin Indication (OTW, I_REG_WARN, PWM_REG_WARN, OLSG_WARN) |
|                   |      |      | <ul><li>0<sub>B</sub> Disabled</li><li>1<sub>B</sub> Enabled</li></ul>          |
| CH2_WARN_M<br>ASK | 2    | rw   | CH2 Warning at FAULTN-pin Indication (OTW, I_REG_WARN, PWM_REG_WARN, OLSG_WARN) |
|                   |      |      | 0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled                               |
| CH3_WARN_M<br>ASK | 3    | rw   | CH3 Warning at FAULTN-pin Indication (OTW, I_REG_WARN, PWM_REG_WARN, OLSG_WARN) |
|                   |      |      | 0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled                               |
| CH4_WARN_M<br>ASK | 4    | rw   | CH4 Warning at FAULTN-pin Indication (OTW, I_REG_WARN, PWM_REG_WARN, OLSG_WARN) |
|                   |      |      | O <sub>B</sub> Disabled 1 <sub>B</sub> Enabled                                  |
| CH5_WARN_M<br>ASK | 5    | rw   | CH5 Warning at FAULTN-pin Indication (OTW, I_REG_WARN, PWM_REG_WARN, OLSG_WARN) |
|                   |      |      | O <sub>B</sub> Disabled 1 <sub>B</sub> Enabled                                  |
| COTWARN_MA<br>SK  | 12   | rw   | Central Overtemperature Warning at FAULTN-pin Indication (COTWRN)               |
|                   |      |      | 0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled                               |
| COTERR_MAS        | 13   | rw   | Central Overtemperature Error at FAULTN-pin Indication (COTERR)                 |
| K                 |      |      | O <sub>B</sub> Disabled 1 <sub>B</sub> Enabled                                  |

# Six channel low-side solenoid driver IC



# Serial peripheral interface (SPI)

# (continued)

| Field      | Bits | Туре | Description                                                              |
|------------|------|------|--------------------------------------------------------------------------|
| CLK_LOW_MA | 14   | rw   | Clock too Slow at FAULTN-pin Indication (DIG_CLK_TOO_SLOW, CLK_TOO_SLOW) |
|            |      |      | 0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled                        |

# Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.16 Fault Mask Register 2

FAULTN-pin Mask 2 Register

FAULT\_MASK2
Fault Mask Register 2

value:

0018<sub>H</sub>
C0000<sub>H</sub>

| SPI_<br>WD_<br>MASK | DATA<br>_ERR<br>_MA<br>_SK |  |
|---------------------|----------------------------|--|
| rw/                 | rw                         |  |

| Field             | Bits | Туре | Description                                              |
|-------------------|------|------|----------------------------------------------------------|
| DATA_ERR_MA<br>SK | 14   | rw   | Data Error at FAULTN-pin Indication (DATA_ERR)           |
|                   |      |      | 0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled        |
| SPI_WD_MASK       | 15   | rw   | SPI Watchdog Fault at FAULTN-pin Indication (SPI_WD_ERR) |
|                   |      |      | 0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled        |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

#### **Clock Control Register** 5.3.2.17

Clock Control Register: write access only possible in Config Mode

CLK\_DIV Offset address:  $0019_{H}$ **Clock Control Register** value:

0438<sub>H</sub>

**EXT** PLL\_REFDIV **PLL\_FBDIV CLK** 

rwh rw rw

| Field      | Bits | Туре | Description                                                              |
|------------|------|------|--------------------------------------------------------------------------|
| PLL_FBDIV  | 8:0  | rw   | PLL feedback divider                                                     |
|            |      |      | <pll_fbdiv> = 56 MHz * <pll_refdiv> / f CLK</pll_refdiv></pll_fbdiv>     |
| PLL_REFDIV | 14:9 | rw   | PLL reference divider                                                    |
|            |      |      | <pll_refdiv> = round(f<sub>CLK</sub>/1 MHz)</pll_refdiv>                 |
| EXT_CLK    | 15   | rwh  | Clock Source Selection                                                   |
|            |      |      | 0 <sub>B</sub> Internal Clock<br>1 <sub>B</sub> External clock (CLK-pin) |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### 5.3.2.18 BIST Register

Built In Self Test (BIST) register: write access only possible in Config Mode

SFF\_BIST Offset address:  $003F_{H}$ **BIST Register** value:  $0000_{H}$ 0 **SMU SMU** SMU **SMU** SMU \_SLF \_SLF \_SLF \_SLF \_SLF \_TST \_TST \_TST \_TST Res \_TST \_CER UE \_FAI DO \_EN NE R RR rwh rwh rwh rwh rwh

| Field                | Bits | Туре | Description                                                                   |
|----------------------|------|------|-------------------------------------------------------------------------------|
| SMU_SLF_TST<br>_EN   | 0    | rwh  | BIST Enable  0 <sub>B</sub> BIST not triggered  1 <sub>B</sub> BIST triggered |
| SMU_SLF_TST<br>_DONE | 1    | rwh  | BIST Done  0 <sub>B</sub> BIST not done 1 <sub>B</sub> BIST done              |
| SMU_SLF_TST<br>_FAIL | 2    | rwh  | BIST Sequence  0 <sub>B</sub> Passed  1 <sub>B</sub> Failed                   |
| SMU_SLF_TST<br>_UERR | 3    | rwh  | BIST Uncorrectable Errors  0 <sub>B</sub> Not Tested  1 <sub>B</sub> Tested   |
| SMU_SLF_TST<br>_CERR | 4    | rwh  | BIST Correctable Errors  0 <sub>B</sub> Not Tested  1 <sub>B</sub> Tested     |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.19** Version Register

IC version and ID

ICVID Offset address: 0200<sub>H</sub>

Version Register value: C1XX<sub>H</sub>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

MANUFACTURER VERSION

| Field            | Bits | Туре | Description                                                        |
|------------------|------|------|--------------------------------------------------------------------|
| VERSION          | 7:0  | rh   | Chip Version                                                       |
|                  |      |      | FC <sub>H</sub> A11 Design step<br>FE <sub>H</sub> A13 Design step |
| MANUFACTUR<br>ER | 15:8 | rh   | Manufacturer ID                                                    |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# 5.3.2.20 Pin Status Register

Pin Status Feedback Register

PIN\_STAT Offset address: 0201<sub>H</sub>

Pin Status Register Reset values see: Table 22

| 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7 | 6                 | 5          | 4  | 3 | 2  | 1    | 0    |
|----|----|----|----|-----|----|---|---|---|-------------------|------------|----|---|----|------|------|
|    |    |    |    | Res |    |   |   |   | FAUL<br>TN_F<br>B | FAUL<br>TN | EN | R | es | DRV1 | DRV0 |
|    |    |    |    | r   |    |   |   |   | rh                | rh         | rh |   | r  | rh   | rh   |

| Field     | Bits | Туре | Description                                                         |
|-----------|------|------|---------------------------------------------------------------------|
| DRV0      | 0    | rh   | Logic Level of DRV0-pin                                             |
|           |      |      | 0 <sub>B</sub> Low<br>1 <sub>B</sub> High                           |
| DRV1      | 1    | rh   | Logic Level of DRV1-pin                                             |
|           |      |      | 0 <sub>B</sub> Low<br>1 <sub>B</sub> High                           |
| EN        | 4    | rh   | Logic Level of EN-pin                                               |
|           |      |      | 0 <sub>B</sub> Low<br>1 <sub>B</sub> High                           |
| FAULTN    | 5    | rh   | Internal Status of FAULTN-pin according to Fault Mask Configuration |
|           |      |      | 0 <sub>B</sub> Fault detected<br>1 <sub>B</sub> No Fault detected   |
| FAULTN_FB | 6    | rh   | Logic Level of FAULTN-pin                                           |
|           |      |      | 0 <sub>B</sub> Low                                                  |
|           |      |      | 1 <sub>B</sub> High                                                 |

### Table 22Reset values of PIN\_STAT

| Reset type | Reset value                         | Note |
|------------|-------------------------------------|------|
|            | 0000 0000<br>X00X 00XX <sub>B</sub> |      |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.21** Feedback Status Register

General status register

**FB\_STAT** Offset address: 0202<sub>H</sub>

Feedback Status Register Reset values see: Table 23

16 21 20 18 SPI\_ INIT **ERR** DON WD\_ Res CHG **ERR** Ε R2 r rh

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| 15                | 14                | 13                      | 12                      | 11 | 10                | 9                 | ٥  | 1  | О           | 5                                                   | 4                                             | 3                                                   | 2                               | 1                               | U                               |
|-------------------|-------------------|-------------------------|-------------------------|----|-------------------|-------------------|----|----|-------------|-----------------------------------------------------|-----------------------------------------------|-----------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|
| ERR_<br>CHGR<br>1 | ERR_<br>CHG<br>R0 | SUP<br>_NO<br>K_IN<br>T | SUP<br>_NO<br>K_EX<br>T |    | POR<br>_eve<br>nt | RES_<br>even<br>t |    |    | CLK_<br>NOK | OLS<br>G_W<br>ARN<br>_CH<br>K_N<br>OK_<br>CHG<br>R2 | OLS<br>G_W<br>ARN<br>_CH<br>K_N<br>OK_<br>CHG | OLS<br>G_W<br>ARN<br>_CH<br>K_N<br>OK_<br>CHG<br>R0 | DIAG<br>_WA<br>RN_<br>CHG<br>R2 | DIAG<br>_WA<br>RN_<br>CHG<br>R1 | DIAG<br>_WA<br>RN_<br>CHG<br>R0 |
| rh                | rh                | rh                      | rh                      | rh | rh                | rh                | rh | rh | rh          | rh                                                  | rh                                            | rh                                                  | rh                              | rh                              | rh                              |

| Field                    | Bits | Туре | Description                                                                                      |
|--------------------------|------|------|--------------------------------------------------------------------------------------------------|
| DIAG_WARN_C<br>HGR0      | 0    | rh   | Current status of DIAG_WARN_CHGR0 register (excluding <olsg_warnx_chk_nok>)</olsg_warnx_chk_nok> |
|                          |      |      | <ul><li>0<sub>B</sub> No Warning detected</li><li>1<sub>B</sub> Warning detected</li></ul>       |
| DIAG_WARN_C<br>HGR1      | 1    | rh   | Current status of DIAG_WARN_CHGR1 register (excluding <olsg_warnx_chk_nok>)</olsg_warnx_chk_nok> |
|                          |      |      | <ul><li>0<sub>B</sub> No Warning detected</li><li>1<sub>B</sub> Warning detected</li></ul>       |
| DIAG_WARN_C<br>HGR2      | 2    | rh   | Current status of DIAG_WARN_CHGR2 register (excluding <olsg_warnx_chk_nok>)</olsg_warnx_chk_nok> |
|                          |      |      | <ul><li>0<sub>B</sub> No Warning detected</li><li>1<sub>B</sub> Warning detected</li></ul>       |
| OLSG_WARN_<br>CHK_NOK_CH | 3    | rh   | Current status of <olsg_warnx_chk_nok> bit in the DIAG_WARN_CHGR0 register</olsg_warnx_chk_nok>  |
| GR0                      |      |      | <ul><li>0<sub>B</sub> No Warning detected</li><li>1<sub>B</sub> Warning detected</li></ul>       |
| OLSG_WARN_<br>CHK_NOK_CH | 4    | rh   | Current status of <olsg_warnx_chk_nok> bit in the DIAG_WARN_CHGR1 register</olsg_warnx_chk_nok>  |
| GR1                      |      |      | 0 <sub>B</sub> No Warning detected<br>1 <sub>B</sub> Warning detected                            |
| OLSG_WARN_<br>CHK_NOK_CH | 5    | rh   | Current status of <olsg_warnx_chk_nok> bit in the DIAG_WARN_CHGR2 register</olsg_warnx_chk_nok>  |
| GR2                      |      |      | 0 <sub>B</sub> No Warning detected                                                               |

### Six channel low-side solenoid driver IC



### Serial peripheral interface (SPI)

### (continued)

| Field       | Bits | Туре | Description                                                                                                                    |
|-------------|------|------|--------------------------------------------------------------------------------------------------------------------------------|
|             |      |      | 1 <sub>B</sub> Warning detected                                                                                                |
| CLK_NOK     | 6    | rh   | Current status of CLK_NOK in GLOBAL_DIAGO register                                                                             |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| COTERR      | 7    | rh   | Current status of COTERR in GLOBAL DIAGO register                                                                              |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| COTWARN     | 8    | rh   | Current status of COTWARN in GLOBAL DIAGO register                                                                             |
|             |      |      | 0 <sub>B</sub> No Warning detected                                                                                             |
|             |      |      | 1 <sub>B</sub> Warning detected                                                                                                |
| RES_event   | 9    | rh   | Current status of RES_event in GLOBAL DIAG0 register                                                                           |
|             |      |      | 0 <sub>B</sub> No Reset Event                                                                                                  |
|             |      |      | 1 <sub>B</sub> Reset occurred                                                                                                  |
| POR_event   | 10   | rh   | Current status of POR_event in GLOBAL DIAGO register                                                                           |
|             |      |      | 0 <sub>B</sub> No Power on Reset                                                                                               |
|             |      |      | 1 <sub>B</sub> Power on Reset occurred                                                                                         |
| DATA_err    | 11   | rh   | Current status of <otp_ecc_err>, <otp_virgin>, <hv_adc_err></hv_adc_err></otp_virgin></otp_ecc_err>                            |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| SUP_NOK_EXT | 12   | rh   | Current status of <vio_uv ov="">, <vdd_uv ov="">, <vbat_uv ov=""></vbat_uv></vdd_uv></vio_uv>                                  |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| SUP_NOK_INT | 13   | rh   | Current status of <vdd2v5_uv ov="">, <ref_uv ov="">, <vr_iref_uv ov="">, <vpre_ov></vpre_ov></vr_iref_uv></ref_uv></vdd2v5_uv> |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| ERR_CHGR0   | 14   | rh   | Current status of DIAG_ERR_CHGR1 register                                                                                      |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| ERR_CHGR1   | 15   | rh   | Current status of DIAG_ERR_CHGR2 register                                                                                      |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| ERR_CHGR2   | 16   | rh   | Current status of DIAG_ERR_CHGR3 register                                                                                      |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| SPI_WD_ERR  | 20   | rh   | Current status of <spi_wd_err></spi_wd_err>                                                                                    |
|             |      |      | 0 <sub>B</sub> No Fault detected                                                                                               |
|             |      |      | 1 <sub>B</sub> Fault detected                                                                                                  |
| INIT_DONE   | 21   | rh   | Chip Initialization                                                                                                            |
|             |      |      | 0 <sub>B</sub> Not Done                                                                                                        |

(table continues...)

### Six channel low-side solenoid driver IC



### Serial peripheral interface (SPI)

### (continued)

| Field | Bits | Туре | Description         |
|-------|------|------|---------------------|
|       |      |      | 1 <sub>B</sub> Done |

| Table 23 | Reset values of FB | CTAT |
|----------|--------------------|------|
| Table 23 | Reset values of FD | SIAI |

| Reset type | Reset value                                    | Note |
|------------|------------------------------------------------|------|
|            | 10 0000 0000<br>0110 0011<br>1000 <sub>B</sub> |      |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.22** Feedback Voltage Register 1

Supply Voltage Feedback Register 1

FB\_VOLTAGE1Offset address:0203HFeedback Voltage Register 1value:XX XXXXXH

21 20 19 18 17 16 **VDD** 

| 15 | 14 | 13  | 12    | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|-------|----|----|---|---|---|---|-----|---|---|---|---|---|
|    |    | VDD |       |    |    |   |   |   |   | VIO |   |   |   |   |   |
|    |    | rh  | rh rh |    |    |   |   |   |   |     |   |   |   |   |   |

| Field | Bits  | Туре | Description                                 |
|-------|-------|------|---------------------------------------------|
| VIO   | 10:0  | rh   | VIO Voltage                                 |
|       |       |      | V <sub>IO</sub> = 0.0034534 V * <vio></vio> |
| VDD   | 21:11 | rh   | VDD Voltage                                 |
|       |       |      | V <sub>DD</sub> = 0.0034534 V * <vdd></vdd> |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.2.23** Feedback Voltage Register 2

Supply Voltage Feedback Register 2

rh

FB\_VOLTAGE2 Offset address:  $0204_{H}$ Feedback Voltage Register 2 value:  $XX XXXX_H$ 21 19 18 16 **VBAT** rh 0 15 14 11 10 **VBAT** TEMP\_VALUE

| Field      | Bits  | Туре | Description                                                               |
|------------|-------|------|---------------------------------------------------------------------------|
| TEMP_VALUE | 10:0  | rh   | Temperature Feedback                                                      |
|            |       |      | T FB =( <temp_value>*0.000593 - 0.819 )/(-0.0016 ) [Celsius]</temp_value> |
| VBAT       | 21:11 | rh   | VBAT Voltage                                                              |
|            |       |      | $V_{BAT} = 41.47 \text{ V * /(2^11-1)}$                                   |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.2.24** Unique Chip Identification Number Register 0

Unique Chip Identification Number Register 0

 CHIPIDO
 Offset address:
 0205<sub>H</sub>

 Value:
 XX XXXX<sub>H</sub>

 21
 20
 19
 18
 17
 16

 Res

 r

 15
 14
 13
 12
 11
 10
 9
 8
 7
 6
 5
 4
 3
 2
 1
 0

 IDO

| Field | Bits | Туре | Description |
|-------|------|------|-------------|
| ID0   | 15:0 | rh   | ID0         |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.2.25** Unique Chip Identification Number Register 1

Unique Chip Identification Number Register 1

| Field | Bits | Туре | Description |
|-------|------|------|-------------|
| ID1   | 15:0 | rh   | ID1         |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### 5.3.2.26 Unique Chip Identification Number Register 2

Unique Chip Identification Number Register 2

CHIPID2

Unique Chip Identification Number Register 2

Value: XX XXXXXH

21 20 19 18 17 16

Res

r

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Field | Bits | Туре | Description |
|-------|------|------|-------------|
| ID2   | 15:0 | rh   | ID2         |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.3** Channel registers

### **5.3.3.1** Register Overview - Channel (ascending Offset Address)

Table 24 Register Overview - Channel (ascending Offset Address)

| Short Name       | Long Name                                 | Offset<br>Address | Page<br>Number |  |
|------------------|-------------------------------------------|-------------------|----------------|--|
| SETPOINT         | Setpoint Register                         | 0000 <sub>H</sub> | 86             |  |
| CTRL             | Control Register                          | 0001 <sub>H</sub> | 87             |  |
| PERIOD           | ICC PWM Frequency Controller Register     | 0002 <sub>H</sub> | 88             |  |
| INTEGRATOR_LIMIT | ICC Integrator Limitation Register        | 0003 <sub>H</sub> | 89             |  |
| DITHER_CLK_DIV   | Dither Clock Register                     | 0004 <sub>H</sub> | 90             |  |
| DITHER_STEP      | Dither Step Register                      | 0005 <sub>H</sub> | 91             |  |
| DITHER_CTRL      | Dither Control Register                   | 0006 <sub>H</sub> | 92             |  |
| CH_CONFIG        | Channel Configuration Register            | 0007 <sub>H</sub> | 93             |  |
| MODE             | Channel Mode Register                     | 000C <sub>H</sub> | 95             |  |
| TON              | On-Time Register                          | 000D <sub>H</sub> | 96             |  |
| CTRL_INT_THRESH  | ICC Integrator Threshold Control Register | 000E <sub>H</sub> | 97             |  |
| FB_DC            | Feedback Duty Cycle Register              | 0200 <sub>H</sub> | 98             |  |
| FB_VBAT          | Feedback Average VBAT                     | 0201 <sub>H</sub> | 99             |  |
| FB_I_AVG         | Feedback Average Current                  | 0202 <sub>H</sub> | 100            |  |
| FB_IMIN_IMAX     | Feedback Min/Max Current                  | 0203 <sub>H</sub> | 101            |  |
| FB_I_AVG_s16     | Feedback signed Current                   | 0204 <sub>H</sub> | 102            |  |
| FB_INT_THRESH    | Feedback ICC Integrator Threshold         | 0205 <sub>H</sub> | 103            |  |
| FB_PERIOD_MIN_MA | Feedback Min/Max PWM Period               | 0206 <sub>H</sub> | 104            |  |

### 5.3.3.2 Register Address Space - Channel

Table 25 Registers Address Space - Channel

| Module | Base Address          | <b>End Address</b>    | Note |
|--------|-----------------------|-----------------------|------|
| CH0    | 00000040 <sub>H</sub> | 0001003E <sub>H</sub> |      |
| CH1    | 00000050 <sub>H</sub> | 0001004E <sub>H</sub> |      |
| CH2    | 00000060 <sub>H</sub> | 0001005E <sub>H</sub> |      |
| CH3    | 00000070 <sub>H</sub> | 0001006E <sub>H</sub> |      |
| CH4    | 00000020 <sub>H</sub> | 0001001E <sub>H</sub> |      |
| CH5    | 00000030 <sub>H</sub> | 0001002E <sub>H</sub> |      |

\_LIMI

T\_DIS

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.3.3 Setpoint Register**

Current Setpoint Register

SETPOINTOffset address:0000HSetpoint RegisterValue0000H

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 **AUTO** 

**TARGET** 

rwh rwh

| Field        | Bits | Туре | Description                                                 |
|--------------|------|------|-------------------------------------------------------------|
| TARGET       | 14:0 | rwh  | Current Setpoint Target                                     |
|              |      |      | / <sub>set</sub> = 2A * <target> / ( 2^15 - 1)</target>     |
|              |      |      | / <sub>set,par</sub> = 4A * <target> / ( 2^15 - 1)</target> |
|              |      |      | NOTE: Values higher than 0x6000 are saturated               |
| AUTO_LIMIT_D | 15   | rwh  | Autolimit Feature                                           |
| IS           |      |      | 0 <sub>B</sub> Enabled                                      |
|              |      |      | 1 <sub>B</sub> Disabled                                     |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.3.4** Control Register

Channel Control Register

| _ | 15  | 14                       | 13 | 12     | 11     | 10     | 9 | 8                                        | 7 | 6 | 5  | 4                  | 3     | 2  | 1 | 0 |
|---|-----|--------------------------|----|--------|--------|--------|---|------------------------------------------|---|---|----|--------------------|-------|----|---|---|
|   | Res | OLS<br>G_W<br>ARN<br>_EN | (  | OLSG_W | /ARN_V | WINDOV | V | PWM<br>_PER<br>IOD_<br>CALC<br>_MO<br>DE |   |   | MI | N_INT <sub>.</sub> | _THRE | SH |   |   |

| Field                    | Bits | Туре | Description                                                                                                                                                                  |
|--------------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MIN_INT_THR<br>ESH       | 7:0  | rw   | Minimum limit for ICC integrator threshold The value is signed: -128 to 127                                                                                                  |
| PWM_PERIOD<br>_CALC_MODE | 8    | rw   | ICC PWM controller does not consider falling Dither Slope  0 <sub>B</sub> No disabling of threshold calculation  1 <sub>B</sub> Skip threshold calculation on falling dither |
| OLSG_WARN_<br>WINDOW     | 13:9 | rw   | OLSG Warning Detection Blanking Time  t OLWINDOW= ( <olsg_warn_window>+1) * 64 * 1/ fsys</olsg_warn_window>                                                                  |
| OLSG_WARN_<br>EN         | 14   | rw   | OLSG Warning Detection  0 <sub>B</sub> Disable warning  1 <sub>B</sub> Enable warning                                                                                        |

ARAM

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### 5.3.3.5 ICC PWM Frequency Controller Register

ICC PWM Frequency Controller Register

PERIOD Offset address: 0002<sub>H</sub>
ICC PWM Frequency Controller Register Value 0000<sub>H</sub>

| PW | /M_CTR | L_PAR | AM | LOW<br>_FRE<br>Q_R<br>ANG<br>E_EN | PEI | RIOD_I | EXP | 1 | 6 | 5 | PERIOD | ³<br>D_MAN7 | <br>1 | 0 |
|----|--------|-------|----|-----------------------------------|-----|--------|-----|---|---|---|--------|-------------|-------|---|
|    | rw     |       |    | rw                                |     | rw     |     |   |   |   | rv     | N           |       |   |

Field **Bits** Description Type PERIOD MANT 7:0 rw **Mantissa of PWM Target Frequency**  $t_{PWM}$  = <PERIOD\_MANT> \* 2^<PERIOD\_EXP> \*  $1/f_{sys}$ <PERIOD\_MANT> = 0 disables the ICC PWM Frequency Controller PERIOD\_EXP **Exponent of PWM Target Frequency** 10:8 rw  $t_{PWM} = \langle PERIOD\_MANT \rangle * 2^{PERIOD\_EXP} * 1/f_{sys}$ **Low PWM Frequency Range** LOW\_FREQ\_R 11 rw ANGE\_EN  $t_{PWM} = \langle PERID\_MANT \rangle * 8 * 2^{PERIOD\_EXP} * 1/f_{SVS}$ 0<sub>B</sub> Disabled 1<sub>B</sub> Enabled Control parameter ki of PWM Frequency Controller PWM\_CTRL\_P 15:12 rw

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### 5.3.3.6 ICC Integrator Limitation Register

ICC Integrator Limitation Register

INTEGRATOR\_LIMIT Offset address: 0003<sub>H</sub>
ICC Integrator Limitation Register Value 43FF<sub>H</sub>

 15
 14
 13
 12
 11
 10
 9
 8
 7
 6
 5
 4
 3
 2
 1
 0

Res
AUTO\_LIM\_VALUE\_ABS
LIM\_VALUE\_ABS

r rw rw

| Field                  | Bits  | Туре | Description                                                 |
|------------------------|-------|------|-------------------------------------------------------------|
| LIM_VALUE_A<br>BS      | 9:0   | rw   | Absolut Integrator Limit of ICC                             |
| AUTO_LIM_VA<br>LUE_ABS | 14:10 | rw   | Integrator Limit of ICC after a setpoint update (Autolimit) |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.3.7** Dither Clock Register

**Dither Period Configuration** 

Offset address: DITHER\_CLK\_DIV  $0004_{H}$ Dither Clock Register Value  $0000_{H}$ 15 DITH DITH ER\_S ER\_P **ETPO EXP MANT** WM INT\_S **SYNC** YNC \_EN ΕN rw

| Field                           | Bits  | Туре | Description                                                                                                       |
|---------------------------------|-------|------|-------------------------------------------------------------------------------------------------------------------|
| MANT                            | 9:0   | rw   | Mantissa of Dither Reference Clock $t_{\text{ref clk}} = (<\text{MANT}> * 2 < EXP>) * 1/f_{\text{sys}}$           |
| EXP                             | 13:10 | rw   | Exponent of Dither Reference Clock $t_{\text{ref\_clk}} = (<\text{MANT> * 2 }^{<\text{EXP>}}) * 1/f_{\text{sys}}$ |
| DITHER_PWM<br>_SYNC_EN          | 14    | rw   | Synchronization of Dither Period with PWM Period  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled                 |
| DITHER_SETP<br>OINT_SYNC_E<br>N | 15    | rw   | Synchronization of the Dither Period to a setpoint change  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled        |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.3.8** Dither Step Register

rw

Dither Amplitude Configuration

 DITHER\_STEP
 Offset address:
 0005<sub>H</sub>

 Dither Step Register
 Value
 0000<sub>H</sub>

 15
 14
 13
 12
 11
 10
 9
 8
 7
 6
 5
 4
 3
 2
 1
 0

 STEPS
 FLAT

rw

| Field | Bits | Туре | Description                                                                                                                              |
|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------|
| FLAT  | 7:0  | rw   | Number of flat Dither Reference Clocks tref_clk on top and bottom of the Dither waveform                                                 |
|       |      |      | $t_{flat} = \langle FLAT \rangle * t_{ref\_clk}$                                                                                         |
| STEPS | 15:8 | rw   | Number of Dither steps within a quarter Dither Period                                                                                    |
|       |      |      | $T_{\text{Dither}} = [4* () + 2 * ] * t_{ref_clk}$                                                                                       |
|       |      |      | / <sub>Dither</sub> = <steps>*<step_size> * 2 A / (2<sup>15</sup>-1)</step_size></steps>                                                 |
|       |      |      | NOTE: If <step_size> = 0, the dither overlay I Dither is disabled.</step_size>                                                           |
|       |      |      | NOTE: If $<$ STEPS $>$ = 0, the dither overlay $I_{Dither}$ is disabled and the dither period $T_{Dither}$ is determined by $<$ FLAT $>$ |
|       |      |      | NOTE: If $\langle STEPS \rangle = 0$ and $\langle FLAT \rangle = 0$ , the dither period $T_{Dither} = t_{ref_{clk}}$                     |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.3.9 Dither Control Register**

Dither Control Register

DITHER\_CTRLOffset address:0006HDither Control RegisterValue0000H

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| FAST_MEAS | DEE<br>P_DI<br>THE<br>R | Res | STEP_SIZE |
|-----------|-------------------------|-----|-----------|
| rw        | rw                      | r   | rw        |

| Field       | Bits  | Туре | Description                                                                                                                                                                         |
|-------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STEP_SIZE   | 11:0  | rw   | Size of Dither Steps resulting in a Dither Amplitude IDither  / Dither = <steps>* <step_size> * 2 A / (2<sup>15</sup>-1)</step_size></steps>                                        |
| DEEP_DITHER | 13    | rw   | Deep Dither Feature  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enabled                                                                                                                |
| FAST_MEAS   | 15:14 | rw   | Fast Measurement Feedback Period  00 <sub>B</sub> Dither Period  01 <sub>B</sub> Half of Dither Period (n_meas_sampe = 2)  10 <sub>B</sub> Quad of Dither Period (n_meas_sampe = 4) |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.3.10** Channel Configuration Register

**Channel Configuration Register** 

**CH\_CONFIG**Offset address: 0007<sub>H</sub>
Channel Configuration Register
Value 0003<sub>H</sub>

| 15    | 14    | 13                 | 12 | 11 | 10    | 9      | 8 | 7 | 6 | 5     | 4 | 3   | 2   | 1   | 0   |
|-------|-------|--------------------|----|----|-------|--------|---|---|---|-------|---|-----|-----|-----|-----|
| OFF_D | IAG_C | OC_<br>DIAG<br>_EN |    |    | OL_TH | _FIXED | ) |   |   | OL_TH |   | I_D | IAG | SLE | EWR |
| rw    | /h    | rwh                |    |    | r     | W      |   |   |   | rw    |   | r   | w   | r   | w   |

| Field       | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                              |
|-------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLEWR       | 1:0   | rw   | Channel Slew Rate                                                                                                                                                                                                                                                                                                        |
|             |       |      | 00 <sub>B</sub> 1.0 V/us<br>01 <sub>B</sub> 2.5 V/us<br>10 <sub>B</sub> 5.0 V/us<br>11 <sub>B</sub> 10.0 V/us                                                                                                                                                                                                            |
| <br>I_DIAG  | 3:2   | rw   | OFF-state Diagostic current                                                                                                                                                                                                                                                                                              |
| 55          |       |      | 00 <sub>B</sub> 80 uA<br>01 <sub>B</sub> 190 uA<br>10 <sub>B</sub> 720 uA<br>11 <sub>B</sub> 1250 uA                                                                                                                                                                                                                     |
| OL_TH       | 6:4   | rw   | Open Load Threshold relative to Setpoint                                                                                                                                                                                                                                                                                 |
|             |       |      | 000 <sub>B</sub> Disabled 001 <sub>B</sub> 1/8 of Current Setpoint 010 <sub>B</sub> 2/8 of Current Setpoint 011 <sub>B</sub> 3/8 of Current Setpoint 100 <sub>B</sub> 4/8 of Current Setpoint 101 <sub>B</sub> 5/8 of Current Setpoint 110 <sub>B</sub> 6/8 of Current Setpoint 111 <sub>B</sub> 7/8 of Current Setpoint |
| OL_TH_FIXED | 12:7  | rw   | Fixed Open Load Threshold  I OLTH = <ol_th_fixed> * 128 * 2000mA / (2^15 - 1)  I OLTH,parallel = <ol_th_fixed> * 128 * 4000mA / (2^15 - 1)</ol_th_fixed></ol_th_fixed>                                                                                                                                                   |
| OC_DIAG_EN  | 13    | rwh  | OC Diagnosis in OFF-state  0 <sub>B</sub> Disabled  1 <sub>B</sub> Enable Output Stage for t_OCon  t_OCon = [( <ton_mant>+1)*2^<exp>)] * 1/f<sub>SYS</sub>  NOTE: <ton_mant> is located in the TON register.  NOTE: <exp> is located in the DITHER_CLK_DIV register.</exp></ton_mant></exp></ton_mant>                   |
| OFF_DIAG_CH | 15:14 | rwh  | OFF-state Diagnosis Current Sources Control                                                                                                                                                                                                                                                                              |
|             |       |      | <ul> <li>00<sub>B</sub> OFF-state Diagnosis Enabled</li> <li>01<sub>B</sub> Low Side Current Source Enabled</li> <li>10<sub>B</sub> High Side Current Source Enabled</li> </ul>                                                                                                                                          |

### Six channel low-side solenoid driver IC



### Serial peripheral interface (SPI)

### (continued)

| Field | Bits | Туре | Description                                  |  |  |
|-------|------|------|----------------------------------------------|--|--|
|       |      |      | 11 <sub>B</sub> OFF-state Diagnosis Disabled |  |  |

### Six channel low-side solenoid driver IC



rw

Serial peripheral interface (SPI)

### **5.3.3.11** Channel Mode Register

Channel Mode Register: write access only possible in Config Mode

 MODE
 Offset address:
 000C<sub>H</sub>

 Channel Mode Register
 Value
 0000<sub>H</sub>

 15
 14
 13
 12
 11
 10
 9
 8
 7
 6
 5
 4
 3
 2
 1
 0

 Res
 CH\_MODE

| Field   | Bits | Туре | Description                                                                                                                                                                                                                                                            |
|---------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CH_MODE | 3:0  | rw   | Channel Operation Mode                                                                                                                                                                                                                                                 |
|         |      |      | 0 <sub>H</sub> Off 1 <sub>H</sub> ICC Current Control 2 <sub>H</sub> Direct Drive Mode via SPI on-time setting (TON register) 3 <sub>H</sub> Direct Drive via DRV0 pin 4 <sub>H</sub> Direct Drive via DRV1 pin C <sub>H</sub> Free running Measurement (2^16 samples) |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### 5.3.3.12 On-Time Register

Driver On-Time Configuration Register

**TON** Offset address:  $000D_H$  On-Time Register Value  $0000_H$ 

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

OLSG\_TIMEOUT TON\_MANT

rw rw

| Field       | Bits  | Туре | Description                                                                                                                    |
|-------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------|
| TON_MANT    | 9:0   | rw   | On-Time of Output stage in SPI Direct Drive Mode                                                                               |
|             |       |      | $t_{OCon} = [(+1)*2^)]*1/f_{sys}$                                                                                              |
|             |       |      | NOTE: For OC detection in OFF-state the maximum $t_{\rm on}$ period is 300ms and <ton_mant> must be different to 0.</ton_mant> |
|             |       |      | $t_{on} = (\langle TON\_MANT \rangle * 2^{\langle EXP \rangle}) * 1/f_{svs}$                                                   |
|             |       |      | NOTE: The Period is derived from the Dither Period (DITHER_CLK_DIV)                                                            |
|             |       |      | NOTE: <exp> is located in the DITHER_CLK_DIV register</exp>                                                                    |
| OLSG_TIMEOU | 15:10 | rw   | Time out period for OLSG detection                                                                                             |
| T           |       |      | $t_{OLSG\ TIMEOUT} = (OLSG\_TIMEOUT > *256 +255) *64 * 1/f_{SVS}$                                                              |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.3.13** ICC Integrator Threshold Control Register

ICC Integrator Threshold Control Register

r

CTRL\_INT\_THRESH
ICC Integrator Threshold Control Register

Value

0003<sub>H</sub>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Res

INT\_THRESH

rw

| Field      | Bits | Type | Description                                                                                             |
|------------|------|------|---------------------------------------------------------------------------------------------------------|
| INT_THRESH | 8:0  | rw   | ICC Integrator Threshold which determines the on-time of the PWM period                                 |
|            |      |      | NOTE: <int_thresh> is used as inital threshold value for the ICC PWM Frequency Controller.</int_thresh> |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.3.14** Feedback Duty Cycle Register

Duty Cycle Feedback Value Read Only Register

FB\_DC
Feedback Duty Cycle Register

Value

21
20
19
18
17
16

TO\_MANT

rh

TO\_MANT

rh

Chapter

TO\_MANT

TO\_MA

| Field   | Bits  | Туре | Description                                                                                               |
|---------|-------|------|-----------------------------------------------------------------------------------------------------------|
| TP_MANT | 10:0  | rh   | Period Mantissa                                                                                           |
|         |       |      | $T_{\text{meas}} = \langle \text{TP\_MANT} \rangle * 2^{<} \langle \text{EXP} \rangle * 1/f_{\text{sys}}$ |
|         |       |      | NOTE: <exp> is located in the FB_VBAT or FB_I_AVG register.</exp>                                         |
| TO_MANT | 21:11 | rh   | On-time Mantissa                                                                                          |
|         |       |      | $t_{ON} = *2^*1/f_{sys}$                                                                                  |
|         |       |      | DC= <to_mant>/<tp_mant></tp_mant></to_mant>                                                               |
|         |       |      | NOTE: <exp> is located in the FB_VBAT or FB_I_AVG register.</exp>                                         |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### 5.3.3.15 Feedback Average VBAT

Average Battery Voltage (VBAT) Feedback Register Read Only Register

FB\_VBAT Offset address: 0201<sub>H</sub>

Feedback Average VBAT Value 00 0000<sub>H</sub>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

EXP Res VBAT\_AVG\_MANT

**Bits Description** Field Type VBAT AVG MA rh Average Battery Voltage Mantissa 10:0 V<sub>BAT</sub> = 41.47V \* <VBAT\_AVG\_MANT>/<TP\_MANT> NOTE: <TP MANT> is located in the FB DC register **EXP** 15:12 rh **Measurement Exponent** rh DITHER\_QUAD 17:16 **Quad Dither Interval Counter** \_CNT 00<sub>B</sub> First Quad of Dither Period 01<sub>B</sub> Second Quad/First Half of Dither Period 10<sub>B</sub> Third Quad of Dither Period 11<sub>B</sub> Fourth Quad/Second Half of Dither Period rh **Dither Interval Counter** DITHER\_PERI 19:18 OD\_CNT 00<sub>B</sub> First Dither Period 01<sub>B</sub> Second Dither Period 10<sub>B</sub> Third Dither Period 11<sub>B</sub> Fourth Dither Period

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.3.16** Feedback Average Current

Average Current Feedback Value Read Only Register

FB\_I\_AVG

Feedback Average Current

Value

Value

21 20 19 18 17 16

Res

r

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

EXP

rh

| Field      | Bits  | Туре | Description                                                    |
|------------|-------|------|----------------------------------------------------------------|
| I_AVG_MANT | 11:0  | rh   | Signed Mantissa of Average Current Feedback (two's complement) |
|            |       |      | / avg = 4A * <i_avg_mant> / <tp_mant></tp_mant></i_avg_mant>   |
|            |       |      | NOTE: <tp_mant> is located in the FB_DC register</tp_mant>     |
| EXP        | 15:12 | rh   | Measurement Exponent                                           |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

#### Feedback Min/Max Current 5.3.3.17

Minimum/Maximum Current Feedback Register Read Only Register

Offset address: FB\_IMIN\_IMAX 0203<sub>H</sub>

Feedback Min/Max Current Value 00 0000<sub>H</sub>

18 17 Res **IMAX** rh

**IMAX IMIN** rh rh

| Field | Bits  | Туре | Description                                                          |
|-------|-------|------|----------------------------------------------------------------------|
| IMIN  | 9:0   | rh   | Signed Minimum Current of last measurement period (two's complement) |
|       |       |      | $I_{min} = *4A / (2^9-1)$                                            |
| IMAX  | 19:10 | rh   | Signed Maximum Current of last measurement period (two's complement) |
|       |       |      | / <sub>max</sub> = <imax>*4A / (2^9-1)</imax>                        |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

### **5.3.3.18** Feedback signed Current

Signed Average Current Measurement over free running period (2^16  $f_{sys}$  cycles) Read Only Register

Offset address: FB\_I\_AVG\_s16 0204<sub>H</sub> Feedback signed Current Value 00 0000<sub>H</sub> 16 I\_AV TIME\_STAM Res G\_s1 6 rh rh 0 I\_AVG\_s16

| Field      | Bits  | Туре | Description                                                                                |
|------------|-------|------|--------------------------------------------------------------------------------------------|
| I_AVG_s16  | 16:0  | rh   | Average Current Measurement over free running period (2^16 fsys cycles) - two's complement |
|            |       |      | $I_{avg16} = 4A^* < I_AVG_s16 > /(2^16-1)$                                                 |
| TIME_STAMP | 21:20 | rh   | Time Stamp for signed Average Current Measurement over free running period                 |

### Six channel low-side solenoid driver IC



Serial peripheral interface (SPI)

# **5.3.3.19** Feedback ICC Integrator Threshold

ICC PWM Frequency Controller Integrator Thershold Feedback Read Only Register

|    | FB_INT_THRESH Feedback ICC Integrator Threshold |    |    |    |    |                |                       |        |  | Offset address:<br>Value |    |    |                | 0205 <sub>H</sub><br>00 0180 <sub>H</sub> |    |  |
|----|-------------------------------------------------|----|----|----|----|----------------|-----------------------|--------|--|--------------------------|----|----|----------------|-------------------------------------------|----|--|
|    |                                                 |    |    |    |    |                |                       |        |  | 21                       | 20 | 19 | 18             | 17                                        | 16 |  |
|    |                                                 |    |    |    |    |                |                       |        |  |                          |    |    | <b>es</b><br>r |                                           |    |  |
| 15 | 14                                              | 13 | 12 | 11 | 10 | 9<br><b>IN</b> | <sup>8</sup><br>T_THR | TESH_V |  | 5                        | 4  | 3  | 2              | 1                                         | 0  |  |

| Field              | Bits | Туре | Description                                                        |
|--------------------|------|------|--------------------------------------------------------------------|
| INT_THRESH_<br>VAL | 15:0 | rh   | ICC PWM Frequency Controller Calculated Integrator Threshold Value |

### Six channel low-side solenoid driver IC

rh



Serial peripheral interface (SPI)

### 5.3.3.20 Feedback Min/Max PWM Period

Minimum and Maximum PWM Frequency Feedback of last Measurement period Read Only Register

FB\_PERIOD\_MIN\_MAX Offset address: 0206<sub>H</sub>

Feedback Min/Max PWM Period Value 00 0000<sub>H</sub>

|    |    |    |    |    |    |   |   |   |   | R  | es  |   | PM | 1AX |   |
|----|----|----|----|----|----|---|---|---|---|----|-----|---|----|-----|---|
|    |    |    |    |    |    |   |   |   |   |    | r   |   | r  | ·h  |   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4   | 3 | 2  | 1   | 0 |
|    |    | PM | AX |    |    |   |   |   |   | PM | 1IN |   |    |     |   |

| Field | Bits  | Туре | Description                                                                          |
|-------|-------|------|--------------------------------------------------------------------------------------|
| PMIN  | 9:0   | rh   | Minimum PWM period of last Measurement period                                        |
|       |       |      | $f_{\text{PWM}_{\text{min}}} = \langle \text{PMIN} \rangle * 256 * 1/f_{\text{sys}}$ |
| PMAX  | 19:10 | rh   | Maximum PWM period of last Measurement period                                        |
|       |       |      | $f_{\text{PWM}_{\text{max}}} = \langle \text{PMAX} \rangle * 256 * 1/f_{\text{sys}}$ |

# infineon

#### **Application information**

# 6 Application information

### 6.1 TDS\_Application information

The following application diagram shows how the IC is used in its environment.



Figure 26 Simplified Application Circuit

**Package dimensions** 

#### **Package dimensions** 7

#### **TDS\_Package dimensions** 7.1



Figure 27 **Package outlines** 

#### **Green Product**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with the government regulations the device is available as a Green Product. Green Products are RoHS compliant (Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

### Six channel low-side solenoid driver IC



**Revision history** 

# **Revision history**

| Revision       | Date       | Changes                                                                                                            |
|----------------|------------|--------------------------------------------------------------------------------------------------------------------|
| Datasheet v1.2 | 2022-02-01 | <ul><li>new Package Drawing Layout (no changes in dimensions)</li><li>changes in register "GLOBAL_DIAG2"</li></ul> |
| Datasheet v1.0 | 2020-11-20 | initial release                                                                                                    |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2022-02-01 Published by Infineon Technologies AG 81726 Munich, Germany

© 2022 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference IFX-ntz1491827137291

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.