# **Assignment 3**

#### Instructions

- For this homework, you may only use:
  - a) All of the components under Wiring
  - b) All of the components under Gates **EXCEPT** for **Controlled Buffer**, **Controlled Inverter**, **PLA**
  - c) All of the components under Plexers
  - d) All of the components under Arithmetic
  - e) All of the components under Memory **EXCEPT** for **ROM**, and **Random Generator**
  - f) You can use in-built Logisim components like Adder, Subtractor, MUX, etc
- Please label all inputs and outputs.
- Please form groups of two for this assignment.
- Write down your and your teammate's names and OS used in the comment section of your Canvas submission.
- Download your .circ file once done and upload that file on Canvas.
- Assignment 3 will be a total of 100 points.
- Good luck!

You have been provided a Register File circuit in the starting circuit. The **only outputs** of the register file that you are allowed to use are A\_Out and B\_Out.

Starter file: (Download it first, then open it on Logisim)

Mac: <u>Link</u> Windows: Link

#### CPU.circ (100 points)

Build a 16-bit single cycle CPU (with a 4-bit opcode) that can implement the given instructions.

#### **Instruction Format**

Our CPU will be using fixed length instructions. Our CPU will also have two types of instruction formats: R-type and I-type. In R-type instructions both operands come from registers. In I-type instructions, the first operand comes from a register and the second will be contained within the instruction.

### R-Type

| Name   | Bits    | Description                                                   |
|--------|---------|---------------------------------------------------------------|
| OpCode | 15 - 12 | Determines what operation should be performed                 |
| С      | 11 - 8  | The destination register. The C in $Reg_C = Reg_A OP Reg_B$   |
| А      | 7 - 4   | The first source register. The A in $Reg_C = Reg_A OP Reg_B$  |
| В      | 3 - 0   | The second source register. The B in $Reg_C = Reg_A OP Reg_B$ |

## I-Type

| Name      | Bits    | Description                                                                       |
|-----------|---------|-----------------------------------------------------------------------------------|
| OpCode    | 15 - 12 | Determines what operation should be performed                                     |
| С         | 11 - 8  | The destination register. The C in $Reg_C = Reg_A OP Imm$                         |
| А         | 7 - 4   | The first source register. The A in $Reg_C = Reg_A OP Imm$                        |
| Immediate | 3 - 0   | The second source register. The Imm in Reg <sub>c</sub> = Reg <sub>A</sub> OP Imm |

### Instructions

| Operation | Encoding (The value in the OpCodeField) | Description                                            |
|-----------|-----------------------------------------|--------------------------------------------------------|
| NOPx      | 0000                                    | Do nothing                                             |
| STOP      | 0001                                    | The CPU ceases execution                               |
| ADDRx     | 0010                                    | Reg <sub>C</sub> = Reg <sub>A</sub> + Reg <sub>B</sub> |
| SUBRx     | 0011                                    | Reg <sub>C</sub> = Reg <sub>A</sub> - Reg <sub>B</sub> |

| ANDRx   | 0100 | Reg <sub>C</sub> = Reg <sub>A</sub> AND Reg <sub>B</sub> |
|---------|------|----------------------------------------------------------|
| ORRx    | 0101 | Reg <sub>C</sub> = Reg <sub>A</sub> OR Reg <sub>B</sub>  |
| XORRx   | 0110 | Reg <sub>C</sub> = Reg <sub>A</sub> XOR Reg <sub>B</sub> |
| ADDIx   | 0111 | Reg <sub>C</sub> = Reg <sub>A</sub> +Immediate           |
| SUBIx   | 1000 | Reg <sub>C</sub> = Reg <sub>A</sub> - Immediate          |
| ANDIx   | 1001 | Reg <sub>C</sub> = Reg <sub>A</sub> AND Immediate        |
| ORIx    | 1010 | Reg <sub>C</sub> = Reg <sub>A</sub> OR Immediate         |
| XORI    | 1011 | Reg <sub>C</sub> = Reg <sub>A</sub> XOR Immediate        |
| NEGATEX | 1100 | Reg <sub>C</sub> = -Reg <sub>A</sub>                     |
| NOTx    | 1101 | Reg <sub>C</sub> = NOT Reg <sub>A</sub>                  |
| MOVEx   | 1110 | Reg <sub>C</sub> = Reg <sub>A</sub>                      |
| LOADx   | 1111 | Reg <sub>c</sub> = Immediate                             |

## Inputs

| Pin         | Size (in bits) | Explanation                                                                                         |
|-------------|----------------|-----------------------------------------------------------------------------------------------------|
| Instruction | 16             | The instruction located at Instruction_Address                                                      |
| Clkln       | 1              | The Clock. Connect this to the clock ports of your registers/flip-flops. Do nothing else with this. |

# Outputs

| Pin                     | Size (in bits) | Explanation                                                              |
|-------------------------|----------------|--------------------------------------------------------------------------|
| Instruction_Address_Out | 5              | The address of the instruction you want to execute                       |
| Reg0-15                 | 4              | The values in the register file. This has already been connected for you |

### **CPU Components**

Your CPU should have

- A Program Counter (PC)
  - This stores and keeps track of what instruction you are on
  - o Your PC will increment by 2 for each clock cycle.
- Instruction Decoder
  - This is a bunch of combinational logic that sets the control signals inside of your CPU
- Register File
  - A bunch of registers as well as ways to specify which ones you want. This has already been created for you.
  - The only outputs of the register file that you are allowed to use are A\_Out and B\_Out.

### The Example Program

| Instruction                                                   | Meaning                                                  | Result                                 |
|---------------------------------------------------------------|----------------------------------------------------------|----------------------------------------|
| LOAD REG <sub>0</sub> , 3 x                                   | Reg <sub>0</sub> = 3                                     | Reg <sub>0</sub> = <b>3</b>            |
| LOAD REG <sub>1</sub> ,6 x                                    | Reg <sub>1</sub> = 6                                     | Reg <sub>1</sub> = <b>6</b>            |
| NOPx                                                          | Do Nothing                                               | No Change                              |
| MOVE REG <sub>2</sub> , Reg1                                  | Reg <sub>2</sub> = Reg <sub>1</sub>                      | Reg <sub>2</sub> = <b>6</b>            |
| ANDR REG <sub>3</sub> , REG <sub>0</sub> , REG <sub>1</sub>   | REG <sub>3</sub> = REG <sub>0</sub> AND REG <sub>1</sub> | REG <sub>3</sub> = 3 & 6 = <b>2</b>    |
| ANDI REG <sub>4</sub> , REG <sub>3</sub> ,3                   | REG <sub>4</sub> = REG <sub>3</sub> AND 3                | REG <sub>4</sub> = 2 & 3= <b>2</b>     |
| ORR REG <sub>5</sub> , Reg <sub>2</sub> , REG <sub>0</sub>    | REG <sub>5</sub> = Reg <sub>2</sub> OR REG <sub>0</sub>  | REG <sub>5</sub> = 6  3 = <b>7</b>     |
| ORI REG <sub>6</sub> , Reg <sub>3</sub> , 12                  | REG <sub>6</sub> = Reg <sub>3</sub> OR 12                | REG <sub>6</sub> = 2 OR 12 = <b>14</b> |
| XORR REG <sub>7</sub> , Reg <sub>2</sub> , REG <sub>0</sub> x | REG <sub>7</sub> = Reg <sub>2</sub> XOR REG <sub>0</sub> | REG <sub>7</sub> = 6 ^ 3 = <b>5</b>    |
| XORI REG <sub>8</sub> , Reg <sub>6</sub> , 15                 | REG <sub>8</sub> = Reg <sub>6</sub> XOR 15               | REG <sub>8</sub> =14 ^15 = <b>1</b>    |
| NEG REG <sub>9</sub> , REG <sub>3</sub>                       | REG <sub>9</sub> = -REG <sub>3</sub>                     | REG <sub>9</sub> = <b>-2</b>           |
| ADDR REG <sub>10</sub> , Reg <sub>7</sub> , REG <sub>7</sub>  | $REG_{10} = Reg_7 + REG_7$                               | REG <sub>10</sub> = 5 + 5 = <b>10</b>  |

The test program is just an **example program**. Your CPU should function on **any program** given to it.