

## **DUAL H-BRIDGE MOTOR DRIVER**

Check for Samples: DRV8833

#### **FEATURES**

- Dual-H-Bridge Current-Control Motor Driver
  - Capable of Driving Two DC Motors or One Stepper Motor
  - Low MOSFET On-Resistance: HS + LS 360 m $\Omega$
- Output Current 1.5-A RMS, 2-A Peak per H-Bridge (at V<sub>M</sub> = 5 V, 25°C)
- Outputs Can Be Paralleled for 3-A RMS, 4-A Peak
- Wide Power Supply Voltage Range: 2.7 V – 10.8 V

- PWM Winding Current Regulation/Limiting
- · Thermally Enhanced Surface Mount Package

#### **APPLICATIONS**

- Battery-Powered Toys
- POS Printers
- Video Security Cameras
- Office Automation Machines
- Gaming Machines
- Robotics

#### **DESCRIPTION**

The DRV8833 provides a dual bridge motor driver solution for toys, printers, and other mechatronic applications.

The device has two H-bridge drivers, and can drive two DC brush motors, a bipolar stepper motor, solenoids, or other inductive loads.

The output driver block of each H-bridge consists of N-channel power MOSFET's configured as an H-bridge to drive the motor windings. Each H-bridge includes circuitry to regulate or limit the winding current.

With proper PCB design, each H-bridge of the DRV8833 is capable of driving up to 1.5-A RMS (or DC) continuously, at 25°C with a VM supply of 5 V. It can support peak currents of up to 2 A per bridge. Current capability is reduced slightly at lower VM voltages.

Internal shutdown functions with a fault output pin are provided for over current protection, short circuit protection, under voltage lockout and overtemperature. A low-power sleep mode is also provided.

The DRV8833 is packaged in a 16-pin HTSSOP or QFN package with PowerPAD™ (Eco-friendly: RoHS & no Sb/Br).

#### ORDERING INFORMATION(1)

| PACKAGE <sup>(2)</sup>    |              | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING |  |
|---------------------------|--------------|--------------------------|---------------------|--|
| DowerDADIM (LITECOD) DIMD | Reel of 2000 | DRV8833PWPR              | DD\/0022            |  |
| PowerPAD™ (HTSSOP) - PWP  | Tube of 90   | DRV8833PWP               | DRV8833             |  |
| Davis DADIM (OFNI) DIV    | Reel of 3000 | DRV8833RTYR              | DDV/0022            |  |
| PowerPAD™ (QFN) - RTY     | Reel of 250  | DRV8833RTYT              | DRV8833             |  |

<sup>(1)</sup> For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



### **DEVICE INFORMATION**

#### **Functional Block Diagram**





#### **Table 1. TERMINAL FUNCTIONS**

| NAME      | E PIN PIN (PWP) (RTY) I/O <sup>(1)</sup> DE |    | DESCRIPTION   | EXTERNAL COMPONENTS OR CONNECTIONS                                     |                                                                                                                       |
|-----------|---------------------------------------------|----|---------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| POWER AND | GROUND                                      |    |               |                                                                        |                                                                                                                       |
| GND       | 13 11 PPAD - Device ground                  |    | Device ground | Both the GND pin and device<br>PowerPAD must be connected to<br>ground |                                                                                                                       |
| VM        | 12                                          | 10 | -             | Device power supply                                                    | Connect to motor supply. A 10-µF (minimum) ceramic bypass capacitor to GND is recommended.                            |
| VINT      | 14                                          | 12 | -             | Internal supply bypass                                                 | Bypass to GND with 2.2-µF, 6.3-V capacitor                                                                            |
| VCP       | 11                                          | 9  | Ю             | High-side gate drive voltage                                           | Connect a 0.01-µF, 16-V (minimum) X7R ceramic capacitor to VM                                                         |
| CONTROL   |                                             |    |               |                                                                        |                                                                                                                       |
| AIN1      | 16                                          | 14 | 1             | Bridge A input 1                                                       | Logic input controls state of AOUT1. Internal pulldown.                                                               |
| AIN2      | 15                                          | 13 | 1             | Bridge A input 2                                                       | Logic input controls state of AOUT2. Internal pulldown.                                                               |
| BIN1      | 9                                           | 7  | 1             | Bridge B input 1                                                       | Logic input controls state of BOUT1. Internal pulldown.                                                               |
| BIN2      | 10                                          | 8  | I             | Bridge B input 2                                                       | Logic input controls state of BOUT2. Internal pulldown.                                                               |
| nSLEEP    | 1                                           | 15 | I             | Sleep mode input                                                       | Logic high to enable device, logic low to enter low-power sleep mode and reset all internal logic. Internal pulldown. |
| STATUS    |                                             |    |               |                                                                        |                                                                                                                       |
| nFAULT    | 8                                           | 6  | OD            | Fault output                                                           | Logic low when in fault condition (overtemp, overcurrent)                                                             |
| OUTPUT    |                                             |    |               |                                                                        |                                                                                                                       |
| AISEN     | 3                                           | 1  | Ю             | Bridge A ground / Isense                                               | Connect to current sense resistor for bridge A, or GND if current control not needed                                  |
| BISEN     | 6                                           | 4  | Ю             | Bridge B ground / Isense                                               | Connect to current sense resistor for<br>bridge B, or GND if current control not<br>needed                            |
| AOUT1     | 2                                           | 16 | 0             | Bridge A output 1                                                      |                                                                                                                       |
| AOUT2     | 4                                           | 2  | 0             | Bridge A output 2                                                      | Connect to motor winding A                                                                                            |
| BOUT1     | 7                                           | 5  | 0             | Bridge B output 1                                                      | Connect to motor winding P                                                                                            |
| BOUT2     | 5                                           | 3  | 0             | Bridge B output 2                                                      | Connect to motor winding B                                                                                            |

<sup>(1)</sup> Directions: I = input, O = output, OZ = tri-state output, OD = open-drain output, IO = input/output



#### PWP PACKAGE (TOP VIEW)



# RTY PACKAGE (TOP VIEW)





#### **ABSOLUTE MAXIMUM RATINGS**(1)(2)

|                  |                                      | VALUE              | UNIT |
|------------------|--------------------------------------|--------------------|------|
| VM               | Power supply voltage range           | -0.3 to 11.8       | V    |
|                  | Digital input pin voltage range      | –0.5 to 7          | V    |
|                  | xISEN pin voltage                    | -0.3 to 0.5        | V    |
|                  | Peak motor drive output current      | Internally limited | Α    |
| TJ               | Operating junction temperature range | -40 to 150         | °C   |
| T <sub>stg</sub> | Storage temperature range            | -60 to 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                  | THERMAL METRIC                                              | PWP     | RTY     | LIMITO   |
|------------------|-------------------------------------------------------------|---------|---------|----------|
|                  | THERMAL METRIC                                              | 16 PINS | 16 PINS | UNITS    |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(1)</sup>       | 40.5    | 37.2    |          |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (2)               | 32.9    | 34.3    |          |
| $\theta_{JB}$    | Junction-to-board thermal resistance (3)                    | 28.8    | 15.3    | °C // // |
| Ψлт              | Junction-to-top characterization parameter <sup>(4)</sup>   | 0.6     | 0.3     | °C/W     |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(5)</sup> | 11.5    | 15.4    |          |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (6)            | 4.8     | 3.5     |          |

<sup>(1)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

#### RECOMMENDED OPERATING CONDITIONS

 $T_A = 25$ °C (unless otherwise noted)

|                  |                                                    | BAILI | NOM MAY | LIMIT |
|------------------|----------------------------------------------------|-------|---------|-------|
|                  |                                                    | MIN   | NOM MAX | UNIT  |
| $V_{M}$          | Motor power supply voltage range <sup>(1)</sup>    | 2.7   | 10.8    | V     |
| $V_{DIGIN}$      | Digital input pin voltage range                    | -0.3  | 5.75    | V     |
| I <sub>OUT</sub> | Continuous RMS or DC output current per bridge (2) |       | 1.5     | Α     |

<sup>(1)</sup> Note that  $R_{DS(ON)}$  increases and maximum output current is reduced at VM supply voltages below 5 V.

Product Folder Link(s): DRV8833

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(3)</sup> The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

<sup>(4)</sup> The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

<sup>(5)</sup> The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

<sup>(6)</sup> The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(2)</sup>  $V_M = 5 \text{ V}$ , power dissipation and thermal limits must be observed.



#### **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C (unless otherwise noted)

|                   | PARAMETER                          | TEST CONDITIONS                                                                           | MIN | TYP  | MAX | UNIT |
|-------------------|------------------------------------|-------------------------------------------------------------------------------------------|-----|------|-----|------|
| POWER S           | SUPPLY                             |                                                                                           |     |      |     |      |
| $I_{VM}$          | VM operating supply current        | V <sub>M</sub> = 5 V, xIN1 = 0 V, xIN2 = 0 V                                              |     | 1.7  | 3   | mA   |
| $I_{VMQ}$         | VM sleep mode supply current       | V <sub>M</sub> = 5 V                                                                      |     | 1.6  | 2.5 | μA   |
| V <sub>UVLO</sub> | VM undervoltage lockout voltage    | V <sub>M</sub> falling                                                                    |     |      | 2.6 | V    |
| V <sub>HYS</sub>  | VM undervoltage lockout hysteresis |                                                                                           |     | 90   |     | mV   |
| LOGIC-LE          | VEL INPUTS                         | 1                                                                                         |     |      |     |      |
|                   |                                    | nSLEEP                                                                                    |     |      | 0.5 |      |
| $V_{IL}$          | Input low voltage                  | All other pins                                                                            |     |      | 0.7 | V    |
|                   |                                    | nSLEEP                                                                                    | 2.5 |      |     |      |
| $V_{IH}$          | Input high voltage                 | All other pins                                                                            | 2   |      |     | V    |
| V <sub>HYS</sub>  | Input hysteresis                   | · ·                                                                                       |     | 0.4  |     | V    |
| 1110              |                                    | nSLEEP                                                                                    |     | 500  |     |      |
| $R_{PD}$          | Input pull-down resistance         | All except nSLEEP                                                                         |     | 150  |     | kΩ   |
| I <sub>IL</sub>   | Input low current                  | VIN = 0                                                                                   |     |      | 1   | μA   |
| , <u>_</u>        |                                    | VIN = 3.3 V, nSLEEP                                                                       |     | 6.6  | 13  |      |
| I <sub>IH</sub>   | Input high current                 | VIN = 3.3 V, all except nSLEEP                                                            |     | 16.5 | 33  | μΑ   |
| t <sub>DEG</sub>  | Input deglitch time                |                                                                                           |     | 450  |     | ns   |
|                   | OUTPUT (OPEN-DRAIN OUTPUT)         |                                                                                           |     |      |     |      |
| V <sub>OL</sub>   | Output low voltage                 | I <sub>O</sub> = 5 mA                                                                     |     |      | 0.5 | V    |
| I <sub>OH</sub>   | Output high leakage current        | V <sub>O</sub> = 3.3 V                                                                    |     |      | 1   | μΑ   |
| H-BRIDGE          |                                    |                                                                                           |     |      |     | •    |
|                   |                                    | $V_{M} = 5 \text{ V}, I_{O} = 500 \text{ mA}, T_{J} = 25^{\circ}\text{C}$                 |     | 200  |     |      |
|                   |                                    | V <sub>M</sub> = 5 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 85°C                      |     |      | 325 |      |
|                   | HS FET on resistance               | $V_{M} = 2.7 \text{ V, I}_{O} = 500 \text{ mA, T}_{J} = 25^{\circ}\text{C}$               |     | 250  |     |      |
|                   |                                    | $V_{\rm M} = 2.7 \text{ V, } I_{\rm O} = 500 \text{ mA, } T_{\rm J} = 85^{\circ}\text{C}$ |     |      | 350 |      |
| $R_{DS(ON)}$      |                                    | V <sub>M</sub> = 5 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 25°C                      |     | 160  |     | mΩ   |
|                   |                                    | $V_{M} = 5 \text{ V}, I_{O} = 500 \text{ mA}, T_{J} = 85^{\circ}\text{C}$                 |     |      | 275 |      |
|                   | LS FET on resistance               | V <sub>M</sub> = 2.7 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 25°C                    |     | 200  |     |      |
|                   |                                    | $V_{\rm M} = 2.7 \text{ V, } I_{\rm O} = 500 \text{ mA, } T_{\rm J} = 85^{\circ}\text{C}$ |     |      | 300 |      |
| I <sub>OFF</sub>  | Off-state leakage current          | V <sub>M</sub> = 5 V, T <sub>J</sub> = 25°C, V <sub>OUT</sub> = 0 V                       | -1  |      | 1   | μA   |
| MOTOR D           | <u> </u>                           |                                                                                           |     |      |     |      |
| f <sub>PWM</sub>  | Current control PWM frequency      | Internal PWM frequency                                                                    |     | 50   |     | kHz  |
| t <sub>R</sub>    | Rise time                          | $V_{M} = 5 \text{ V}, 16 \Omega \text{ to GND}, 10\% \text{ to } 90\% \text{ V}_{M}$      |     | 180  |     | ns   |
| t <sub>F</sub>    | Fall time                          | $V_{M} = 5 \text{ V}, 16 \Omega \text{ to GND}, 10\% \text{ to } 90\% \text{ V}_{M}$      |     | 160  |     | ns   |
| t <sub>PROP</sub> | Propagation delay INx to OUTx      | V <sub>M</sub> = 5 V                                                                      |     | 1.1  |     | μs   |
| DEAD              | Dead time <sup>(1)</sup>           | V <sub>M</sub> = 5 V                                                                      |     | 450  |     | ns   |
|                   | TION CIRCUITS                      | · ···                                                                                     |     |      |     |      |
| ОСР               | Overcurrent protection trip level  |                                                                                           | 2   | 3.3  |     | Α    |
| DEG               | OCP Deglitch time                  |                                                                                           |     | 2.25 |     | μs   |
| OCP               | Overcurrent protection period      |                                                                                           |     | 1.35 |     | ms   |
| t <sub>TSD</sub>  | Thermal shutdown temperature       | Die temperature                                                                           | 150 | 160  | 180 | °C   |

<sup>(1)</sup> Internal dead time. External implementation is not necessary.

Submit Documentation Feedback

Copyright © 2011, Texas Instruments Incorporated



## **ELECTRICAL CHARACTERISTICS (continued)**

 $T_A = 25$ °C (unless otherwise noted)

| PARAMETER          |                             | TEST CONDITIONS                     | MIN | TYP  | MAX | UNIT |
|--------------------|-----------------------------|-------------------------------------|-----|------|-----|------|
| CURREN             | T CONTROL                   |                                     |     |      |     |      |
| V <sub>TRIP</sub>  | xISEN trip voltage          |                                     | 160 | 200  | 240 | mV   |
| t <sub>BLANK</sub> | Current sense blanking time |                                     |     | 3.75 |     | μs   |
| SLEEP M            | IODE                        |                                     |     |      | ·   |      |
| t <sub>WAKE</sub>  | Startup time                | nSLEEP inactive high to H-bridge on |     |      | 1   | ms   |

Product Folder Link(s): DRV8833



#### **FUNCTIONAL DESCRIPTION**

#### **PWM Motor Drivers**

DRV8833 contains two identical H-bridge motor drivers with current-control PWM circuitry. A block diagram of the circuitry is shown below:



**Figure 1. Motor Control Circuitry** 

#### **Bridge Control and Decay Modes**

The AIN1 and AIN2 input pins control the state of the AOUT1 and AOUT2 outputs; similarly, the BIN1 and BIN2 input pins control the state of the BOUT1 and BOUT2 outputs. Table 2 shows the logic.

xIN1 xIN2 xOUT1 xOUT2 **FUNCTION** Coast/fast 0 0 Ζ Ζ decay 0 1 L Н Reverse 0 Н Forward Brake/slow L 1 1

Table 2. H-Bridge Logic

The inputs can also be used for PWM control of the motor speed. When controlling a winding with PWM, when the drive current is interrupted, the inductive nature of the motor requires that the current must continue to flow. This is called recirculation current. To handle this recirculation current, the H-bridge can operate in two different states, fast decay or slow decay. In fast decay mode, the H-bridge is disabled and recirculation current flows through the body diodes; in slow decay, the motor winding is shorted.

To PWM using fast decay, the PWM signal is applied to one xIN pin while the other is held low; to use slow decay, one xIN pin is held high.

**Table 3. PWM Control of Motor Speed** 

| xIN1 | xIN2                      | FUNCTION                |  |  |
|------|---------------------------|-------------------------|--|--|
| PWM  | WM 0 Forward PWM, fast do |                         |  |  |
| 1    | PWM                       | Forward PWM, slow decay |  |  |
| 0    | PWM                       | Reverse PWM, fast decay |  |  |
| PWM  | 1                         | Reverse PWM, slow decay |  |  |

Submit Documentation Feedback



Figure 2 shows the current paths in different drive and decay modes.



Figure 2. Decay Modes

#### **Current Control**

The current through the motor windings may be limited, or controlled, by a fixed-frequency PWM current regulation, or current chopping. For DC motors, current control is used to limit the start-up and stall current of the motor. For stepper motors, current control is often used at all times.

When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding. If the current reaches the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle. Note that immediately after the current is enabled, the voltage on the xISEN pin is ignored for a fixed period of time before enabling the current sense circuitry. This blanking time is fixed at  $3.75~\mu s$ . This blanking time also sets the minimum on time of the PWM when operating in current chopping mode.

The PWM chopping current is set by a comparator which compares the voltage across a current sense resistor connected to the xISEN pins with a reference voltage. The reference voltage is fixed at 200 mV.

The chopping current is calculated in Equation 1.

$$I_{CHOP} = \frac{200 \, mV}{R_{ISENSE}} \tag{1}$$

#### Example:

If a 1- $\Omega$  sense resistor is used, the chopping current will be 200 mV/1  $\Omega$  = 200 mA.

Once the chopping current threshold is reached, the H-bridge switches to slow decay mode. Winding current is re-circulated by enabling both of the low-side FETs in the bridge. This state is held until the beginning of the next fixed-frequency PWM cycle.

Note that if current control is not needed, the xISEN pins should be connected directly to ground.

Submit Documentation Feedback



#### **nSLEEP Operation**

Driving nSLEEP low will put the device into a low power sleep state. In this state, the H-bridges are disabled, the gate drive charge pump is stopped, all internal logic is reset, and all internal clocks are stopped. All inputs are ignored until nSLEEP returns inactive high. When returning from sleep mode, some time (up to 1 ms) needs to pass before the motor driver becomes fully operational. To make the board design simple, the nSLEEP can be pulled up to the supply (VM). It is recommended to use a pullup resistor when this is done. This resistor limits the current to the input in case VM is higher than 6.5 V. Internally, the nSLEEP pin has a 500-k $\Omega$  resistor to GND. It also has a clamping zener diode that clamps the voltage at the pin at 6.5 V. Currents greater than 250  $\mu$ A can cause damage to the input structure. Hence the recommended pullup resistor would be between 20 k $\Omega$  and 75 k $\Omega$ .

#### **Protection Circuits**

The DRV8833 is fully protected against undervoltage, overcurrent and overtemperature events.

#### **Overcurrent Protection (OCP)**

An analog current limit circuit on each FET limits the current through the FET by limiting the gate drive. If this analog current limit persists for longer than the OCP deglitch time, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. The driver will be re-enabled after the OCP retry period (t<sub>OCP</sub>) has passed. nFAULT becomes high again at this time. If the fault condition is still present, the cycle repeats. If the fault is no longer present, normal operation resumes and nFAULT remains deasserted. Please note that only the H-bridge in which the OCP is detected will be disabled while the other bridge will function normally.

Overcurrent conditions are detected independently on both high and low side devices; i.e., a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. Note that overcurrent protection does not use the current sense circuitry used for PWM current control, so functions even without presence of the xISEN resistors.

#### Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. Once the die temperature has fallen to a safe level operation will automatically resume.

#### **Undervoltage Lockout (UVLO)**

If at any time the voltage on the VM pin falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled, and all internal logic will be reset. Operation will resume when VM rises above the UVLO threshold. nFAULT is driven low in the event of an undervoltage condition.

Product Folder Link(s): DRV8833



#### **APPLICATIONS INFORMATION**

#### **Parallel Mode**

The two H-bridges in the DRV8833 can be connected in parallel for double the current of a single H-bridge. The internal dead time in the DRV8833 prevents any risk of cross-conduction (shoot-through) between the two bridges due to timing differences between the two bridges. The drawing below shows the connections.



Figure 3. Parallel Mode

Copyright © 2011, Texas Instruments Incorporated

Submit Documentation Feedback



#### THERMAL INFORMATION

#### **Maximum Output Current**

In actual operation, the maximum output current achievable with a motor driver is a function of die temperature. This in turn is greatly affected by ambient temperature and PCB design. Basically, the maximum motor current will be the amount of current that results in a power dissipation level that, along with the thermal resistance of the package and PCB, keeps the die at a low enough temperature to stay out of thermal shutdown.

The dissipation ratings given in the datasheet can be used as a guide to calculate the approximate maximum power dissipation that can be expected to be possible without entering thermal shutdown for several different PCB constructions. However, for accurate data, the actual PCB design must be analyzed via measurement or thermal simulation.

#### **Thermal Protection**

The DRV8833 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 150°C, the device will be disabled until the temperature drops by 45°C.

Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

#### **Power Dissipation**

Power dissipation in the DRV8833 is dominated by the DC power dissipated in the output FET resistance, or RDS(ON). There is additional power dissipated due to PWM switching losses, which are dependent on PWM frequency, rise and fall times, and VM supply voltages. These switching losses are typically on the order of 10% to 30% of the DC power dissipation.

The DC power dissipation of one H-bridge can be roughly estimated by Equation 2.

$$P_{TOT} = (HS - R_{DS(ON)} \bullet I_{OUT(RMS)}^{2}) + (LS - R_{DS(ON)} \bullet I_{OUT(RMS)}^{2})$$

$$(2)$$

where  $P_{TOT}$  is the total power dissipation, HS -  $R_{DS(ON)}$  is the resistance of the high side FET, LS -  $R_{DS(ON)}$  is the resistance of the low side FET, and  $I_{OUT(RMS)}$  is the RMS output current being applied to the motor.

Note that  $R_{DS(ON)}$  increases with temperature, so as the device heats, the power dissipation increases. This must be taken into consideration when sizing the heatsink.

#### Heatsinking

The PowerPAD™ package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to TI application report SLMA002, " PowerPAD™ Thermally Enhanced Package" and TI application brief SLMA004, " PowerPAD™ Made Easy", available at www.ti.com.

In general, the more copper area that can be provided, the more power can be dissipated.

Submit Documentation Feedback





26-Sep-2011

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| DRV8833PWP       | ACTIVE     | HTSSOP       | PWP                | 16   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| DRV8833PWPR      | ACTIVE     | HTSSOP       | PWP                | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| DRV8833RTYR      | ACTIVE     | QFN          | RTY                | 16   | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| DRV8833RTYT      | ACTIVE     | QFN          | RTY                | 16   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

1-Dec-2011 www.ti.com

#### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8833PWPR | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV8833RTYR | QFN             | RTY                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| DRV8833RTYT | QFN             | RTY                | 16 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 1-Dec-2011



\*All dimensions are nominal

| 7 till dillitorionomo di o mominidi |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| DRV8833PWPR                         | HTSSOP       | PWP             | 16   | 2000 | 346.0       | 346.0      | 29.0        |
| DRV8833RTYR                         | QFN          | RTY             | 16   | 3000 | 346.0       | 346.0      | 29.0        |
| DRV8833RTYT                         | QFN          | RTY             | 16   | 250  | 210.0       | 185.0      | 35.0        |

PWP (R-PDSO-G16)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G16) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD $^{\text{TM}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-6/Y 10/11

NOTE: A. All linear dimensions are in millimeters

🛕 Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G16)

### PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



RTY (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-220.



## RTY (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

## RTY (S-PWQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products | Applications |
|----------|--------------|
|----------|--------------|

Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security

Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID <u>www.ti-rfid.com</u>
OMAP Mobile Processors www.ti.com/omap

Wireless Connectivity www.ti.com/wirelessconnectivity

TI E2E Community Home Page e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated