# 计算机组成 — MIPS汇编 (可参考后附指令集)

## 第1题

## ❖ 填空

- (a) 将10进制数35转换为8位二进制数是 \_\_\_\_\_
- (b) 将二进制数00010101转换为16进制数是 \_\_\_\_
- (c) 将10进制数-35转换为8位二进制补码是 \_\_\_\_\_
- (d) 将8进制数 204 转换为10进制数是 \_\_\_\_\_
- (e) 请判断以下两个补码表示的二进制数做二进制加法后是否溢出: \_\_

# 01101110

#### 00011010

- (f) 对8位16进制数0x88做符号扩展成16位数是: 0x\_\_\_\_\_\_
- (g) 下列代码段存储在内存中,起始地址为 0x00012344,分支指令执行后PC 的两个可能的值分别是: 0x\_\_\_\_\_\_ 和 0x\_\_\_\_\_\_。同时,请在注释位置用伪代码形式对每条指令做出描述。

| loop: | lw   | \$t0, 0(\$a0) | # |  |
|-------|------|---------------|---|--|
|       | addi | \$a0, \$a0, 4 | # |  |
|       | andi | \$t1, \$t0, 1 | # |  |
|       | begz | \$t1, loop    | # |  |

# 第2题

## ❖ 将下列汇编语言指令翻译成机器语言代码,以16进制表示

| loop: | addu    | \$a0, \$0, \$t0     | # |  |
|-------|---------|---------------------|---|--|
|       | ori     | <b>\$v0, \$0, 4</b> | # |  |
|       | syscall |                     | # |  |
|       | addi    | \$t0, \$t0, -1      | # |  |
|       | bnez    | \$t0, loop          | # |  |
|       | andi    | \$s0, \$s7, 0xffc0  | # |  |
|       | or      | \$a0, \$t7, \$s0    | # |  |
|       | sb      | \$a0, 4(\$s6)       | # |  |
|       | srl     | \$s7, \$s7, 4       | # |  |

## 第3题

❖ 写一个MIPS汇编程序,要求对内存以 "example100" 为标签(label)的数据段中前100个字(words)的数据求和,并将结果存入紧跟在这100个字之后的内存中。

## 第4题

❖ 写一段MIPS汇编语言代码,将内存中"SRC"标签开始的100个字的一块数据转移到内存中另一块以"DEST"标签开始的空间中。

## 第5题

❖ 写一个MIPS函数ABS,通过\$a0传入一个32位整数,将这个数的绝对值存回\$a0。再写一段主程序,调用两次ABS并输出结果,每次传给ABS的数不同。

## 第6题

## 第7题

❖ 写一个函数,从\$a0,\$a1,和\$a2中接受传递过来的3个32位整数,按 从小到大排序后存回\$a0-\$a2。

#### 附录A

## **Integer Instruction Set**

Add:

add Rd, Rs, Rt

# RF[Rd] = RF[Rs] + RF[Rt]

Op-Code Rs Rt Rd Function Code
000000sssstttttddddd00000100000

Add contents of Reg.File[Rs] to Reg.File[Rt] and store result in Reg.File[Rd]. If overflow occurs in the two's complement number system, an exception is generated.

Add Immediate:

addi Rt, Rs, Imm

#RF[Rt] = RF[Rs] + Imm

Op-Code Rs Rt Imm
001000sssstttttiiiiiiiiiiiiiiiiiiii

Add contents of Reg.File[Rs] to sign extended Imm value, store result in Reg.File [Rt]. If overflow occurs in the two's complement number system, an exception is generated.

Add Immediate Unsigned:

addiu Rt, Rs, Imm

#RF[Rt] = RF[Rs] + Imm

Op-Code Rs Rt Imm

001001ssssstttttiiiiiiiiiiiiiiiiiiiiiii

Add contents of Reg.File[Rs] to sign extended Imm value, store result in Reg.File[Rt]. No overflow exception is generated.

Add Unsigned:

addu Rd, Rs, Rt

# RF[Rd] = RF[Rs] + RF[Rt]

Op-Code Rs Rt Rd Function Code
000000sssstttttddddd00000100001

Add contents of Reg.File[Rs] to Reg.File[Rt] and store result in Reg.File [Rd]. No overflow exception is generated.



#### 附录A (续1)

And:

and Rd, Rs, Rt

# RF[Rd] = RF[Rs] AND RF[Rt]

| Op-Code | Rs    | Rt    | Rd    |       | Function Code |
|---------|-------|-------|-------|-------|---------------|
| 000000  | sssss | ttttt | ddddd | 00000 | 100100        |
|         |       |       |       |       |               |

Bitwise logically AND contents of Register File[Rs] with Reg.File[Rt] and store result in Reg.File[Rd].

And Immediate:

andi Rt, Rs, Imm

# RF[Rt] = RF[Rs] AND Imm

| Op-Code | R   | is . |    | Rt  |    |    |   | 1  | mr | n  |    |   |   |    | _ |
|---------|-----|------|----|-----|----|----|---|----|----|----|----|---|---|----|---|
| 001100  | sss | sss  | tt | ttt | ii | ii | i | ii | i  | ii | ii | i | i | ij | - |
|         |     |      |    |     |    |    |   |    |    |    |    |   |   |    | _ |

Bitwise logically AND contents of Reg.File[Rs] wih zero-extended Imm value and store result in Reg.File[Rt].

#### Branch Instructions

The immediate field contains a signed 16-bit value specifying the number of words away from the current program counter address to the location symbolically specified by the label. Since MIPS uses byte addressing, this word offset value in the immediate field is shifted left by two bits and added to the current contents of the program counter when a branch is taken. The SPIM assembler generates the offset from the address of the branch instruction. Whereas the assembler for an actual MIPS processor will generate the offset from the address of the instruction following the branch instruction since the program counter will have already been incremented by the time the branch instruction is executed.

Branch if Equal:

Beq Rs, Rt, Label # If (RF[Rs] == RF[Rt]) then PC = PC + Imm << 2

| 000100sssstttttiiiiiiiiiiiiiiiiii | Op-Code | Rs    | Rt    |       | Imm    |        |
|-----------------------------------|---------|-------|-------|-------|--------|--------|
|                                   | 000100  | sssss | ttttt | iiiii | iiiiii | iiiiii |

If Reg.File[Rs] is equal to Reg.File[Rt] then branch to label.



#### 附录A(续2)

Branch if Greater Than or Equal to Zero:

bgez Rs, Label

# If  $(RF[Rs] \ge RF[0])$  then PC = PC + Imm << 2

Op-Code Rs code Imm
000001ssss000001iiiiiiiiiiiiiiiiiiiii

If Reg.File[Rs] is greater than or equal to zero, then branch to label.

Branch if Greater Than or Equal to Zero and Link:

bgezal Rs, Label



If Reg.File[Rs] is greater than or equal to zero, then save the return address in Reg.File[\$rs] and branch to label. (Used to make conditional function calls)

Branch if Greater Than Zero:

bgtz Rs, Label

# If 
$$(RF[Rs] > RF[0])$$
 then  $PC = PC + Imm << 2$ 

Op-Code Rs Rt Imm
000111ssss00000iiiiiiiiiiiiiiiii

If Reg.File[Rs] is greater than zero, then branch to label.

Branch if Less Than or Equal to Zero:

blez Rs, Label

# If 
$$(RF[Rs] \le RF[0])$$
 then  $PC = PC + Imm \le 2$ 

Op-Code Rs Rt Imm
000110ssss00000iiiiiiiiiiiiiiiiii

If Reg.File[Rs] is less than or equal to zero, then branch to label.

#### 附录A(续3)

Branch if Less Than Zero and Link:

bltzal Rs, Label

# If RF[Rs] < RF[0] then {RF[\$ra] = PC;

PC = PC + Imm << 2

Op-Code Rs code Imm

000001sssss10000iiiiiiiiiiiiiiiiiii

If Reg.File[Rs] is less than zero then save the return address in Reg.File[\$rs] and branch to label.

Branch if Less Than Zero:

bltz Rs, Label

# If RF[Rs] < RF[0] then PC = PC + Imm<< 2

If Reg.File[Rs] is less than zero then branch to label.

Branch if Not Equal:

bne Rs, Rt, Label

# If RF[Rs] != RF[Rt] then PC = PC + Imm << 2

Op-Code Rs Rt Imm

000101ssssstttttiiiiiiiiiiiiiiiiiiiii

If Reg.File[Rs] is not equal to Reg.File[Rt] then branch to label.

Divide:

div Rs, Rt

# Low = Quotient (RF[Rs] / RF[Rt]) # High = Remainder (RF[Rs] / RF[Rt])

Op-Code Rs Rt Function Code 0000000ssssttttt000000000011010

Divide the contents of Reg.File[Rs] by Reg.File[Rt]. Store the quotient in the LOW register, and store the remainder in the HIGH register. The sign of the quotient will be negative if the operands are of opposite signs. The sign of the remainder will be the same as the sign of the numerator, Reg.File[Rs]. No overflow exception occurs under any circumstances. It is the programmer's responsibility to test if the divisor is zero before executing this instruction, because the results are undefined when the divisor is zero. For some implementations of the MIPS architecture, it takes 38 clock cycles to execute the divide instruction.



#### 附录A (续4)

Divide Unsigned: divu Rs, Rt

# Low = Quotient ( RF[Rs] / RF[Rt] ) # High = Remainder ( RF[Rs] / RF[Rt] )



Divide the contents of Reg.File[Rs] by Reg.File[Rt], treating both operands as unsigned values. Store the quotient in the LOW register, and store the remainder in the HIGH register. The quotient and remainder will always be positive values. No overflow exception occurs under any circumstances. It is the programmer's responsibility to test if the divisor is zero before executing this instruction, because the results are undefined when the divisor is zero. For some implementations of the MIPS architecture, it takes 38 clock cycles to execute the divide instruction.

Jump:

j Label

# PC = PC(31:28) | Imm<< 2

| Op-Code |     |   |    |               |   |   |   |   | I             | mn | n |   |   |               |   |   |   |   |   |   |   |   |   |   |   |
|---------|-----|---|----|---------------|---|---|---|---|---------------|----|---|---|---|---------------|---|---|---|---|---|---|---|---|---|---|---|
| 000010  | )i; | i | ii | i             | i | i | i | i | i             | i  | i | i | i | i             | i | i | i | i | i | i | i | i | i | i | ŀ |
|         |     |   |    | $\overline{}$ |   |   |   |   | $\overline{}$ |    |   |   |   | $\overline{}$ |   |   |   |   |   |   |   |   |   |   | _ |

Load the PC with an address formed by concatenating the first 4-bits of the current PC with the value in the 26-bit immediate field shifted left 2-bits.

Jump and Link: (Use this instructions to make function calls.

 $jal \quad Label \qquad \qquad \#RF[\$ra] = PC; \ PC = PC(31:28) \mid Imm \le 2$ 



Save the current value of the Program Counter (PC) in Reg.File[\$ra], and load the PC with an address formed by concatenating the first 4-bits of the current PC with the value in the 26-bit immediate field shifted left 2-bits.



#### 附录A(续5)

Jump and Link Register: (Use this instructions to make function calls.

jalr Rd, Rs

# RF[Rd] = PC; PC = RF[Rs]

 Op-Code
 Rs
 Rd
 \*Function Code

 000000ssss0000ddddd0000001001

Save the current value of the Program Counter (PC) in Reg.File[Rd] and load the PC with the address that is in Reg.File[Rs]. A programmer must insure a valid address has been loaded into Reg.File[Rs] before executing this instruction.

Jump Register: (Use this instructions to return from a function call.)

jr Rs

# PC = RF[Rs]

Load the PC with an the address that is in Reg.File[Rs].

Load Byte:

lb Rt, offset(Rs)

# RF[Rt] = Mem[RF[Rs] + Offset]

Op-Code Rs Rt Offset

100000sssstttttiiiiiiiiiiiiiiiiiiii

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. An 8-bit byte is read from memory at the effective address, sign extended and loaded into Reg.File[Rt].

Load Byte Unsigned:

lbu Rt, offset(Rs)

# RF[Rt] = Mem[RF[Rs] + Offset]

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. An 8-bit byte is read from memory at the effective address, zero extended and loaded into Reg.File[Rt].



#### 附录A (续6)

Load Halfword:

lh Rt, offset(Rs) # RF[Rt] = Mem[RF[Rs] + Offset]



The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. A 16-bit half word is read from memory at the effective address, sign extended and loaded into Reg.File[Rt]. If the effective address is an odd number, an address error exception occurs.

Load Halfword Unsigned:

lhu Rt, offset(Rs) # RF[Rt] = Mem[RF[Rs] + Offset]

| Op-Code | Rs    | Rt    |       | Offset |        |
|---------|-------|-------|-------|--------|--------|
| 100101  | sssss | ttttt | iiiii | iiiiii | iiiiii |
| •       |       |       |       |        |        |

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. A 16-bit half word is read from memory at the effective address, zero extended and loaded into Reg.File[Rt]. If the effective address is an odd number, an address error exception occurs.

Load Upper Immediate: (This instruction in conjunction with an OR immediate instruction is used to implement the Load Address pseudo instruction - la Label)

lui Rt, Imm  $\# RF[Rt] = Imm << 16 \mid 0x0000$ 



The 16-bit immediate value is shifted left 16-bits concatenated with 16 zeros and loaded into Reg.File[Rt].

#### 附录A(续7)

Load Word:

lw Rt, offset(Rs)

#RF[Rt] = Mem[RF[Rs] + Offset]

Op-Code Rs Rt Offset

100011ssssstttttiiiiiiiiiiiiiiiiiiii

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. A 32-bit word is read from memory at the effective address and loaded into Reg.File[Rt]. If the least two significant bits of the effective address are not zero, an address error exception occurs. There are four bytes in a word, so word addresses must be binary numbers that are a multiple of four, otherwise an address error exception occurs.

Load Word Left:

lwl Rt, offset(Rs)

# RF[Rt] = Mem[RF[Rs] + Offset]

| Op-Code | , 1 | Rs  |   | Rt   |    |    |   |   | Of | fset | t |    |   |   |   |   |
|---------|-----|-----|---|------|----|----|---|---|----|------|---|----|---|---|---|---|
| 100010  | SS  | sss | t | tttt | ii | ii | i | i | ij | i    | i | ii | i | i | i | i |
|         |     |     |   |      | 1  |    |   |   |    |      |   |    |   |   |   | _ |

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective byte address. From one to four bytes will be loaded left justified into Reg.File[Rt] beginning with the effective byte address then it proceeds toward a lower order byte in memory, until it reaches the lowest order byte of the word in memory. This instruction can be used in combination with the LWR instruction to load a register with four consecutive bytes from memory, when the bytes cross a boundary between two words.

Load Word Right:

lwr Rt, offset(Rs)

# RF[Rt] = Mem[RF[Rs] + Offset]



The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective byte address. From one to four bytes will be loaded right justified into Reg.File[Rt] beginning with the effective byte address then it proceeds toward a higher order byte in memory, until it reaches the high order byte of the word in memory. This instruction can be used in combination with the LWL instruction to load a register with four consecutive bytes from memory, when the bytes cross a boundary between two words.



#### 附录A(续8)

Move From High:

mfhi Rd # RF[Rd] = HIGH

Load Reg.File[Rd] with a copy of the value currently in special register HIGH.

Move From Low:

mflo Rd #RF[Rd] = LOW

Load Reg.File[Rd] with a copy of the value currently in special register LOW.

Move to High:

mthi Rs # HIGH = RF[Rs]

 Op-Code
 Rs
 Function Code

 000000ssss0000000000000000000000

Load special register HIGH with a copy of the value currently in Reg.File[Rs].

Move to Low:

mtlo Rs # LOW = RF[Rs]

 Op-Code
 Rs
 Function Code

 000000ssss000000000000000000010011

Load special register LOW with a copy of the value currently in Reg.File[Rs].



#### 附录A(续9)

Multiply:

mult Rs, Rt

# High |Low = RF[Rs] \* RF[Rt]

| Op-Code | Rs    | Rt    |       |       | Function Code |
|---------|-------|-------|-------|-------|---------------|
| 000000  | sssss | ttttt | 00000 | 00000 | 011000        |
|         |       |       |       |       |               |

Multiply the contents of Reg.File[Rs] by Reg.File[Rt] and store the lower 32-bits of the product in the LOW register, and store the upper 32-bits of the product in the HIGH register. The two operands are treated as two's complement numbers, the 64-bit product is negative if the signs of the two operands are different. No overflow exception occurs under any circumstances. For some implementations of the MIPS architecture it takes 32 clock cycles to execute the multiply instruction.

Multiply Unsigned:

multu Rs, Rt

# High |Low = RF[Rs] \* RF[Rt]

| Op-Code |    | Rs  |   | R  | t |   |    |    |   |   |   |   |   |   | Func | tio | n C | ode |
|---------|----|-----|---|----|---|---|----|----|---|---|---|---|---|---|------|-----|-----|-----|
| 000000  | ss | sss | t | tt | t | t | 00 | 00 | 0 | 0 | 0 | 0 | 0 | 0 | 01   | 1   | 0   | 01  |
|         |    |     |   |    |   |   |    |    |   |   |   |   |   |   |      |     |     |     |

Multiply the contents of Reg.File[Rs] by Reg.File[Rt] and store the lower 32-bits of the product in the LOW register, and store the upper 32-bits of the product in the HIGH register. The two operands are treated as unsigned positive values. No overflow exception occurs under any circumstances. For some implementations of the MIPS architecture it takes 32 clock cycles to execute the multiply instruction.

NOR:

nor Rd, Rs, Rt

# RF[Rd] = RF[Rs] NOR RF[Rt]

Op-Code Rs Rt Rd Function Code 000000sssstttttddddd00000100111

Bit wise logically NOR contents of Register File[Rs] with Reg.File[Rt] and store result in Reg.File[Rd].



#### 附录A (续10)

OR:

or Rd, Rs, Rt

# RF[Rd] = RF[Rs] OR RF[Rt]

| Op-Code | Rs   | Rt   | Rd    |       | Function Code |
|---------|------|------|-------|-------|---------------|
| 00000s  | ssss | tttt | ddddd | 00000 | 100101        |

Bit wise logically OR contents of Register File[Rs] with Reg.File[Rt] and store result in Reg.File[Rd].

OR Immediate:

ori Rt, Rs, Imm

#RF[Rt] = RF[Rs] OR Imm

Bit wise logically OR contents of Reg.File[Rs] wih zero extended Imm value and store result in Reg.File[Rt].

Store Byte:

sb Rt, offset(Rs)

# Mem[RF[Rs] + Offset] = RF[Rt]

Op-Code Rs Rt Offset

101000sssstttttiiiiiiiiiiiiiiiiiiiiiiii

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. The least significant 8-bit byte in Reg.File[Rt] are stored in memory at the effective address.

Store Halfword:

sh Rt, offset(Rs)

# Mem[RF[Rs] + Offset] = RF[Rt]

Op-Code Rs Rt Offset

101001ssssstttttiiiiiiiiiiiiiiiiiiiiiii

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. The least significant 16-bits in Reg.File[Rt] are stored in memory at the effective address. If the effective address is an odd number, then an address error exception occurs.



#### 附录A (续11)

Shift Left Logical:

sll Rd, Rt, sa

# RF[Rd] = RF[Rt] << sa

The contents of Reg.File[Rt] are shifted left sa-bits & the result is stored in Reg.File[Rd].

Shift Left Logical Variable:

sllv Rd, Rt, Rs # RF[Rd]

 $\# RF[Rd] = RF[Rt] \iff RF[Rs]$  amount

The contents of Reg.File[Rt] are shifted left by the number of bits specified by the low order 5-bits of Reg.File[Rs], and the result is stored in Reg.File[Rd].

Set on Less Than: (Used in branch macro instructions)

slt Rd, Rs, Rt # if (RF[Rs]  $\leq$  RF[Rt]) then RF[Rd] = 1 else RF[Rd] = 0

Op-Code Rs Rt Rd Function Code 000000sssstttttddddd00000101010

If the contents of Reg.File[Rs] are less than the contents of Reg.File[Rt], then Reg.File[Rd] is set to one, otherwise Reg.File[Rd] is set to zero; assuming the two's complement number system representation.

Set on Less Than Immediate: (Used in branch macro instructions)

slti Rt, Rs, Imm # if (RF[Rs] < Imm) then RF[Rt] = 1 else RF[Rt] = 0

Op-Code Rs Rt Imm
001010sssstttttiiiiiiiiiiiiiiiiiiiii

If the contents of Reg.File[Rs] are less than the sign-extended immediate value then Reg.File[Rt] is set to one, otherwise Reg.File[Rt] is set to zero; assuming the two's complement number system representation.



#### 附录A(续12)

Set on Less Than Immediate Unsigned: (Used in branch macro instructions)

sltiu Rt, Rs, Imm # if (RF[Rs] < Imm) then RF[Rt] = 1 else RF[Rt] = 0

| 001011ssssstttttiiiiiiiiiiiiiiiii | Op-Code | Rs              | Rt    |       | Imm    |        |
|-----------------------------------|---------|-----------------|-------|-------|--------|--------|
|                                   | 001011  | .ss <b>ss</b> s | ttttt | iiiii | iiiiii | iiiiii |

If the contents of Reg.File[Rs] are less than the sign-extended immediate value, then Reg.File[Rt] is set to one, otherwise Reg.File[Rt] is set to zero; assuming an unsigned number representation (only positive values).

Set on Less Than Unsigned: (Used in branch macroinstructions) Sltu Rd, Rs, Rt # if (RF[Rs]  $\leq$  RF[Rt] ) then RF[Rd] =1 else RF[Rd] = 0

| 000000sss | ssttttt | ddddd | 00000 | 101010 |
|-----------|---------|-------|-------|--------|

If the contents of Reg.File[Rs] are less than the contents of Reg.File[Rt], then Reg.File[Rd] is set to one, otherwise Reg.File[Rd] is set to zero; assuming an unsigned number representation (only positive values).

#### Shift Right Arithmetic:

Rd, Rd, Rt, Rt, RF

| Op-Code |      | Rt     | Rd    | sa    | Function Code |
|---------|------|--------|-------|-------|---------------|
| 000000  | 0000 | 0ttttt | ddddd | 00000 | 000011        |

The contents of Reg.File[Rt] are shifted right sa-bits, sign-extending the high order bits, and the result is stored in Reg.File[Rd].

#### Shift Right Arithmetic Variable:

 $\operatorname{srav} \operatorname{Rd}, \operatorname{Rt}, \operatorname{Rs} \#\operatorname{RF}[\operatorname{Rd}] = \operatorname{RF}[\operatorname{Rt}] >> \operatorname{RF}[\operatorname{Rs}] \operatorname{amount}$ 

| Op-Code | Rs    | Rt   | Rd    |       | Function Code |
|---------|-------|------|-------|-------|---------------|
| 000000  | sssss | tttt | ddddd | 00000 | 000111        |

The contents of Reg.File[Rt] are shifted right, sign-extending the high order bits, by the number of bits specified by the low order 5-bits of Reg.File[Rs], and the result is stored in Reg.File[Rd].



#### 附录A (续13)

Shift Right Logical:

srl Rd, Rt, sa

# RF[Rd] = RF[Rt] >> sa

| Op-Code |    |     | Rt   | Rd              | sa   | Function Code |
|---------|----|-----|------|-----------------|------|---------------|
| 000000  | 00 | 000 | tttt | t <b>dddd</b> d | 0000 | 000010        |
|         |    |     |      |                 |      |               |

The contents of Reg.File[Rt] are shifted right sa-bits, inserting zeros into the high order bits, the result is stored in Reg.File[Rd].

Shift Right Logical Variable:

srlv Rd, Rt, Rs

# RF[Rd] = RF[Rt] >> RF[Rs] amount

| Op-Code | Rs    | Rt    | Rd    |       | Function Code |
|---------|-------|-------|-------|-------|---------------|
| 000000  | sssss | ttttt | ddddd | 00000 | 000110        |
|         |       |       |       |       |               |

The contents of Reg.File[Rt] are shifted right, inserting zeros into the high order bits, by the number of bits specified by the low order 5-bits of Reg.File[Rs], and the result is stored in Reg.File[Rd].

Subtract:

sub Rd, Rs, Rt

# RF[Rd] = RF[Rs] - RF[Rt]

| Op-Code | Rs    | Rt    | Rd    |       | Function Code |
|---------|-------|-------|-------|-------|---------------|
| 000000  | sssss | ttttt | ddddd | 00000 | 100010        |
|         |       |       |       |       |               |

Subtract contents of Reg.File[Rt] from Reg.File[Rs] and store result in Reg.File[Rd]. If overflow occurs in the two's complement number system, an exception is generated.

Subtract Unsigned:

subu Rd, Rs, Rt

# RF[Rd] = RF[Rs] - RF[Rt]



Subtract contents of Reg.File[Rt] from Reg.File[Rs] and store result in Reg.File[Rd]. No overflow exception is generated.

#### 附录A (续14)

Store Word:

sw Rt, offset(Rs) # Mem[RF[Rs] + Offset] = RF[Rt]

| Op-Code | Rs    | Rt   |       | Offset |        |
|---------|-------|------|-------|--------|--------|
| 101011  | sssss | tttt | iiiii | iiiiii | iiiiii |

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. The contents of Reg.File[Rt] are stored in memory at the effective address. If the least two significant bits of the effective address are not zero, an address error exception occurs. There are four bytes in a word, so word addresses must be binary numbers that are a multiple of four, otherwise an address error exception occurs.

Store Word Left:

swl Rt, offset(Rs) # Mem[RF[Rs] + Offset] = RF[Rt]

| Op-Code | Rs    | Rt    |       | Offset |        |
|---------|-------|-------|-------|--------|--------|
| 101010  | sssss | ttttt | iiiii | iiiiii | iiiiii |
|         |       |       |       |        |        |

The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. From one to four bytes will be stored left justified into memory beginning with the most significant byte in Reg.File[Rt], then it proceeds toward a lower order byte in memory, until it reaches the lowest order byte of the word in memory. This instruction can be used in combination with the SWR instruction, to store the contents of a register into four consecutive bytes of memory, when the bytes cross a boundary between two words.

Store Word Right:

swr Rt, offset(Rs) # Mem[RF[Rs] + Offset] = RF[Rt]



The 16-bit offset is sign extended and added to Reg.File[Rs] to form an effective address. From one to four bytes will be stored right justified into memory beginning with the least significant byte in Reg.File[Rt], then it proceeds toward a higher order byte in memory, until it reaches the highest order byte of the word in memory. This instruction can be used in combination with the SWL instruction, to store the contents of a register into four consecutive bytes of memory, when the bytes cross a boundary between two words.

## 附录A (续15)

System Call: (Used to call system services to perform I/O)

syscall

Op-Code Function Code
00000000000000000000000001100

A user program exception is generated.

Exclusive OR:

xor Rd, Rs, Rt # RF[Rd] = RF[Rs] XOR RF[Rt]

Op-Code Rs Rt Rd Function Code 000000sssstttttddddd00000100110

Bit wise logically Exclusive-OR contents of Register File[Rs] with Reg.File[Rt] and store result in Reg.File[Rd].

Exclusive OR Immediate:

xori Rt, Rs, Imm # RF[Rt] = RF[Rs] XOR Imm

Bit wise logically Exclusive-OR contents of Reg.File[Rs] with zero extended Imm value and store result in Reg.File[Rt]



#### 附录B

## **Macro Instructions**

| Name                            | Actual Code                   | Space/Time         |
|---------------------------------|-------------------------------|--------------------|
| Absolute Value:                 |                               |                    |
| abs Rd, Rs                      | addu Rd, \$0, Rs              | 3/3                |
|                                 | bgez Rs, 1                    |                    |
|                                 | sub Rd, \$0, Rs               |                    |
| Branch if Equal to Zero:        |                               |                    |
| beqz Rs, Label                  | beq Rs, \$0, Label            | 1/1                |
| Branch if Greater than or       | Equal:                        |                    |
| bge Rs, Rt, Label               | slt \$at, Rs, Rt              | 2/2                |
|                                 | beq \$at, \$0, Label          |                    |
| If Reg.File[Rs] > = Reg.Fil     |                               |                    |
|                                 | resented in the two's complem | ent number system. |
| Branch if Greater than or       | Equal Unsigned                |                    |
| bgeu Rs, Rt, Label              | sltu \$at, Rs, Rt             | 2/2                |
|                                 | beq \$at, \$0, Label          |                    |
| If $Reg.File[Rs] \ge = Reg.Fil$ | e[Rt] branch to Label         |                    |
| Used to compare addresses (     | (unsigned values).            |                    |
| Branch if Greater Than:         |                               |                    |
| bgt Rs, Rt, Label               | slt \$at, Rt, Rs              | 2/2                |
|                                 | bne \$at, \$0, Label          |                    |
| If Reg.File[Rs] > Reg.File      | [Rt] branch to Label          |                    |
| Used to compare values repr     | esented in the two's complem  | ent number system. |
| Branch if Greater Than U        | nsigned:                      |                    |
| bgtu Rs, Rt, Label              | sltu \$at, Rt, Rs             | 2/2                |
|                                 | bne \$at, \$0, Label          |                    |
| If Reg.File[Rs] > Reg.File      | [Rt] branch to Label          |                    |
| Used to compare addresses (     | unsigned values).             |                    |
| Branch if Less Than or Eq       | ual:                          |                    |
| ble Rs, Rt, Label               | slt \$at, Rt, Rs              | 2/2                |
|                                 | beq \$at, \$0, Label          |                    |
| If $Reg.File[Rs] \le Reg.Fil$   | e[Rt] branch to Label         |                    |
| Used to compare values repr     | esented in the two's complem  | ent number system. |



## 附录B (续1)

Branch if Less Than or Equal Unsigned: 2/2 bleu Rs, Rt, Label sltu \$at, Rt, Rs beq \$at, \$0, Label If Reg.File[Rs] <= Reg.File[Rt] branch to Label Used to compare addresses (unsigned values). Branch if Less Than: blt Rs, Rt, Label slt \$at, Rs, Rt 2/2 bne \$at, \$0, Label If Reg.File[Rs] < Reg.File[Rt] branch to Label Used to compare values represented in the two's complement number system Branch if Less Than Unsigned: sltu \$at, Rs, Rt bltu Rs, Rt, Label 2/2 bne \$at, \$0, Label If Reg.File[Rs] < Reg.File[Rt] branch to Label Used to compare addresses (unsigned values). Branch if Not Equal to Zero: bne Rs, \$0, Label 1/1 Rs, Label bnez Branch Unconditional Label 1/1 bgez \$0, Label Divide: div Rd, Rs, Rt bne Rt, \$0, ok 4/41 break \$0 ok: div Rs, Rt mflo Rd Divide Unsigned: divu Rd, Rs, Rt bne Rt, \$0, ok 4/41 break \$0 divu Rs, Rt ok: mflo Rd Load Address: lui \$at, Upper 16-bits of Label 2/2 la Rd, Label ori Rd, \$at, Lower 16-bits of Label Used to initialize pointers.

Load Immediate:

li Rd, value lui \$at, Upper 16-bits of value 2/2 ori Rd, \$at, Lower 16-bits of value

Initialize registers with negative constants and values greater than 32767.



#### 附录B (续2)

Load Immediate: 1/1 li Rd, value ori Rt. \$0, value Initialize registers with positive constants less than 32768. Move: addu Rd, \$0, Rs move Rd, Rs 1/1 mul Rd, Rs, Rt 2/33 mult Rs. Rt mflo Rd Multiply (with overflow exception): 7/37 mulo Rd, Rs, Rt mult Rs. Rt mfhi \$at mflo Rd sra Rd, Rd, 31 beq \$at, Rd, ok break \$0 ok: mflo Rd Multiply Unsigned (with overflow exception): multu Rs, Řt 5/35 mulou Rd, Rs, Rt mfhi \$at beq \$at, \$0, ok break \$0 ok: mflo Rd Negate: sub Rd, \$0, Rs neg Rd, Rs 1/1 Two's complement negation. An exception is generated when there is an attempt to negate the most negative value: 2,147,483,648. Negate Unsigned: negu Rd, Rs subu Rd, \$0, Rs 1/1 Nop: or \$0, \$0, \$0 1/1 nop Used to solve problems with hazards in the pipeline. Not: Rd. Rs nor Rd, Rs, \$0 1/1 not A bit-wise Boolean complement. Remainder: rem Rd, Rs, Rt bne Rt, \$0, 8 4/40 break \$0 div Rs. Rt

mfhi Rd



## 附录B (续3)

| Remainder Unsigned:<br>remu Rd, Rs, Rt   | bne Rt, \$0, ok<br>break \$0<br>ok: divu Rs, Rt<br>mfhi Rd                               | 4/4 |
|------------------------------------------|------------------------------------------------------------------------------------------|-----|
| Rotate Left Variable:<br>rol Rd, Rs, Rt  | subu \$at, \$0, Rt<br>srlv \$at, Rs, \$at<br>sllv Rd, Rs, Rt<br>or Rd, Rd, \$at          | 4/4 |
| The lower 5-bits in Rt sp                | pecifys the shift amount.                                                                |     |
| Rotate Right Variable:<br>ror Rd, Rs, Rt | subu \$at, \$0, Rt<br>sllv \$at, Rs, \$at<br>srlv Rd, Rs, Rt<br>or Rd, Rd, \$at          | 4/4 |
| Rotate Left Constant:<br>rol Rd, Rs, sa  | srl \$at, Rs, 32-sa<br>sll Rd, Rs, sa<br>or Rd, Rd, \$at                                 | 3/3 |
| Rotate Right Constant                    |                                                                                          |     |
| ror Rd, Rs, sa                           | sll \$at, Rs, 32-sa<br>srl Rd, Rs, sa<br>or Rd, Rd, \$at                                 | 3/3 |
| Set if Equal:                            | 52 254, 254, 241                                                                         |     |
| seq Rd, Rs, Rt                           | beq Rt, Rs, yes<br>ori Rd, \$0, 0<br>beq \$0, \$0, skip<br>yes: ori Rd, \$0, 1<br>skip:  | 4/4 |
| Set if Greater Than or                   |                                                                                          |     |
| sge Rd, Rs, Rt                           | bne Rt, Rs, yes<br>ori Rd, \$0, 1<br>beq \$0, \$0, skip<br>yes: slt Rd, Rt, Rs<br>skip:  | 4/4 |
| Set if Greater Than or                   |                                                                                          |     |
| sgeu Rd, Rs, Rt                          | bne Rt, Rs, yes<br>ori Rd, \$0, 1<br>beq \$0, \$0, skip<br>yes: sltu Rd, Rt, Rs<br>skip: | 4/4 |



## 附录B (续4)

| Set if Greater Than:                         | A D I D D                         | 1/1 |
|----------------------------------------------|-----------------------------------|-----|
| sgt Rd, Rs, Rt                               | slt Rd, Rt, Rs                    | 1/1 |
| Seat 18 Community Theoretical                | -1-                               |     |
| Set if Greater Than Unsign                   |                                   | 1/1 |
| sgtu Rd, Rs, Rt                              | sltu Rd, Rt, Rs                   | 1/1 |
| Sat if I are Than an Famale                  |                                   |     |
| Set if Less Than or Equal:<br>sle Rd, Rs, Rt | bne Rt, Rs, yes                   | 4/4 |
| sie Ku, Ks, Kt                               |                                   | 4/4 |
|                                              | ori Rd, \$0, 1                    |     |
|                                              | beq \$0, \$0, skip                |     |
| yes:                                         |                                   |     |
| skip:<br>Set if Less Than or Equal U         |                                   |     |
|                                              |                                   | 4/4 |
| sleu Rd, Rs, Rt                              | bne Rt, Rs, yes                   | 4/4 |
|                                              | ori Rd, \$0, 1                    |     |
|                                              | beq \$0, \$0, skip                |     |
|                                              | sltu Rd, Rs, Rt                   |     |
| skip:                                        |                                   |     |
| Set if Not Equal:                            | has Dr. Da vos                    | 4/4 |
| sne Rd, Rs, Rt                               | beq Rt, Rs, yes<br>ori Rd, \$0, 1 | 4/4 |
|                                              |                                   |     |
|                                              | beq \$0, \$0, skip                |     |
|                                              | ori Rd, \$0, 0                    |     |
| skip:                                        |                                   |     |
| Unaligned Load Halfword                      |                                   |     |
| ulh Rd, 3(Rs)                                | lb Rd, 4(Rs)                      | 4/4 |
|                                              | lbu \$at, 3(Rs)                   |     |
|                                              | sll Rd, Rd, 8                     |     |
|                                              | or Rd, Rd, \$at                   |     |
|                                              |                                   |     |
| Unaligned Load Halfword:                     |                                   |     |
| ulhu Rd, 3(Rs)                               | lbu Rd, 4(Rs)                     | 4/4 |
|                                              | lbu \$at, 3(Rs)                   |     |
|                                              | sll Rd, Rd, 8                     |     |
|                                              | or Rd, Rd, \$at                   |     |
|                                              |                                   |     |
| Unaligned Load Word:                         | 1 1D1 (D)                         | 2/2 |
| ulw Rd, 3(Rs                                 | lwl Rd, 6(Rs)                     | 2/2 |
|                                              | lwr Rd, 3(Rs)                     |     |
| Unaligned Store Halfword:                    |                                   |     |
| ush Rd, 3(Rs)                                | sb Rd, 3(Rs)                      | 3/3 |
|                                              | srl \$at, Rd, 8                   |     |
|                                              | sb \$at, 4(Rs)                    |     |
| Unaligned Store Word:                        |                                   |     |
| usw Rd, 3(Rs)                                | swl Rd, 6(Rs)                     | 2/2 |
|                                              | swr Rd, 3(Rs)                     |     |

