# **Driving Ethernet ports without a processor**

How to do it on an FPGA and why



苗 Posted on February 16, 2021 | 🚨 Jeff Johnson

Gigabit Ethernet can be a very useful medium for transferring data very quickly from one point to another. It's low-cost, high-bandwidth, well established technology and the cabling is easily obtained and installed. In embedded applications however, the throughput of Ethernet links is often held back by one thing: the processor. When using an FPGA, we can relieve the processor significantly by offloading work to the FPGA fabric, but often the only way to exploit the *full* potential of a Gigabit Ethernet link do away with the processor altogether.

Apart from increased throughput, a processor-less design can also be more robust and more secure. Processors and software a layer of complexity to any design; removing that layer sacrifices flexibility but often leads to a more robust design. Furthermore and of particular importance in today's world of interconnected devices, processors can be hacked and they can hand over the power to make significant changes to the functioning of any device. Processor-less designs are much more difficult to hack, an often impossible to hack remotely.

# Hang on, don't we need the processor?

In most applications, you can't just pull the processor out of the equation. Typically the processor is what brings up the MAC are the PHY, it's running the TCP/IP stack and it's managing the flow of data through the port(s). Yes, *all* of these things can be offloaded to an FPGA, but at the cost of flexibility, and in most applications, that flexibility can't be sacrificed. However there are some applications where we absolutely need to maximize throughput, or security, and in these applications the best solution has processor.

#### A base design

So how would you go about developing such a system? Luckily, Xilinx provides us with a functional starting point for developing processor-free Ethernet device. In this post we're going to generate the example design for the Xilinx Tri-mode Ethernet MAC (https://www.xilinx.com/products/intellectual-property/temac.html), which provides everything we need to drive an Etherne port entirely from the FPGA fabric (ie. without a processor). The example design is specifically designed for the KC705

(https://www.xilinx.com/kc705) board and it connects to the on-board Ethernet port. I'm also going to show you how you can modify the design so that it works with the Ethernet FMC (https://ethernetfmc.com), opening up the potential to drive 4x Giga Ethernet ports simultaneously, and all without a processor.



The block diagram above shows the various elements of the example design and where they physically reside. Here is a basic description of the significant blocks and their purpose in the design:

- **TEMAC:** The Tri Mode Ethernet MAC implements the MAC (media access control) layer of the IP stack, a sublayer of the dalink layer.
- **AXI-lite Control State Machine:** The state machine performs basic transactions over the AXI-lite interface of the TEMAC I bring up the MAC and the external Ethernet PHY to allow basic frame transfer.
- Pattern Generator/Checker and Address Swap: This block implements a loopback whereby received frames are sent back the transmitter after having their source and destination MAC addresses swapped. It also implements a packet generator ε packet checker which can be used to test a link between multiple ports.
- **AXI-Streaming FIFOs:** The FIFOs add buffering between the TEMAC and the packet generator/checker.

This example is a base design, allowing data transfer in both directions on a Gigabit Ethernet port, but it doesn't contain an II stack. That basically means that all the packet processing you need would have to be coded in HDL. It does contain a starting point though, with an example packet generator and checker. If you do however need support for TCP or UDP protocols, you can insert one of the many available FPGA based IP stacks (both paid and free).

#### What you'll need

To go through this tutorial, you'll need the following:

- Vivado (https://www.xilinx.com/products/design-tools/vivado.html) (I used 2020.2, but other versions should also work)
- Evaluation licence for the TEMAC IP (https://www.xilinx.com/products/intellectual-property/temac.html)
- KC705 Evaluation board (https://www.xilinx.com/kc705) (to test on hardware)
- Ethernet FMC (https://ethernetfmc.com) (to test on hardware)
- PC with Ethernet port and Wireshark (https://www.wireshark.org/) installed

#### Generate the TEMAC IP

We use Vivado to generate the TEMAC IP using these steps:

- 1. Launch Vivado.
- 2. Select "Create Project".
- 3. Give the project a name (eg. "kc705\_temac") and a location. Click Next.



4. Select "RTL project" and "Do not specify sources at this time". Click Next.



5. Select the "Boards" tab and type "kc705" in the search bar. Select the KC705 and click Next.



- 6. From the "Project Manager" click on "IP Catalog".
- 7. In the search bar for the "IP Catalog", type "tri mode" and double click on the "Tri Mode Ethernet MAC" IP.



8. In the customization options, in the "Board" tab, select "ETHERNET->rgmii" and "MDIO->mdio io".



9. In the "Data rate" tab, the 1Gbps option should be selected and grayed.



10. In the "Interface" tab, use the settings show in the image below.



11. In the "Shared logic" tab, select "Include shared logic in example design".



12. In the "Features" tab, use the following settings.



13. Click OK to complete the IP configuration and then click "Generate" to generate output products. This should take a few minutes.



# Generate the TEMAC example design

After the TEMAC IP output products have been built, we can now generate the example design.

- 1. Click on the "IP Sources" tab. You should see the TEMAC IP listed with the name tri\_mode\_ethernet\_mac\_0.
- 2. Right click on the TEMAC IP, and select "Open IP Example Design".



3. Specify a location for the TEMAC Example design. It will be placed in a folder called tri\_mode\_ethernet\_mac\_0\_ex and we can't change this, so you must make sure that you choose a location where a folder of that name does not already exist (ie. you've run this before, don't use the same location as your earlier project or it will be overwritten!).



- 4. Vivado will generate the example design and it will open the project in another instance of Vivado. From this point, we can close the first instance of Vivado in which we created the TEMAC IP we won't need it from here. The following steps show be performed in the new Vivado instance the one with the example design.
- 5. We can generate the bitstream for the example design by clicking "Generate Bitstream". It will take several minutes.



# Testing the example design

Before testing the example design, we should take a look at how the design works. The best documentation on the example des can be found in the TEMAC product guide

(https://www.xilinx.com/support/documentation/ip\_documentation/tri\_mode\_ethernet\_mac/v9\_0/pg051-tri-mode-eth-mac.pdf). If you intend on modifying the design in any way, I suggest you read through the product guide. The state machine flor diagram in Chapter 5 is particularly useful.

To use the example design, we basically connect up the Ethernet port to a PC and use the DIP switches and pushbuttons on the KC705 to control the operation. The DIP switch (SW4) is used to control the link speed and to enable/disable the pattern gener and checker.

| SW4 | Function                 |  |
|-----|--------------------------|--|
| 1   | MAC Speed(0)             |  |
| 2   | MAC Speed(1)             |  |
| 3   | Enable Pattern Generator |  |
| 4   | Enable Pattern Checker   |  |

The link speed can be set using SW4 switches 1 and 2 as shown in the table below.

| MAC Speed(0) | MAC Speed(1) | Link speed |
|--------------|--------------|------------|
| 0            | 0            | 10Mbps     |
| 1            | 0            | 100Mbps    |
| X            | 1            | 1000Mbps   |

The pushbuttons can be used to trigger a link speed update or an error count reset:

| Pushbutton | Function          |
|------------|-------------------|
| NORTH/TOP  | Reset error count |
| CENTER     | Update link speed |

Once the bitstream has been generated, we can test it on our KC705 board using its on-board Ethernet port.

1. Connect the KC705 Ethernet port to a PC and launch Wireshark.



2. Set the KC705 DIP switch (SW13) to 00101 to specify JTAG boot mode.



- 3. Connect a USB cable between the KC705's JTAG port and your PC running Vivado.
- 4. Set the KC705 DIP switch (SW4) to 0100 to specify 1Gbps link speed and to disable the packet generator and packet checke



- 5. Power up the KC705 board.
- 6. In Vivado, click "Open Hardware Manager".
- 7. Click "Open target" and then "Autoconnect".



8. Vivado should find the connected FPGA. Click "Program device". In the window that opens, we need to select the bitstream the correct one should already be selected by default:

tri\_mode\_ethernet\_mac\_0\_ex/tri\_mode\_ethernet\_mac\_0\_ex.runs/impl\_1/tri\_mode\_ethernet\_mac\_0\_example\_design. Click "Program".



9. When the FPGA has been programmed, you should notice that the "DONE" LED on the KC705 board is lit (near the power switch). Now press the center pushbutton to force the board to update the link speed to the one that we specified on DIP switch SW4.



When the link is brought back up, the link speed should be as we specified. You can confirm this by checking the LEDs on the p alongside the Ethernet port. You should also notice that the transit and receive LEDs are now flashing at the same time. This is because the FPGA is echoing all of the packets that it receives, swapping the source and destination MAC addresses. You can alconfirm this in Wireshark.

#### Modifying the design for the Ethernet FMC

This design can be modified so that it works with the Ethernet FMC, the objective being that you could expand the design to dr 4x Ethernet ports, effectively quadrupling the potential throughput. To do this, we need to change two things: the AXI-lite state machine and the pin constraints.

#### Modifying the AXI-lite state machine

This SM is designed to bring up the MAC and attached PHY to allow basic packet transfer in both directions. We need to modify part of the SM that configures the PHY, because we want it to work with the 88E1510

(https://www.marvell.com/content/dam/marvell/en/public-collateral/transceivers/marvell-phys-transceivers-alaska-88e15 datasheet.pdf) PHY on the Ethernet FMC. In particular, we need to disable the TX clock skew in the PHY. This is actually done b the existing code, but in the 88E1510 (https://www.marvell.com/content/dam/marvell/en/public-

collateral/transceivers/marvell-phys-transceivers-alaska-88e151x-datasheet.pdf) PHY the location of the setting is slightly different. In our case, we need to write to the "MAC Specific Control Register 2" (register 21 on page 2).

The source code for the AXI-lite state machine can be found in the example design at this location: tri\_mode\_ethernet\_mac\_0\_ex/imports/tri\_mode\_ethernet\_mac\_0\_axi\_lite\_sm.v

1. Change the PHY address to 0 (this is a hardwired address on the Ethernet FMC). Locate localparam PHY\_ADDR in the file  $\epsilon$  replace it with this:

```
localparam PHY_ADDR = 8'h0;
```

2. Add parameters for the "page address" and "MAC Specific Control Register 2" registers. To write to a register on page 2, we need to first write 2 to the "page address" register (register 22). Add these lines just below the one you just added:

```
localparam PHY_PAGE_ADDR_REG = 8'h16;
localparam PHY_MAC_CTL2_REG = 8'h15;
```

3. Add two state enumerations: MDIO\_PAGE\_SET and MDIO\_PAGE\_RST. Find the existing state enumerations in the code and at the two new ones as shown below:

```
= 0.
localparam STARTUP
          UPDATE_SPEED
                                = 1,
          MDIO RD
          MDIO_POLL_CHECK
                                = 3,
          MDIO_1G
                                = 4,
          MDIO 10 100
                                = 5,
          MDIO_RGMII_RD
                                = 6.
          MDIO_RGMII_RD_POLL = 7,
                                = 8,
          MDIO RGMII
          MDTO DELAY RD
                                = 9.
          MDIO_DELAY_RD_POLL = 10,
          MDIO_DELAY
                                = 11,
          MDIO RESTART
                                = 12.
          MDIO_LOOPBACK
                                = 13,
          MDIO STATS
                                = 14.
          MDIO_STATS_POLL_CHECK = 15,
                          = 16,
          RESET MAC TX
          RESET_MAC_RX
                                = 17,
          CNFG MDIO
                                = 18,
                                = 19,
          CNFG FLOW
          CNFG_FILTER
                                = 22,
          CNFG_FRM_FILTER_1
                                = 31,
                                = 32.
          CNEG FRM FILTER 2
                              = 33,
          CNFG_FRM_FILTER_3
          CNFG_FRM_FILTER_MASK_1 = 34,
CNFG_FRM_FILTER_MASK_2 = 35,
CNFG_FRM_FILTER_MASK_3 = 36,
          CHECK_SPEED = 25,
          MDIO PAGE SET
                                = 40.
          MDIO PAGE RST
                                = 41;
```

4. Find the MDIO\_RGMII state and change line axi\_state <= MDIO\_DELAY\_RD; to axi\_state <= MDIO\_PAGE\_SET; . Then add MDIO\_PAGE\_SET state to the state machine by pasting the following code after end.

- 5. Find the MDIO\_DELAY\_RD state and replace PHY\_MODE\_CTL\_REG with PHY\_MAC\_CTL2\_REG.
- 6. Find the MDIO\_DELAY\_RD\_POLL state and replace the assignment of axi\_wr\_data with the following. This disables the TX c skew and leaves the RX clock skew enabled (it is enabled by default).

```
axi_wr_data <= {16'h0000, axi_rd_data[15:6], 2'b10, axi_rd_data[3:0]}; // force bit 5 to 1 and 4 to 0
```

- 7. Find the MDIO\_DELAY state and replace PHY\_MODE\_CTL\_REG with PHY\_MAC\_CTL2\_REG.
- 8. In the same state, change line axi\_state <= MDIO\_RESTART; to axi\_state <= MDIO\_PAGE\_RST; . Then add the MDIO\_PAGE\_RST state to the state machine by pasting the following code after end .

If you have trouble following the modification instructions, you can download my version for 2020.2 here (downloads/tri\_mode\_ethernet\_mac\_0\_axi\_lite\_sm.v).

#### Modifying the pin constraints

To use this design with the Ethernet FMC, we need to swap the pin constraints from the on-board Ethernet port to the first port the Ethernet FMC. The pin constraints are located in this file:

```
tri_mode_ethernet_mac_0_ex/imports/tri_mode_ethernet_mac_0_example_design.xdc
```

Open the file in a text editor and paste the following constraints to the end of the file. Note that these pins already have constraint in this file, but by placing these constraints at the end of the file we are overriding the existing ones. If you like, you can remove comment out the previous PACKAGE\_PIN constraints for these pins from the file.

```
set_property PACKAGE_PIN F30
                                  [get_ports phy_resetn]
set_property PACKAGE_PIN G29
                                   [get_ports mdc]
set_property PACKAGE_PIN G30
                                   [get_ports mdio]
set_property PACKAGE_PIN H27
                                   [get_ports rgmii_rxd[3]]
set_property PACKAGE_PIN H26
                                  [get_ports rgmii_rxd[2]]
set property PACKAGE PIN H25
                                   [get_ports rgmii_rxd[1]]
set_property PACKAGE_PIN H24
                                   [get_ports rgmii_rxd[0]]
set_property PACKAGE_PIN E28
                                  [get_ports rgmii_txd[3]]
set_property PACKAGE_PIN E30
                                  [get_ports rgmii_txd[2]]
set_property PACKAGE_PIN E29
                                  [get_ports rgmii_txd[1]]
set_property PACKAGE_PIN G28
                                  [get_ports rgmii_txd[0]]
set_property PACKAGE_PIN D28
                                  [get_ports rgmii_tx_ctl]
set_property PACKAGE_PIN F28
                                  [get_ports rgmii_txc]
set_property PACKAGE_PIN B25
                                   [get_ports rgmii_rx_ctl]
set_property PACKAGE_PIN C25
                                  [get_ports rgmii_rxc]
```

You can download my version of the constraints for 2020.2 here (downloads/tri\_mode\_ethernet\_mac\_0\_example\_design.xd

### Build and test the modified design

When you have made the modifications above, you can run "Generate Bitstream" again. To test it out on hardware, follow these steps:

- 1. With the KC705 board turned OFF, plug the Ethernet FMC into the HPC FMC connector of the KC705.
- 2. Connect an Ethernet cable between port 0 of the Ethernet FMC and your PC.



3. Set the KC705 DIP switch (SW13) to 00101 to specify JTAG boot mode.



- 4. Connect a USB cable between the KC705's JTAG port and your PC running Vivado.
- 5. Set the KC705 DIP switch (SW4) to 0100 to specify 1Gbps link speed and to disable the packet generator and packet checke



- 6. Power up the KC705 board.
- 7. In Vivado, click "Open Hardware Manager".
- 8. Click "Open target" and then "Autoconnect".



9. Vivado should find the connected FPGA. Click "Program device". In the window that opens, we need to select the bitstream the correct one should already be selected by default:

tri\_mode\_ethernet\_mac\_0\_ex/tri\_mode\_ethernet\_mac\_0\_ex.runs/impl\_1/tri\_mode\_ethernet\_mac\_0\_example\_design. Click "Program".



10. When the FPGA has been programmed, you should notice that the "DONE" LED on the KC705 board is lit (near the power switch). Now press the center pushbutton to force the board to update the link speed to the one that we specified on DIP switch SW4.



With this modified design, we can no longer verify the link speed using the LEDs on the KC705 (next to the on-board Ethernet port), as they are driven directly by the on-board PHY. However, we *can* verify the link speed by checking the network status or connected PC, and we can verify the returned packets using Wireshark.

#### What next?

At this point you have a single Gigabit Ethernet port of the Ethernet FMC that is being driven entirely by the FPGA. From here, I three interesting ways to build on this design:

- 1. by extending this to more Ethernet ports,
- 2. by designing some packet processing (eg. filtering) and
- 3. by adding an FPGA implemented IP stack

To extend this to more ports of the Ethernet FMC, you would have to modify the top level source of the design (imports/tri\_mode\_ethernet\_mac\_0\_example\_design.v) such that it instantiates a single TEMAC and support logic for each c ports that you want to use. This process isn't suited for a tutorial, however for those interested, I am currently working on turn this into a design that supports more development boards, and of course all of the 4x ports of the Ethernet FMC. When it's read post the link to the Github repository here.

**Update:** This has become a 3 part tutorial (you've just read the 1st) so checkout the rest if you're still interested:

- 1. Driving Ethernet Ports without a processor (/driving-ethernet-ports-without-a-processor) (this post)
- 2. Processorless Ethernet: Part 2 (/processorless-ethernet-part-2)
- 3. Processorless Ethernet: Part 3 (/processorless-ethernet-part-3) Also, you can now run this example design on a few differ FPGA development boards using all 4 ports of the Ethernet FMC. Here is the Git repository for Processorless Ethernet on I (https://github.com/fpgadeveloper/ethernet-fmc-processorless).



(//twitter.com/share?url=https%3a%2f%2fwww.fpgadeveloper.com%2fdriving-ethernet-ports-without-a-processor%2f&text=Driving%20Ethernet%20ports%20without%20a%20processor&via=fpgadeveloper)

(//www.facebook.com/sharer/sharer.php?u=https%3a%2f%2fwww.fpgadeveloper.com%2fdriving-ethernet-ports-without-a-processor%2f)

0

(//reddit.com/submit?url=https%3a%2f%2fwww.fpgadeveloper.com%2fdriving-ethernet-ports-without-a-processor%2f&title=Driving%20Ethernet%20ports%20without%20a%20processor)

in

(//www.linkedin.com/shareArticle?url=https%3a%2f%2fwww.fpgadeveloper.com%2fdriving-ethernet-ports-without-a-processor%2f&title=Driving%20Ethernet%20ports%20without%20a%20processor)

J.

(//www.stumbleupon.com/submit?url=https%3a%2f%2fwww.fpgadeveloper.com%2fdriving-ethernet-ports-without-a-processor%2f&title=Driving%20Ethernet%20ports%20without%20a%20processor)

**@** 

(//www.pinterest.com/pin/create/button/?url=https%3a%2f%2fwww.fpgadeveloper.com%2fdriving-ethernet-ports-without-processor%2f&description=Driving%20Ethernet%20ports%20without%20a%20processor)

-- PREVIOUS POST (HTTPS://WWW.FPGADEVELOPER.COM/HOW-TO-PROGRAM-CONFIGURATION-FLASH-WITH-VIVADO-HARDWARE-MANAGER/)

NEXT POST → (HTTPS://WWW.FPGADEVELOPER.COM/PETALINUX-BUILD-ARTIFAC



Jeff Johnson • © 2023 • FPGA Developer (https://www.fpgadeveloper.com/)

 $\label{lem:beautiful beautiful bea$