# Object Oriented Modeling of Electronic Circuits – Spring 1402-03 Computer Assignment 4

## **Selection Sorter Circuit**

Amir Hosein Samoudi – 810100108

### SSC Design:

In this assignment we are going to design a sorter circuit that will sort 16-bit unsigned integers in a memory and sort them in the ascending order.

The data-path and control-unit that we designed is shown in the figure 1.

#### Data-Path:

Data-path is consisted of two counters (Counter1 and Counter2). Counter1 is used to address the sorted and unsorted parts and Counter2 is used to address the data which we want to compare it with the current smallest number.

We start the process by a complete pulse on "start" signal. At each stage the last sorted address of the memory is in Counter1 and Counter2 gets incremented in each step and we the memory data corresponding to that address with the smallest value that we founded so far (which is stored at MinReg). If we find a smaller number than the current MinReg value (we perform this by using a comparator) and if it is smaller, we store the new value in the MinRegister and the corresponding address of that data in MinAddrReg. We repeat this until we reach the end of the memory(Counter2 is set to 255) and then we swap the smallest value that we found with the first data of the unsorted part. We repeat this process until the sorted part reach to the end of the file. In that case we issue a complete pulse on the "done" signal.

A wrapper is sat next to the SSC and after initializing the memory it issues a complete pulse on "start" to begin the process.(for simplicity in figure 1 we have shown the Memory beside the data-path)

#### Controller:

As we can see in figure 1 the controller is consisted of 14 states. The role of each state is explained below:

S0, S1, S2: This states are used for handshaking with the wrapper and make sure we start the process with complete pulse of the start.

S3: Load the Counter2 in this state with the current value of Counter1 plus one.

S4: Load the first data of the unsorted part of the memory.

S5: Load the next data in the unsorted part.

S6: Compare the last value stored in DataReg with the current smallest value (in MinReg)

S7: In case the new loaded data is smaller, we store it in the MinReg as the smallest value so far and also store its address in MinAddrReg.

S9: enable the count of Counter2. Also Check if we have reach the end of the current iteration. If not we go back to S5 and load the next number.

S10 (Update0): After finishing each iteration we should swap the smallest value with the first unsorted value. In this stage we read the first unsorted value from memory and store it in DataReg(so we don't overwrite its value)

S11(Update1): We write the smallest value in the unsorted part as the last number in the sorted part.

S12(Update2): Now we write the value in the DataReg in the address of the smallest value that we found and start a new iteration (states S10, S11, S12 infact swap two memory data)

S13: After completing the process we issue a complete pulse on "start".



Figure 1- Data-path and Control-unit of SSC

## C++ RTL description:

After writing the C++ RTL description of this circuit we test the circuit by generating a random set of numbers (from 0 to 255).



Figure 2- unsorted file



Figure 3- sorted file

As we can see in the figure 3 which is part of the result, it gets sorted correctly.

## **SystemC** RTL description:

We have written the SystemC description of the SSC and tested it for the same set of inputs.



Figure 4- sorted file(SystemC)



Figure 5- Control Signals in SystemC

In figure 5 we can see some of the control signals that are set in specific states.