

# Computer Assignment 4

Flip-Flops, Registers, Shifters

May 2024



Amirreza Nadi Chaghadari | 810101538 Digital systems

Dr. Navabi



# **Table of Contents**

| Datapath                                                         | 1  |
|------------------------------------------------------------------|----|
| Methodology                                                      | 1  |
| Schematic                                                        | 2  |
| SystemVerilog Description                                        | 4  |
| Control Unit (Controller)                                        | 5  |
| Methodology                                                      | 5  |
| State Diagram                                                    | 6  |
| Controller Schematic                                             | 7  |
| SystemVerilog Description                                        | 9  |
| Divider Verilog Description                                      | 11 |
| Pre-synthesis Simulations                                        | 12 |
| Partial Waveforms                                                | 13 |
| Top Module Waveforms                                             | 14 |
| Synthesis and Post-Synthesis Simulations                         | 15 |
| Synthesis                                                        | 15 |
| Netlist Simulations: Timing Challenges                           | 17 |
| Netlist Simulations: Testbench and Waveforms                     | 18 |
| Netlist Simulations: Confirming Delays and Timings (Clock Level) | 19 |
| Pre/Post Synthesis Simulations                                   | 20 |
| Testbench                                                        | 20 |

## **Datapath**

## Methodology

The algorithm suggests that we need at least three registers, i.e. A, Q, and M. at some point during each iteration of the algorithm, A and Q are shifted. So, they need to have shifting ability and therefore, they must have a shift enable input, issued by the controller unit. Also, serial out of Q must be wired to serial in of A. At the beginning of the process, A needs to be initialized to 0 and Q and M need to be loaded from the BUS. So, A needs a control signal for initialization and Q and M need parallel load enable inputs. also, A might need to save A-M. Therefore, it must have a control signal to decide when to save A-M. As mentioned, one of the algorithm's steps requires subtracting M from A. Therefore, a subtractor is also required. The most significant bit of the subtractor's result is needed for some decision makings, so it must feedback into the control unit. Also, in order to have a faster divider, it is best to have a barrel shifter between A and M, and the subtractor. There is also a counter involved in the algorithm. But, it is best to include this in the controller. Also, every single control signal needs to be issued by the controller as well. It is best not to contain any controlling logic inside the datapath, so that it gets more maintainable. The schematic of the datapath is shown in the following page.

#### **Schematic**

Here's how the datapath looks like schematically:



Green wires carry signals between components inside the datapath. Red wires are for controlling signals, issued by the controller. Light blue and gray wires are for reset and clock signals and therefore, not to be played with<sup>1</sup>! Violet wires are outputs of the datapath to the controller and finally, black wires are external buses bringing data into and out from the datapath.

There is one thing about the barrel shifter that need to be discussed. it takes 1 bit as the least significant bit and shifts the rest. This shifter makes the divider one clock faster, since it does not need separated states -and therefore, separated clock cyclesfor shifting and checking. The image on the next page shows the same circuit, but with wire arrays' sizes specified.

<sup>&</sup>lt;sup>1</sup> Appling the smallest logic on these causes the circuit's timing to become impossible to analyse.

## Datapath: wire arrays' sizes specified



Control signals are always single wires, since I have decided to use one-hot method. Therefore, their wire count is not shown in this picture.

## **SystemVerilog Description**

For easier description, I used the same register type for all three registers, but wired some of their control inputs to GND to make sure they stay inactive. For example, M does not need shifting. Therefore, its shift enable is set to inactive.

SystemVerilog description of the datapath looks like this:

```
module register #(parameter SIZE = 8)(input[SIZE-1:0] PI, input si, input shE, plE, init, input clk,rst, output logic[SIZE-1:0] Q, output so);
              if(rst) Q <= {(SIZE-1){1'b0}};</pre>
                 if(init) Q <= {(SIZE-1){1'b0}};</pre>
                   if(plE) Q <= PI;</pre>
else if(shE) Q <= {Q[SIZE-2:0],si};</pre>
          assign so = Q[SIZE-1];
      module shifter #(parameter SIZE = 8) (input[SIZE-1:0] A, input B, output[SIZE-1:0] Q);
         assign Q = \{A[SIZE-2:0], B\};
      module subtractor #(parameter SIZE = 8)(input[SIZE-1:0] A,B, output[SIZE-1:0] Q);
    \texttt{register Q(.PI(Qbus\_in), .si(siQ), .shE(shQ), .plE(plQ), .init(GND), .clk(clk), .rst(rst), .Q(Qbus\_out), .so(soQ));}
          wire[7:0] ASM;
          register A(.PI(ASM), .si(soQ), .shE(shA), .plE(plA), .init(initA), .clk(clk), .rst(rst), .Q(A out), .so(soA));
          wire[7:0] M_out;
          register M(.PI(Mbus in), .si(GND), .shE(GND), .plE(plM), .init(GND), .clk(clk), .rst(rst), .Q(M out), .so(soM));
          shifter shift(.A(A_out), .B(soQ), .Q(shift_out));
          subtractor sub(.A(shift_out), .B(M_out), .Q(ASM));
          assign MSB_ASM = ASM[7];
          assign Abus_out = A_out;
```

As is shown above, I separately described every single component. All that remained after that were naming wires, instantiating components, and wiring them together.

## **Control Unit (Controller)**

## Methodology

First things first, we need a default state. I named it Idle state. In this state, ready signal is issued to show that the divider is ready to begin. This signal could also mean that the divider has finished a given task. The wrapper could take this signal and separate it into two separate ones, should it be needed.<sup>2</sup> The next thing we need is a state where initializations and loadings take place in. I named it **Load Init**. The algorithm requires a set of actions being done a specific number of times. So, the control unit needs a counter as well, and it needs to be initialized in the mentioned state. If we interpreted the counter as a complete state machine, the entire pack of controlling unit would be considered an orthogonal state machine. The next state/states are for following the algorithm's steps. The steps can be done in a single state, thanks to the barrel shifter we used in the datapath. I call this state **Shift Subtract Restore**. The mentioned counter decides how long we stay in this state. The clock pulse that sees 1 on counter's carry-out, is the last clock we stay in the mentioned in mentioned state. After this state, we go right back to **Idle** state, issuing ready signal to announce that the divider has done its job and is ready to receive next set of inputs.

The state diagram of this controller is shown in the following page.

<sup>&</sup>lt;sup>2</sup> I did not design a wrapper for this divider because wrappers need to be customized for the system they are used in and this assignment is all about a single component, which could be use in various systems.



Blue arrows and texts indicate how the machine flows through its states. Black underlined signals are the ones issued in the state they're written next to and the black code next to **Shift Subtract Restore** state is what makes this machine a hybrid one, since it issues some signals based on the current state and the inputs.

### **Controller Schematic**

The Huffman model says that every sequential circuit can be broken into two parts: storing unit (registers) and combinational part. Here's the abstract schematic of the Huffman style:



Schematic for state outputs look like this:



Obviously, I have used one-hot method because it is easier and uses less logic, leading to use of less gates. The image on the next page shows other outputs as well.

Other outputs of the controller are issued like this:



Now we are all set for the SystemVerilog description.

## **SystemVerilog Description**

I broke the controller into two parts to follow Huffman style. Also, the controller needs a counter as well. This is how I described the counter:

There is really nothing special to it. Just a counter with needed control inputs. as for the state machine itself, my description is shown in the following page.

```
module Divider_Controller(input st, input MSB_ASM, input clk,rst, output logic ready, output logic shQ, plQ, plM, initA, shA, plA, siQ);
18
19
              wire co;
20
21
              wire[2:0] cnt_out;
             logic initC, cen;
              modu8cnt counter(.init(initC), .cen(cen), .clk(clk), .rst(rst), .Q(cnt_out), .co(co));
23
24
25
26
27
28
29
              parameter Start = 4'b0100:
             parameter Load = 4'b0010;
             parameter SSR = 4'b0001;
              logic[3:0] state;
30
31
             logic[3:0] next_state;
32
33
             always@(posedge clk, posedge rst) begin
  if(rst) state <= Idle;</pre>
34
35
36
                   else state <= next_state;</pre>
37
38
             always@(state, co, st, MSB_ASM) begin
                  shQ = 1'b0;
plQ = 1'b0;
39
40
                  plM = 1'b0;
                  initA = 1'b0;
shA = 1'b0;
plA = 1'b0;
42
43
44
45
                   siQ = 1'b0;
                  initC = 1'b0;
                  cen = 1'b0;
ready = 1'b0;
46
47
48
49
50
                   next_state = Idle;
                   case (state)
                       Idle: begin
51
52
                                 readv = 1'b1;
                                 if(st) next_state = Start;
53
                                 else next_state = Idle;
                            end
54
55
56
57
                                 if(st) next state = Start;
                                 else next_state = Load;
58
59
                        Load: begin
60
61
                                 plQ = 1'b1;
plM = 1'b1;
                                 initA = 1'b1;
initC = 1'b1;
63
64
                                 next_state = SSR;
65
66
67
                       SSR: begin
                                 shQ = 1'b1;
                                  cen = 1'b1:
68
69
                                 if (MSB_ASM) shA = 1'b1;
                                  else begin
plA = 1'b1;
siQ = 1'b1;
70
71
                                  if(co) next_state = Idle;
                                 else next_state = SSR;
77
78
79
80
81
                        default:
                            next state = Idle;
```

Lines 19 to 22 instantiate a counter. Lines 24 to 35 handle state changes, which concerns the storage unit. The rest is the combinational part of the Huffman description style.

## **Divider Verilog Description**

Thanks to all the hard work previously done, describing the divider from here is very simple. All there are to do are instantiating datapath and controller and wiring them together. My description looks like this:

With this, the divider is complete. All there is to do now, is test everything. Instead of testing them all independently, I decided to test the whole thing together, but show internal waveforms as well. The images are shown in the following page.

# **Pre-synthesis Simulations**

The testbench looks like this:

```
timescale ins/ins

double Divider_tb;
logic st;
logic[7:0] (blus_in, Mbus_in;
logic clk=1'b0; rst=1'b0;
wire[7:0] Abus_out, (Dbus_out;

wire ready;

Divider UUT(.st(st), .Qbus_in(Qbus_in), .Mbus_in(Mbus_in), .clk(clk), .rst(rst), .Abus_out(Abus_out), .Qbus_out(Qbus_out), .ready(ready));

always begin

# st clk = -clk;
end

intial begin

st = 1'b0;
rst=1'b1;
Qbus_in = 8'b1001101;
Mbus_in = 8'b20001100;
#20 rst = 1'b0;
st = 1'b1;
#3 st - 1'b0;
#5 st = 1'b1;
#3 st - 1'b0;
#6 st = -clk;
```

The waveforms are shown in the next page.

# **Partial Waveforms**

Datapath's waveform looks like this:



Controller's waveform looks like this:



The top module's waveforms are shown in the next page.

## **Top Module Waveforms**



Inputs are  $11011011 \div 00001100$ , which translate to  $219 \div 12$ . The quotient is 18 and the remainder is 3. Here's another waveform for another set of inputs:



The division is  $10111100 \div 00011100$ , which translate to  $188 \div 28$ . The quotient is 6 and the remainder is 20, which confirm the waveforms.

Now that we have done the pre-synthesis simulations, we can go on and synthesize the circuit in Quartus.

## **Synthesis and Post-Synthesis Simulations**

## **Synthesis**

I used Quartus Prime to synthesize my circuit as wanted in the project description. Since no specific device was mentioned in the description, I chose the following:



This will synthesize the description due to pinout of the device named "EP4CE6E22A7", using Cyclone IV E engine. To make sure the result includes the timing file, I toggled the drop-down box shown in the next page.



The setting is accessible in the settings, EDA Tool Setting, Simulation, More EDA Netlist Writer Settings. Once the synthesis was over, I took two of the output files for simulations, which are "Divider.svo" and "Divider\_v.sdf". Simulation result of the generated netlist is shown in the next page.<sup>3</sup>

<sup>&</sup>lt;sup>3</sup> It is only the generated netlist. Later on, I had shown the simulation result of the netlist, alongside the original description for comparison and delay analysis.

## **Netlist Simulations: Timing Challenges**

I could not use the testbench I used for the original description, due to its fast clock and propagations. According to this image:



The limit on the clock is 312MHz, and 250MHz is restricted. I changed my clock's period from 10ns to 20ns, leading to the frequency of  $\frac{1}{20\times10^{-9}} = 5\times10^7 = 50MHz$ , which is significantly less than the maximum allowed frequency. I also changed other propagations' timings to match the clock and make sure at least one clock pulse sees each of them and while I was at it, I added one more set of inputs just to make sure the divider works fine. The output files were taken to ModelSim and simulated and its resulting waveforms are shown in the next page.

#### **Netlist Simulations: Testbench and Waveforms**

I used the testbench bellow to simulate the testbench.

```
module Divider_tb;
             logic st;
              logic[7:0] Qbus_in, Mbus_in;
              logic clk=1'b0,rst=1'b0
              wire[7:0] Abus_out, Qbus_out;
             wire ready;
             Divider UUT(.st(st), .Qbus in(Qbus in), .Mbus in(Mbus in), .clk(clk), .rst(rst), .Abus out(Abus out), .Qbus out(Qbus out), .ready(ready));
             #10 clk = ~clk;
15
16
             initial begin
17
18
                   rst=1'b1;
                  Qbus_in = 8'b11011011;
Mbus_in = 8'b00001100;
19
20
                  #40 rst = 1'b0;
st = 1'b1;
21
22
                  #26 st = 1'b0;
#300 st=1;
23
24
                  Qbus_in = 8'b10111100;
Mbus_in = 8'b00011100;
27
28
                   #24 st = 1'b0;
                  #300 Qbus_in = 8'b11010111;
Mbus_in = 8'b00010011;
#36 st = 1'b1;
29
30
                   #26 st = 1'b0:
                   #300 $stop;
```

There is one thing here I need to discuss, and that is the timescale: it's set to 1ns/1ps. I needed higher resolution than 1ns for further measurements using cursors. So I used higher resolution. There is also one more thing about this testbench, and it is how I simulated it. I added two libraries "cycloneive\_ver" and "altera\_ver" to the simulation and "Divider\_v.sdo" to "UUT" instantiation to make it work. But, it was a long process. So I found the right command for it and used it for further simulations. The resulting waveforms are shown in the image bellow:



This definitely shows nothing about the delays and timings, but briefly confirms the circuit's functionality. The following page contains images confirming the circuit's delays, using zoomed views and cursors.

## **Netlist Simulations: Confirming Delays and Timings (Clock Level)**

The image bellow shows the delay of the circuit very well.



The first cursor is the clock pulse that sees 1 on "st" input. This pushes the controller into **Start** state. The second cursor is the pulse that sees a 0 on "st", pushing controller into **Loading Init** state. Therefore, the next clock pushes the inputs to the output. But as you can see, there is a delay of 7331ps between the third cursor indicating the pulse, and the fourth cursor indicating when the inputs are loaded into registers. So, the circuit does have delay, and it's based on properties of the chosen device I mentioned before.

Next thing I did was simulate the netlist, alongside the original description. The images of its results are shown in the next page, alongside the testbench I used, which is very similar to the current one.

# **Pre/Post Synthesis Simulations**

#### **Testbench**

I used the testbench bellow to test the two circuits together.

I also used the command bellow to simulate the testbench, as mentioned before:

ModelSim> vsim -gui work.Divider\_Full\_TB -L altera\_ver -L cycloneive\_ver -sdftyp /UUT=D:/DigitalSystemsProjects/CA5/Quartus/Test/Divider\_v.sdo

And the image bellow shows the results:



Thankfully, the netlist's outputs completely follow the original outputs [supervisor's outputs], only with some delay. this means that the circuit is expected to work fine, if implemented on the mentioned PLD.

THE END