## **ICICC-2020**

# **International Conference on Innovative Computing and Communication**

Organized by Shaheed Sukhdev College of Business Studies, New Delhi, India On 21-23<sup>rd</sup> Feb 2020.

\*\*\*\*\*\*\*\*\*\* CALL FOR PAPERS \*\*\*\*\*\*\*\*\*

#### **SPECIAL SESSION ON**

VLSI Design, Embedded Systems and Technologies in the era Secure and Connected World utilizing Internet of Everything (IoE) and the Cloud Computing

## **SESSION ORGANIZERS:**

Dr Manoj Sharma, Associate Professor, BVCOE ND, Afflt. GGSIPU, New Delhi, India, manojs110281@gmail.com Mr Prakhar Priyadarshi, Assistant Professor, BVCOE ND, Afflt. GGSIPU, New Delhi, India, priyadarshi.prakhar@bharatividyapeeth.edu

#### **EDITORIAL BOARD:**

Dr Hari Chauhan, Analog Devices Inc, USA Dr CS Rai, Professor, USICT, GGSIPU, New Delhi, India Dr Manoj Kumar Taleja, Associate Professor, USICT, GGSIPU, New Delhi, India

## **SESSION DESCRIPTION:**

The main objective of this session is to provide the platform to the researchers, industry experts, academicians and innovative individuals to get together and discuss the all Emerging trends in IC design technologies in the era of secure and connected world. In the technology enabled world, interconnecting devices plays major role and hence the IOE aiming to augment the human life driven with the advances in hardware capabilities. For many such applications the circuits/systems need special emphasis in design stages targeting cloud computing and IOE. The platform hence also tries to collate efforts in VLSI and Embedded architectures, circuit and applications for IOE and cloud computing.

## **RECOMMENDED TOPICS:**

Topics to be discussed in this special session include (but are not limited to) the following:

System-level design methodologies, processor design, memory design, multicore systems, GPU design, on-chip communication architectures, networks-on-chip, performance analysis, defect-tolerant architectures, accelerators foremerging workloads (e.g., machine learning)

Communication systems, Digital signal processing (DSP), VLSI signal processing, Adaptive Signal Processing, Advances in Digital Design, Logic, physical synthesis, place and route, clock tree design, physical verification, timing and signal integrity, power integrity, design for manufacturability, design for yield, variation-tolerant design, design challenges for advanced technology nodes, Performance optimization methodologies

Analog, Mixed-Signal, and RF Design, high-speed wired and wireless communication interfaces, low-power analog and RF, memory design, standard cell design Power-Aware Design, Power analysis and estimation, power optimization, energy-efficient design, thermal management, battery-aware design, energy harvesting

CMOS Technology and Devices, Deep nanoscale CMOS devices, device modeling and simulation, device/circuit-level reliability and variability models, New device/ transistor models and their characterization, Emerging Technologies, MEMS, CMOS sensors, design methodologies for nanotechnology, biomedical circuits, carbon nanotube-based computing, spintronics, silicon photonics, neuromorphic computing

FPGA Design and Reconfigurable Systems, Reconfigurable computing, FPGA architecture and FPGA circuit design, CAD for FPGA, FPGA prototyping, FPGA-based accelerators for cloud servers, Biomedical , Wireless Systems, Wireless sensor networks, low-power wireless systems, wireless protocols, wireless power delivery, Artificial Intelligence concepts and their applications in VLSI Fuzzy and other techniques and their application in VLSI

Embedded Systems Hardware, Hardware/Software co-design, embedded SoC, embedded multi-core systems, board-level hardware, hardware platforms for Internet-of-Things (IoT) devices

Design Verification, Functional verification, behavioral and RTL simulation, coverage-driven verification, assertion-based verification, emulation, hardware-assisted verification, formal verification, equivalence checking Test, Reliability, and Fault-Tolerance, DFT, fault modeling and simulation, ATPG, BIST, repair, delay test, fault tolerance, AMS/RF test, board-level and system-level test, silicon debug, post-silicon validation, memory test, reliability testing, defect and fault recoverability.

Computer-Aided Design (CAD) tools, logic mapping, simulation and formal verification, layout (partitioning, placement, routing, floor planning, compaction), Futuristic development and optimization tools

Applications in Healthcare, Smart Grid, Intelligent and Secure Transportation Systems, Safety Assurance of Embedded Circuits and Systems, Secure Embedded Circuits and Systems

### **SUBMISSION PROCEDURE:**

Researchers and practitioners are invited to submit papers for this special theme session on "VLSI Design, Embedded Systems and Technologies in the era Secure and Connected World utilizing Internet of Everything (IoE) and the Cloud Computing" on or before 5th December 2019. All submissions must be original and may not be under review by another

publication. INTERESTED AUTHORS SHOULD CONSULT THE CONFERENCE'S GUIDELINES FOR MANUSCRIPT SUBMISSIONS at <a href="http://icicc-conf.com/paper\_submission.html">http://icicc-conf.com/paper\_submission.html</a>. All submitted papers will be reviewed on a double-blind, peer review basis.

NOTE: While submitting paper in this special session, please specify "VLSI Design, Embedded Systems and Technologies in the era Secure and Connected World utilizing Internet of Everything (IoE) and the Cloud Computing" at the top (above paper title) of the first page of your paper.

\* \* \* \* \* \*