

Rev. 1.4, Nov. 2021

MZQL2960HCJR-00A07 MZQL21T9HCJR-00A07 MZQL23T8HCLS-00A07 MZQL27T6HBLA-00A07 MZQL215THBLA-00A07

# **SAMSUNG SSD PM9A3**

Specification(PCIe® NVMe<sup>TM</sup> U.2)

# **Datasheet**

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

For updates or additional information about Samsung products, contact your nearest Samsung office.

All brand names, trademarks and registered trademarks belong to their respective owners.

© 2021 Samsung Electronics Co., Ltd. All rights reserved.

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07

# SAMSUNG

# **Revision History**

| Revision No. | <u>History</u>                                         | <b>Draft Date</b> | <u>Remark</u> | Editor by | Review by    |
|--------------|--------------------------------------------------------|-------------------|---------------|-----------|--------------|
| 1.0          | 1. Final datasheet.                                    | Sep.11, 2020      | Final         | KW Shin   | Lizzie Choi  |
| 1.1          | 1. Modify typos.                                       | Sep.15, 2020      | Final         | KW Shin   | Lizzie Choi  |
| 1.2          | 1. Changed the DWPD (1.3DWPD / 3years> 1DWPD / 5years) | Oct.14, 2020      | Final         | KW Shin   | Simon Lee    |
| 1.21         | 1. Modify typos.                                       | Oct.29, 2020      | Final         | KW Shin   | Simon Lee    |
| 1.3          | 1. 7680GB is added.                                    | Feb. 26, 2021     | Final         | Semi Lee  | Benjamin Lim |
| 1.4          | 1. 16TB is added.                                      | Feb. 26, 2021     | Final         | Semi Lee  | Sunghee Cho  |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

#### MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



3 months

1,500 G

| Part Number        | Capacity | LBA (512B Bytes size) |
|--------------------|----------|-----------------------|
| MZQL2960HCJR-00A07 | 960GB    | 1,875,385,008         |
| MZQL21T9HCJR-00A07 | 1920GB   | 3,750,748,848         |
| MZQL23T8HCLS-00A07 | 3840GB   | 7,501,476,528         |
| MZQL27T6HBLA-00A07 | 7680GB   | 15,002,931,888        |
| MZQL215THBLA-00A07 | 15360GB  | 30,005,842,608        |

#### **FEATURES**

- · PCI Express Gen4
  - Single port x4 lanes
- . Compliant with PCI Express Base Specification Rev. 4.0
- · Compliant with NVM Express Specification Rev. 1.4
- · Enhanced Power-Loss Data Protection
- · End-to-End Data Protection
- · Support SSD Enhanced S.M.A.R.T. Feature Set
- · Hardware based AES-XTS 256-bit Encryption Engine
- · Static and Dynamic Wear Leveling
- · RoHS / Halogen-Free Compliant
- · TCG Opal

PCIe Gen4

- Sequential Read

- Sequential Write

#### **DRIVE CONFIGURATION**

· Form Factor 2.5" U.2 · Interface PCI Express Gen4 x4 512, 4096 Bytes · Bytes per Sector

#### PERFORMANCE SPECIFICATIONS<sup>2)</sup> PCIe Gen3

· Data Transfer Rate (128KB data size)

Up to 3500 MB/s<sup>3)</sup> - Sequential Read - Sequential Write Up to 3300 MB/s

· Data I/O Speed (4KB data size, Sustained)

- Random Read Up to 800K IOPS - Random Write Up to 195K IOPS

#### **RELIABILITY SPECIFICATIONS** · Uncorrectable Bit Error Rate

1 sector per 10<sup>17</sup> bits read · MTBF 2,000,000 hours · Component Design Life 5 years · Endurance -15360/7680/3840/1920/960GB 1 DWPD · TBW (@4KB Random Write) - 15360GB 28032TB - 7680GB 14016TB - 3840GB 7008 TB - 1920GB 3504 TB - 960GB 1752 TB

#### **ENVIRONMENTAL SPECIFICATIONS**

Temperature, Case (Tc<sup>6)</sup>)

· Data Retention

- Operating 0 ~ 70 °C - Non-operating -40 ~ 85 °C · Humidity (non-condensing) 5 ~ 95%

· Linear Shock (0.5ms duration with 1/2 sine wave)

- Non-operating

Vibration

- Non-operating (10 ~ 2,000 Hz, Sinusoidal) 20 G

#### **POWER REQUIREMENTS**

· Supply Voltage / Tolerance 12V±10% · Active<sup>7)</sup> (max. RMS) 13 5W · Idle Up to 4.0W

#### PHYSICAL DIMENSION

· Width 69.85 ± 0.25 mm · Length 100.20 ± 025 mm Up to 6800 MB/s<sup>3)</sup> 7.0 +0.00/-0.50mmT · Thickness · Weight Up to 90 g

· Data I/O Speed (4KB data size, Sustained)

· Data Transfer Rate (128KB data size)

- Random Read Up to 1000K IOPS - Random Write Up to 200K IOPS

### **OPERATING SYSTEMS**

RHEL 7.2/7.6 CentOS 7 3/7 6 Ubuntu 16.10/18.10

Up to 4000 MB/s

· Latency (Sustained workload)

- Random Read/ Write (typical)4) (960GB) 80/35 us

(7680/3840/1920/15360GB) 80/30 us 20/20 us

- Sequential Read/ Write (typical)<sup>5)</sup>

(960GB/7680/3840/1920GB) 8 s - Drive Ready Time (typical) (153360GB) 20s

NOTE: Specifications are subject to change without notice.

1) 1MB = 1,000,000 Bytes, 1GB = 1,000,000,000 Bytes, unformatted Capacity. User accessible capacity may vary depending on operating environment and formatting.

- 2) Based on PCI Express Gen3 x4, Random performance measured using FIO 2.1.3 in CentOS6(Kernel 3.14) with 4KB (4,096 bytes) of data transfer size in queue depth 32 by 4 workers and Sequential performance with 128KB (131,072 bytes) of data transfer size in queue depth 32 by 1 worker. Actual performance may vary depending on use conditions and environment.
- 3) 1 MB/sec = 1,000,000 bytes/sec was used in sequential performance.
- 4) The random latency is measured by using FIO 2.1.3 in CentOS6(Kernel 3.14) and 4KB (4,096 bytes) transfer size with queue depth 1 by 1 worker.
- 5) The Sequential latency is measured by using FIO 2.1.3 in CentOS6(Kernel 3.14) and 4KB (4,096 bytes) transfer size with queue depth 1 by 1 worker.
- 6) Tc is measured at the hottest point on the case. Sufficient airflow is recommended to be operated properly on heavier workload within device operating temperature.

7) Active power is measured using IOMeter2006 on Windows Server 2012.

## **Table Of Contents**

| 1.0 INTRODUCTION                                        |    |
|---------------------------------------------------------|----|
| 1.1 General Description                                 |    |
| 1.2 Product List                                        |    |
| 1.3 Ordering Information                                | 6  |
| 2.0 PRODUCT SPECIFICATIONS                              | 7  |
| 2.1 Capacity                                            |    |
| 2.2 Performance                                         |    |
| 2.3 Latency                                             |    |
| 2.4 Quality of Service (QoS)                            |    |
| 2.5 Power                                               |    |
| 2.5.1 Maximum Voltage Ratings (12V)                     |    |
| 2.5.2 Power Consumption (12V)                           | 9  |
| 2.5.3 Inrush Current                                    |    |
| 2.5.4 Power Loss Protection                             | 9  |
| 2.6 Reliability                                         | 10 |
| 2.6.1 Mean Time Between Failures                        |    |
| 2.6.2 Uncorrectable Bit Error Rate                      |    |
| 2.6.3 Data Retention                                    | 10 |
| 2.6.4 Endurance                                         |    |
| 2.7 Environmental Specification                         |    |
| 2.7.1 Temperature                                       |    |
| 2.7.2 Dynamic Thermal Throttling                        |    |
| 2.7.2.1 DTT Table                                       |    |
| 2.7.2.2 Composite temperature (Tcomposite)              |    |
| 2.7.3 Humidity                                          |    |
| 2.7.4 Shock and Vibration                               | 12 |
| 3.0 MECHANICAL SPECIFICATIONS                           | 13 |
| 3.1 Physical Information                                |    |
| 4.0 INTERFACE SPECIFICATION                             |    |
| 4.1 Connector Dimensions                                |    |
| 4.1 Connector Dimensions                                |    |
| ·                                                       |    |
| 5.0 PCI and NVM EXPRESS REGISTERS                       |    |
| 5.1 PCI Express Registers                               |    |
| 5.1.1 PCI Register Summary                              |    |
| 5.1.2 PCI Header Registers                              |    |
| 5.1.3 PCI Power Management Registers                    |    |
| 5.1.4 Message Signaled Interrupt Registers              |    |
| 5.1.5 PCI Express Capability Registers                  |    |
| 5.1.6 MSI-X Registers                                   | 26 |
| 5.1.7 Advanced Error Reporting Registers                |    |
| 5.1.8 Alternative Routing-ID (ARI) Capability Registers |    |
| 5.1.9 Secondary PCI Express Capability Registers        |    |
| 5.1.10 Physical Layer 16.0 GT/s Capability              |    |
| 5.1.11 Margining Extended Capability Header             |    |
| 5.1.12 Data Link Feature Extended Capability            |    |
| 5.2.1 Register Summary                                  |    |
| 5.2.2 Controller Registers                              |    |
| -                                                       |    |
| 6.0 SUPPORTED COMMAND SET                               |    |
| 6.1 Admin Command Set                                   |    |
| 6.1.1 Identify Command                                  |    |
| 6.2 NVM Express I/O Command Set                         |    |
| 6.3 SMART/Health Information                            |    |
| 6.4 Extended SMART Information                          | 50 |
| 7.0 SPOR SPECIFICATION (Sudden Power Off and Recovery)  | 54 |
| 7.1 Data Recovery in Sudden Power off                   |    |
| 7.2 Minimum Off time                                    |    |
| 7.3 Time to Ready Sequence                              |    |
|                                                         |    |

### **Datasheet**

### **PCIe NVMe SSD**

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



| 8.0 VITAL PRODUCT DATA(VPD) STRUCTURE                 | 55 |
|-------------------------------------------------------|----|
| 8.1 Vital Product Data (VPD) Structure                |    |
| 9.0 UEFI EXPANSION ROM                                | 61 |
| 9.1 Supported Operating Systems                       | 61 |
| 10.0 Product Compliance                               | 62 |
| 10.1 Product regulatory compliance and Certifications | 62 |
| 11.0 References                                       | 63 |

MZQL215THBLA-00A07



### 1.0 INTRODUCTION

## 1.1 General Description

This document describes the specifications of the Samsung SSD PM9A3, which is a native-PCIe SSD for enterprise application.

The Samsung SSD PM9A3 presents outstanding performance with instant responsiveness to the host system, by applying the Peripheral Component Interconnect Express (PCIe) 4.0 interface standard, as well as highly efficient Non-Volatile Memory Express (NVMe) Protocol.

The Samsung SSD PM9A3 delivers wide bandwidth of up to 6,800MB/s for sequential read speed and up to 4,000MB/s for sequential write speed under up to 13.5W power. With the help of Toggle 2.0 NAND Flash interface, the Samsung SSD PM9A3 delivers random performance of up to 1000KIOPS for random 4KB read and up to 200KIOPS for random 4KB write in the sustained state.

By combining the enhanced reliability Samsung NAND Flash memory silicon with NAND Flash management technologies, the Samsung SSD PM9A3 delivers the extended endurance of up to 1 drive writes per day over 5 years, which is suitable for enterprise applications, in U.2 form factor line ups: 960GB, 1920GB, 3840GB, 7680GB and 15360GB

In addition, the Samsung SSD PM9A3 supports Power Loss Protection (PLP). PLP solution can guarantee that data issued by the host system are written to the storage media without any loss in the event of sudden power off or sudden power failure.

### 1.2 Product List

[Table 1] Product List

| Туре | Capacity | Part Number        |
|------|----------|--------------------|
|      | 960GB    | MZQL2960HCJR-00A07 |
|      | 1920GB   | MZQL21T9HCJR-00A07 |
| U.2  | 3840GB   | MZQL23T8HCLS-00A07 |
|      | 7680GB   | MZQL27T6HBLA-00A07 |
|      | 15360GB  | MZQL215THBLA-00A07 |

### 1.3 Ordering Information

### 

1. Memory (M)

2. Module Classification Z: SSD

3. Form Factor Q: 2.5" U.2

4. Line-Up

L: SV (VNAND 3bit MLC)

5. SSD CTRL

2: Elpis, S.LSI

6~8. SSD Density

960: 960GB 1T9: 1920GB 3T8: 3840GB 7T6: 7680GB 15T: 15360GB

9. NAND PKG + NAND Voltage

H: BGA (LF,HF)

10. Flash Generation

B: 3rd Generation C: 4th Generation

11~12. NAND Density

JR: 2T ODP 2CE (FBI) LS: 4T HDP 2CE(FBI) LA: 8T HDP 2CE(FBI)

13. "-"

14. Default

"0"

15. HW revision

0: No revision

16. Packaging type

A: General

17~18. Customer

07: General



## 2.0 PRODUCT SPECIFICATIONS

## 2.1 Capacity

[Table 2] User Capacity and Addressable Sectors

| Capacity <sup>2)</sup> | Max LBA <sup>3)</sup> |
|------------------------|-----------------------|
| 960GB                  | 1,875,385,008         |
| 1920GB                 | 3,750,748,848         |
| 3840GB                 | 7,501,476,528         |
| 7680GB                 | 15,002,931,888        |
| 15360GB                | 30,005,842,608        |

- 1) Gigabyte (GB) = 1,000,000,000 Bytes, 1 Sector = 512Bytes
- 2) Capacity shown in Table 2 represents the total usable capacity of the SSD which may be less than the total physical capacity. A certain area in physical capacity, not in the area shown to the user, might be used for the purpose of NAND flash management.
- 3) Max. LBA shown in Table 2 represents the total user addressable sectors in LBA mode and calculated by IDEMA rule.

### 2.2 Performance

[Table 3] Sustained Random Read/Write Performance (IOPS)

| Maximum Performance <sup>1)</sup> | Unit  | Gen3  |        |        |        | Gen4    |       |        |        |        |         |
|-----------------------------------|-------|-------|--------|--------|--------|---------|-------|--------|--------|--------|---------|
|                                   | Oilit | 960GB | 1920GB | 3840GB | 7680GB | 15360GB | 960GB | 1920GB | 3840GB | 7680GB | 15360GB |
| Random 4KB Read (Up to)           | IOPS  | 550K  | 800K   | 800K   | 800K   | 800K    | 550K  | 850K   | 1000K  | 1000K  | 850K    |
| Random 4KB Write (Up to)          | IOPS  | 70K   | 130K   | 180K   | 195K   | 160K    | 70K   | 130K   | 180K   | 200K   | 160K    |

1) Random performance in Table 3 was measured by using FIO 2.7 in Linux Gen3: CentOS6(kernel 3.14), Gen4: CentOS7(Kernel 5.3.1) with 4KB (4,096 bytes) of data transfer size in Queue Depth=32 by 4 workers. Measurements were performed on a full Logical Block Address (LBA) span of the drive in sustained state. The actual performance may vary depending on use conditions and environment.

#### [Table 4] Sequential Read/Write Performance

| Maximum Performance <sup>1)</sup> | Unit  | Gen3  |        |        |        |         | Gen4  |        |        |        |         |
|-----------------------------------|-------|-------|--------|--------|--------|---------|-------|--------|--------|--------|---------|
| waxiiiuiii Ferioriiiance          | Oilit | 960GB | 1920GB | 3840GB | 7680GB | 15360GB | 960GB | 1920GB | 3840GB | 7680GB | 15360GB |
| Sequential 128KB Read (Up to)     | MB/s  | 3500  | 3500   | 3500   | 3500   | 3500    | 6500  | 6800   | 6800   | 6700   | 5200    |
| Sequential 128KB Write (Up to)    | MB/s  | 1500  | 2700   | 3300   | 3300   | 3300    | 1500  | 2700   | 4000   | 4000   | 4000    |

1) Sequential performance in Table 4 was measured by using FIO 2.7 in Linux Gen3: CentOS6(kernel 3.14), Gen4: CentOS7(Kernel 5.3.1) with 128KB (131,072 bytes) of data transfer size in Queue Depth=32 by 1 worker.

#### [Table 5] IOPS Consistency

| Maximum Performance <sup>1)</sup> | 960GB | 1920GB | 3840GB | 7680GB | 15360GB |
|-----------------------------------|-------|--------|--------|--------|---------|
| Random Read (4 KB)                | 95%   | 95%    | 95%    | 95%    | 95%     |
| Random Write (4 KB)               | 95%   | 95%    | 95%    | 95%    | 95%     |

- 1) IOPS consistency measured using FIO with queue depth 32.
  2) IOPS Consistency (%) = (99.9% IOPS) / (Average IOPS) x 100.

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS. -7-

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



### 2.3 Latency

[Table 6] Latency<sup>1)</sup> (sustained state)

| Queue Depth = 1                     | Unit | 960GB   | 1920GB  | 3840GB  | 7680GB  | 15360GB |
|-------------------------------------|------|---------|---------|---------|---------|---------|
| Random Read/Write <sup>2)</sup>     | us   | 80 / 35 | 80 / 30 | 80 / 30 | 80 / 30 | 80 / 30 |
| Sequential Read/Write <sup>3)</sup> | us   | 20 / 20 | 20 / 20 | 20 / 20 | 20 / 20 | 20 / 20 |
| Drive Ready Time <sup>4)</sup>      | sec  | 8       | 8       | 8       | 8       | 20      |

#### NOTE:

- 1) Typical values.
- 2) The random latency is measured by using FIO 2.7 in Linux Gen3: CentOS6(kernel 3.14) and 4KB transfer size with queue depth 1 by 1 worker.
- 3) The sequential latency is measured by using FIO 2.7 in Linux Gen3: CentOS6(kernel 3.14) and 4KB transfer size with queue depth 1 by 1 worker.
- 4) The maximum taking time to be ready for receiving commands after power-up (CSTS.Ready=1). It is expected that I/O commands may not be completed at this point.

## 2.4 Quality of Service (QoS)

[Table 7] Quality of Service (QoS)

| Quality of Service (99%) | Unit | 960GB | 1920GB | 3840GB | 7680GB | 15360GB |
|--------------------------|------|-------|--------|--------|--------|---------|
| Read(4KB, QD=1)          | ms   | 0.1   | 0.1    | 0.1    | 0.1    | 0.1     |
| Read(4KB, QD=32)         | ms   | 0.5   | 0.25   | 0.25   | 0.25   | 0.25    |
| Write(4KB, QD=1)         | ms   | 0.06  | 0.03   | 0.03   | 0.03   | 0.03    |
| Write(4KB, QD=32)        | ms   | 0.6   | 0.35   | 0.35   | 0.35   | 0.35    |

| Quality of Service (99.99%) | Unit | 960GB | 1920GB | 3840GB | 7680GB | 15360GB |
|-----------------------------|------|-------|--------|--------|--------|---------|
| Read(4KB, QD=1)             | ms   | 0.15  | 0.15   | 0.15   | 0.15   | 0.15    |
| Read(4KB, QD=32)            | ms   | 0.6   | 0.5    | 0.5    | 0.5    | 0.5     |
| Write(4KB, QD=1)            | ms   | 0.06  | 0.04   | 0.04   | 0.04   | 0.04    |
| Write(4KB, QD=32)           | ms   | 0.6   | 0.6    | 0.5    | 0.5    | 0.5     |

#### NOTE:

<sup>1)</sup> QoS is measured using FIO 2.7 in CentOS6 (Linux kernel 3.14) with queue depth 1, 32 on 4KB ra 2) QoS is measured as the maximum round-trip time taken for 99 and 99.99% of commands to host. (14) with queue depth 1, 32 on 4KB random read and write.

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



### 2.5 Power

The Samsung SSD PM9A3 is implemented in standardized U.2 form factor and gets primary 12V power from the host system.

For 12V, the allowable voltage tolerance and noise level in SSD are described in chapter 2.5.1, the power consumption in 2.5.2 and the inrush current in

### 2.5.1 Maximum Voltage Ratings (12V)

[Table 8] Allowable Voltage Tolerance<sup>1)</sup>

| Operating Voltage | 960GB                                                        | 1920GB | 3840GB | 7680GB | 15360GB |  |  |
|-------------------|--------------------------------------------------------------|--------|--------|--------|---------|--|--|
| 12V               | 10%V                                                         |        |        |        |         |  |  |
| 12V Noise level   | DC to 100Khz :960mVp-p Max<br>100Khz to 20Mhz : 150mVp-p Max |        |        |        |         |  |  |
| 12V Min Off time  | 10ms                                                         |        |        |        |         |  |  |
| 3.3Vaux           | 10%                                                          |        |        |        |         |  |  |

### 2.5.2 Power Consumption (12V)

In enterprise server and storage system, the Samsung SSD PM9A3 is designed for the specific usage, which means that SSD will be always operated by the host system during the entire life. Hence, the Samsung SSD PM9A3 does not manage any low power modes except for the Active/Idle and Off mode.

[Table 9] Power Consumption (12V Supply Voltage)<sup>1)</sup>

| Power Mode           |                 | 960GB | 1920GB | 3840GB | 7680GB | 15360GB |
|----------------------|-----------------|-------|--------|--------|--------|---------|
| Active <sup>2)</sup> | Read            | 9.5W  | 10.0W  | 11.0W  | 11.0W  | 11.0W   |
| Active <sup>2</sup>  | Write           | 8.0W  | 12.5W  | 13.5W  | 13.5W  | 13.5W   |
| Idl                  | e <sup>3)</sup> | 3.5W  | 3.5W   | 3.5W   | 3.5W   | 4.0W    |

#### NOTE:

#### 2.5.3 Inrush Current

[Table 10] Inrush Current

| Inrush Current | 960GB | 1920GB | 3840GB           | 7680GB | 15360GB |
|----------------|-------|--------|------------------|--------|---------|
| 12V            |       |        | 1A <sup>1)</sup> |        |         |

#### NOTE:

#### 2.5.4 Power Loss Protection

By using internal back-up power technology, the Samsung SSD PM9A3 supports power loss protection (PLP) feature to guarantee the reliability of data requested by the host system. When power is unpredictably lost, SSD can detect automatically this abnormal situation and transfer all user data and meta-data cached in DRAM into the Flash media during any SSD operations.

CONFIDENTIAL

**Rev. 1.4** 

<sup>1)</sup> The components inside SSD were designed to endure the range of voltage fluctuations, which might be induced by the host system.

<sup>1)</sup> Power consumption was measured in the 12V power pins of the connector plug in SSD. The active and idle power is defined as the highest averaged power value, which is the maximum RMS average value over 100 ms duration.

<sup>2)</sup> The measurement condition for active power is assumed for Maximum power between sequential or random performancein PCle Gen4.

3) The idle state is defined as the state that the host system can issue any commands into SSD at any time.

<sup>1)</sup> The measurement value of inrush current is also compatible with the standard specification of "Enterprise SSD Form Factor Version 1.0a" released by SSD Form Factor Working Group.

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



### 2.6 Reliability

The reliability specification of the Samsung SSD PM9A3 follows JEDEC standard, which are included in JESD218A and JESD219A documents

#### 2.6.1 Mean Time Between Failures

By definition, Mean Time between Failures (MTBF) is the estimated time between failures occurring during SSD operation.

[Table 11] MTBF Specifications

| Parameter | 960GB | 1920GB | 3840GB          | 7680GB | 15360GB |
|-----------|-------|--------|-----------------|--------|---------|
| MTBF      |       |        | 2,000,000 Hours |        |         |

### 2.6.2 Uncorrectable Bit Error Rate

By definition, Uncorrectable Bit Error Rate (UBER) is a metric for the rate of occurrence of data errors, equal to the number of data errors per bits read as specified in the JESD218 document of JEDEC standard.

[Table 12] UBER Specifications

| Parameter | 960GB | 1920GB | 3840GB                             | 7680GB | 15360GB |
|-----------|-------|--------|------------------------------------|--------|---------|
| UBER      |       | 1 se   | ector per 10 <sup>17</sup> bits re | ead    |         |

#### 2.6.3 Data Retention

By definition, data retention is the expected time period for retaining data in the SSD at the maximum rated endurance in power-off state as specified in the JESD218 document of JEDEC standard.

[Table 13] Data Retention

| Parameter                    | 960GB | 1920GB | 3840GB   | 7680GB | 15360GB |
|------------------------------|-------|--------|----------|--------|---------|
| Data Retention <sup>1)</sup> |       |        | 3 months |        |         |

### NOTE:

#### 2.6.4 Endurance

By definition, the endurance of SSD in enterprise application is defined as the maximum number of drive writes per day that can meet the requirements specified in the JESD218 document of JEDEC standard.

[Table 14] Drive Write Per Day (DWPD)

| Parameter | 960GB | 1920GB  | 3840GB              | 7680GB | 15360GB |
|-----------|-------|---------|---------------------|--------|---------|
| DWPD      |       | 1 Drive | writes per day over | 5years |         |

[Table 15] TBW (Tera Bytes Written) Specifications

| Parameter | Unit | 960GB | 1920GB | 3840GB | 7680GB | 15360GB |
|-----------|------|-------|--------|--------|--------|---------|
| TBW       | TB   | 1752  | 3504   | 7008   | 14016  | 28032   |

#### NOTE:

1) TBW is measured while running 100 % random 4 KB writes across the entire SSD.(TBW = DWPD x 365 x 5 x User capacity).

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.  $_{-10}\, \cdot$ 

<sup>1)</sup> Data retention was measured by assuming that SSD reaches the maximum rated endurance at 40C in power-off state.

MZQL215THBLA-00A07



## 2.7 Environmental Specification

### 2.7.1 Temperature

[Table 16] Temperature, Case (Tc1)

| Parai                     | Parameter 960GB |             | 960GB 1920GB 3840GB 7680GB |  |  |  |
|---------------------------|-----------------|-------------|----------------------------|--|--|--|
| Temperature <sup>1)</sup> | Operating       | 0 to 70°C   |                            |  |  |  |
| remperature /             | Non-operating   | -40 to 85°C |                            |  |  |  |

#### NOTE:

1) Tc is measured at the hottest point on the case. Sufficient airflow is recommended to be operated properly on heavier workload within device operating temperature.



Figure 1. Tcase point

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



### 2.7.2 Dynamic Thermal Throttling

The dynamic thermal throttling (DTT) is implemented to prevent overheating. Table 17 shows the engaging and recovery temperature thresholds.

#### 2.7.2.1 DTT Table

[Table 17] DDT Table

| Cham                                    | 9                         | 60/1920/3840 | GB                        | 7680GB                                         |          |                           |  |
|-----------------------------------------|---------------------------|--------------|---------------------------|------------------------------------------------|----------|---------------------------|--|
| Step                                    | Engaging <sup>1),2)</sup> | Recovery     | Performance <sup>3)</sup> | Engaging <sup>1),2)</sup>                      | Recovery | Performance <sup>3)</sup> |  |
| DTT1                                    | 80'C                      | 79'C         | <70%                      | 80'C                                           | 79'C     | <65%                      |  |
| DTT2                                    | 81'C                      | 80'C         | <45%                      | 83'C                                           | 82'C     | <40%                      |  |
| DTT3                                    | 82'C                      | 81'C         | <30%                      | 85'C                                           | 84'C     | <20%                      |  |
| Critical (DTT4)                         | 83'C                      | 82'C         | <1%                       | 87'C                                           | 86'C     | <1%                       |  |
| Shut-down <sup>4</sup>                  | 97'C                      | n/a          | n/a                       | 94'C                                           | n/a      | n/a                       |  |
| Warning Composite Temperature (WCTEMP)  | 80°C                      |              |                           | rning Composite Temperature (WCTEMP) 80°C 80°C |          |                           |  |
| Critical Composite Temperature (CCTEMP) | 83'C                      |              |                           |                                                | 87°C     |                           |  |

| Step                                    |                           | 15360 GB |                           |
|-----------------------------------------|---------------------------|----------|---------------------------|
| Step                                    | Engaging <sup>1),2)</sup> | Recovery | Performance <sup>3)</sup> |
| DTT1                                    | 77'C                      | 76'C     | <70%                      |
| DTT2                                    | 81'C                      | 80'C     | <45%                      |
| DTT3                                    | 83'C                      | 82'C     | <30%                      |
| Critical (DTT4)                         | 84'C                      | 83'C     | <1%                       |
| Shut-down <sup>4</sup>                  | 91'C                      | n/a      | n/a                       |
| Warning Composite Temperature (WCTEMP)  |                           | 77'C     |                           |
| Critical Composite Temperature (CCTEMP) |                           | 84'C     |                           |

#### NOTE:

- 1) All temperatures are based on T<sub>composite</sub> values.
- 2) Recovering to the previous step as the temperature falls.
- 3) Throttling levels could be varying with workloads.
- 4) Hanged/Halted. Recovering after power cycle.

### 2.7.2.2 Composite temperature (T<sub>composite</sub>)

The  $T_{\text{composite}}$  is defined by the correlation equations as the below.

 $T_{composite} = TS$ 

where, TS means the temperature of reading in the thermal sensor on SSD.

### 2.7.3 Humidity

[Table 18] Humidity

| Para                   | Parameter 960 |  | 1920GB | 3840GB    | 7680GB | 15360GB |
|------------------------|---------------|--|--------|-----------|--------|---------|
| Humidity <sup>1)</sup> | Non-operating |  |        | 5% to 95% |        |         |

1) Humidity is measured in non-condensing state.

### 2.7.4 Shock and Vibration

[Table 19] Shock and Vibration

| Para                    | Parameter     |         | 960GB 1920GB 3840GB 7680GB 153600 |  |  | 15360GB |
|-------------------------|---------------|---------|-----------------------------------|--|--|---------|
| Shock <sup>1)</sup>     | Non-operating | 1,500 G |                                   |  |  |         |
| Vibration <sup>2)</sup> | Non-operating | 20 G    |                                   |  |  |         |

- 1) Test condition for shock: 0.5ms duration with half sine wave.
- 2) Test condition for vibration: 10Hz to 2000Hz.

Rev. 1.4

# 3.0 MECHANICAL SPECIFICATIONS

## 3.1 Physical Information

Enclosure of the Samsung SSD PM9A3 in U.2 form factor follows the standardized dimensions defined by SFF-8201 SPEC.

[Table 20] Physical Dimensions and Weightnical Outline

| Parameter | Unit | 960GB           | 1920GB | 3840GB        | 7680GB | 15360GB |
|-----------|------|-----------------|--------|---------------|--------|---------|
| Width     | mm   |                 |        | 69.85 ± 0.25  |        |         |
| Length    | mm   |                 |        | 100.20 ± 0.25 |        |         |
| Thickness | mm   | 7.00+0.00/-0.50 |        |               |        |         |
| Weight    | g    | Up to 90.0g     |        |               |        |         |



Figure 2. Mechanical Outline 1

MZQL215THBLA-00A07

## 4.0 INTERFACE SPECIFICATION

### **4.1 Connector Dimensions**

Drive Connector: FOXCONN



# 4.2 Connector Pin Assignments

[Table 21] Certifications and Declarations

| Pin# | Assignment | Description                             | Pin# | Assignment | Description             |
|------|------------|-----------------------------------------|------|------------|-------------------------|
| S1   | GND        | Ground                                  | E13  | PERn0      | PCle Receive- (lane 0)  |
| S2   | Not Used   |                                         | E14  | PERp0      | PCIe Receive+ (lane 0)  |
| S3   | Not Used   |                                         | E15  | GND        | Ground                  |
| S4   | GND        | Ground                                  | E16  | Not Used   |                         |
| S5   | Not Used   |                                         | S8   | GND        | Ground                  |
| S6   | Not Used   |                                         | S9   | Not Used   |                         |
| S7   | GND        | Ground                                  | S10  | Not Used   |                         |
| E1   | REFCLK1+   | Ground                                  | S11  | GND        | Ground                  |
| E2   | REFCLK1-   | Ground                                  | S12  | Not Used   |                         |
| E3   | 3.3V AUX   |                                         | S13  | Not Used   |                         |
| E4   | CLKREQ#    | Clock Request                           | S14  | GND        | Ground                  |
| E5   | ePERST0#   | PCIe Reset                              | S15  | Not Used   |                         |
| E6   | Not Used   |                                         | S16  | GND        | Ground                  |
| P1   | Not Used   |                                         | S17  | PETp1      | PCIe Transmit+ (lane 1) |
| P2   | Not Used   |                                         | S18  | PETn1      | PCle Transmit- (lane 1) |
| P3   | PWRDIS     | Power Disable                           | S19  | GND        | Ground                  |
| P4   | IfDet #    | Interface Detect                        | S20  | PERn1      | PCIe Receive- (lane 1)  |
| P5   | GND        | Ground                                  | S21  | PERp1      | PCIe Receive+ (lane 1)  |
| P6   | GND        | Ground                                  | S22  | GND        | Ground                  |
| P7   | Not Used   |                                         | S23  | PETp2      | PCIe Transmit+ (lane 2) |
| P8   | Not Used   |                                         | S24  | PETn2      | PCIe Transmit- (lane 2) |
| P9   | Not Used   |                                         | S25  | GND        | Ground                  |
| P10  | PRSNT#     | Presence                                | S26  | PERn2      | PCIe Receive- (lane 2)  |
| P11  | Activity   | Drive Active                            | S27  | PERp2      | PCIe Receive+ (lane 2)  |
| P12  | GND        | Ground                                  | S28  | GND        | Ground                  |
| P13  | 12 V       | Primary Power                           | E17  | PETp3      | PCIe Transmit+ (lane 3) |
| P14  | 12 V       | Primary Power                           | E18  | PETn3      | PCle Transmit- (lane 3) |
| P15  | 12 V       | Primary Power                           | E19  | GND        | Ground                  |
| E7   | RefClk0+   | PCIe Reference Clock + (primary port A) | E20  | PERn3      | PCIe Receive- (lane 3)  |
| E8   | RefClk0-   | PCIe Reference Clock - (primary port A) | E21  | PERp3      | PCle Receive+ (lane 3)  |
| E9   | GND        | Ground                                  | E22  | GND        | Ground                  |

**Datasheet** 

**PCIe NVMe SSD** 

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



| E10 | PETp0 | PCle Transmit+ (lane 0) | E23 | SMClk       | SMBus Clock |
|-----|-------|-------------------------|-----|-------------|-------------|
| E11 | PETn0 | PCIe Transmit- (lane 0) | E24 | SMDat       | SMBus Data  |
| E12 | GND   | Ground                  | E25 | DualPortEn# |             |

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.  $_{-15}\,.$ 

MZQL215THBLA-00A07



# 5.0 PCI and NVM EXPRESS REGISTERS

## **5.1 PCI Express Registers**

### **5.1.1 PCI Register Summary**

[Table 22] PCI Register Summary

| Start Address | End Address | Name                                      | Туре                           |
|---------------|-------------|-------------------------------------------|--------------------------------|
| 00h           | 3Fh         | PCI Header                                | PCI Configuration Header Space |
| 40h           | 47h         | PCI Power Management Capability           | PCI Capability                 |
| 50h           | 67h         | MSI Capability                            | PCI Capability                 |
| 70h           | A3h         | PCI Express Capability                    | PCI Capability                 |
| B0h           | BBh         | MSI-X Capability                          | PCI Capability                 |
| 100h          | 12Bh        | Advanced Error Reporting (AER) Capability | PCI Extended Capability        |
| 168h          | 16Fh        | Alternative Routing-ID (ARI) Capability   | PCI Extended Capability        |
| 178h          | 18Bh        | Secondary PCI Express Capability          | PCI Extended Capability        |
| 198h          | 1BBh        | Physical Layer 16.0 GT/s Capability       | PCI Extended Capability        |
| 1BCh          | 1D3h        | Margining Extended Capability Header      | PCI Extended Capability        |
| 3A0h          | 3ABh        | Data Link Feature Extended Capability     | PCI Extended Capability        |

### 5.1.2 PCI Header Registers

[Table 23] PCI Header Register Summary

| Start Address | End Address | Symbol       | Description                                 |
|---------------|-------------|--------------|---------------------------------------------|
| 00h           | 03h         | ID           | Identifiers                                 |
| 04h           | 05h         | CMD          | Command Register                            |
| 06h           | 07h         | STS          | Device Status                               |
| 08h           | 08h         | RID          | Revision ID                                 |
| 09h           | 0Bh         | CC           | Class Codes                                 |
| 0Ch           | 0Ch         | CLS          | Cache Line Size                             |
| 0Dh           | 0Dh         | MLT          | Master Latency Timer                        |
| 0Eh           | 0Eh         | HTYPE        | Header Type                                 |
| 0Fh           | 0Fh         | BIST         | Built in Self Test                          |
| 10h           | 13h         | MLBAR (BAR0) | Memory Register Base Address (lower 32-bit) |
| 14h           | 17h         | MUBAR (BAR1) | Memory Register Base Address (upper 32-bit) |
| 18h           | 1Bh         | IDBAR (BAR2) | Index/Data Pair Register Base Address       |
| 1Ch           | 1Fh         | BAR3         | Reserved                                    |
| 20h           | 23h         | BAR4         | Reserved                                    |
| 24h           | 27h         | BAR5         | Reserved                                    |
| 28h           | 2Bh         | CCPTR        | CardBus CIS Pointer                         |
| 2Ch           | 2Fh         | SS           | Subsystem Identifiers                       |
| 30h           | 33h         | EROM         | Expansion ROM Base Address                  |
| 34h           | 34h         | CAP          | Capabilities Pointer                        |
| 35h           | 3Bh         | RO           | Reserved                                    |
| 3Ch           | 3Dh         | INTR         | Interrupt Information                       |
| 3Eh           | 3Eh         | MGNT         | Minimum Grant                               |
| 3Fh           | 3Fh         | MLAT         | Maximum Latency                             |

### [Table 24] Identifier Register

| Bits  | Туре | Default Value | Description |
|-------|------|---------------|-------------|
| 31:16 | RO   | A80Ah         | Device ID   |
| 0:15  | RO   | 144Dh         | Vendor ID   |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 25] Command Register

| Bits  | Туре  | Default Value | Description                              |
|-------|-------|---------------|------------------------------------------|
| 15:11 | RsvdP | 0h            | Reserved                                 |
| 10    | RW    | 0h            | Interrupt Disable                        |
| 9     | RO    | 0h            | Fast Back-to-Back Enable (N/A)           |
| 8     | RW    | 0h            | SERR# Enable                             |
| 7     | RO    | 0h            | IDSEL Stepping/Wait Cycle Control (N/A)  |
| 6     | RW    | 0h            | Parity Error Response Enable             |
| 5     | RO    | 0h            | VGA Palette Snooping Enable (N/A)        |
| 4     | RO    | 0h            | Memory Write and Invalidate Enable (N/A) |
| 3     | RO    | 0h            | Special Cycle Enable (N/A)               |
| 2     | RW    | 0h            | Bus Master Enable                        |
| 1     | RW    | 0h            | Memory Space Enable                      |
| 0     | RW    | 0h            | I/O Space Enable                         |

#### [Table 26] Status Register

| Bits | Туре  | Default Value | Description                                 |
|------|-------|---------------|---------------------------------------------|
| 15   | RW1C  | 0h            | Detected Parity Error                       |
| 14   | RW1C  | 0h            | Signaled System Error                       |
| 13   | RW1C  | 0h            | Received Master Abort                       |
| 12   | RW1C  | 0h            | Received Target Abort                       |
| 11   | RO    | 0h            | Reserved                                    |
| 10:9 | RO    | 0h            | DEVSEL Timing (N/A)                         |
| 8    | RW1C  | 0h            | Master Data Parity Error Detected           |
| 7    | RO    | 0h            | Fast Back-to-Back Transaction Capable (N/A) |
| 6    | RsvdZ | 0h            | Reserved                                    |
| 5    | RO    | 0h            | 66MHz Capable (N/A)                         |
| 4    | RO    | 1h            | Capabilities List                           |
| 3    | RO    | 0h            | Interrupt Status                            |
| 2:1  | RsvdZ | 0h            | Reserved                                    |
| 0    | RO    | 0h            | Reserved                                    |

#### [Table 27] Revision ID Register

| Bits | Туре | Default Value | Description                     |
|------|------|---------------|---------------------------------|
| 7:0  | RO   | 0h            | Controller Hardware Revision ID |

### [Table 28] Class Code Register

| Bits  | Туре | Default Value | Description           |
|-------|------|---------------|-----------------------|
| 23:16 | RO   | 1h            | Base Class Code       |
| 15:8  | RO   | 8h            | Sub Class Code        |
| 7:0   | RO   | 2h            | Programming Interface |

#### [Table 29] Cache Line Size Register

| Bits | Type | Default Value | Description           |
|------|------|---------------|-----------------------|
| 7:0  | RW   | 0h            | Cache Line Size (N/A) |

#### [Table 30] Master Latency Timer Register

| Bits | Туре | Default Value | Description                |
|------|------|---------------|----------------------------|
| 7:0  | RO   | 0h            | Master Latency Timer (N/A) |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07 **SAMSUNG** 

#### [Table 31] Header Type Register

| Bits | Туре | Default Value | Description           |
|------|------|---------------|-----------------------|
| 7    | RO   | 0h            | Multi-Function Device |
| 6:0  | RO   | 0h            | Header Layout         |

#### [Table 32] Built In Self Test Register

| Bits | Туре   | Default Value | Description              |
|------|--------|---------------|--------------------------|
| 7    | HwInit | 0h            | Built In Self Test (N/A) |
| 6    | RW/RO  | 0h            | Start BIST (N/A)         |
| 5:4  | RsvdP  | 0h            | Reserved                 |
| 3:0  | RO     | 0h            | Completion Code (N/A)    |

#### [Table 33] Memory Register Base Address Lower 32-bits (BAR0) Register

| Bits  | Туре | Default Value | Description                    |
|-------|------|---------------|--------------------------------|
| 31:14 | RW   | 0h            | Base Address                   |
| 13:4  | RO   | 0h            | Reserved                       |
| 3     | RO   | 0h            | Pre-Fetchable                  |
| 2:1   | RO   | 2h            | Address Type (64-bit)          |
| 0     | RO   | 0h            | Memory Space Indicator (MEMSI) |

#### [Table 34] Memory Register Base Address Upper 32-bits (BAR1)

| Bits | Туре | Default Value | Description  |
|------|------|---------------|--------------|
| 31:0 | RO   | 0h            | Base Address |

#### [Table 35] Index/Data Pair Register Base Address (BAR2) Register

| Bits | Туре | Default Value | Description |
|------|------|---------------|-------------|
| 31:0 | RO   | 0h            | N/A         |

#### [Table 36] BAR3 Register

| Bits | Туре | Default Value | Description |
|------|------|---------------|-------------|
| 31:0 | RO   | 0h            | N/A         |

#### [Table 37] Vendor Specific BAR4 Register

| Bits | Туре | Default Value | Description |
|------|------|---------------|-------------|
| 31:0 | RO   | 0h            | N/A         |

#### [Table 38] Vendor Specific BAR5 Register

| Bits | Туре | Default Value | Description |
|------|------|---------------|-------------|
| 31:0 | RO   | 0h            | N/A         |

#### [Table 39] Cardbus CIS Pointer Register

| Bits | Туре | Default Value | Description |
|------|------|---------------|-------------|
| 31:0 | RO   | 0h            | N/A         |

#### [Table 40] Subsystem Identifier Register

| Bits  | Type | Default Value | Description         |
|-------|------|---------------|---------------------|
| 31:16 | RO   | A813h         | Subsystem ID        |
| 15:0  | RO   | 144Dh         | Subsystem Vendor ID |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 41] Expansion ROM Register

| Bits  | Туре | Default Value | Description                  |
|-------|------|---------------|------------------------------|
| 31:17 | RW   | 0h            | Expansion ROM Base Address   |
| 16:1  | RO   | 0h            | Reserved                     |
| 0     | RW   | 0h            | Expansion ROM Enable/Disable |

#### [Table 42] Capabilities Pointer Register

| Bits | Type | Default Value | Description                                                           |
|------|------|---------------|-----------------------------------------------------------------------|
| 7:0  | RO   | 40h           | Capability Pointer (Points to PCI Power Management Capability Offset) |

#### [Table 43] Interrupt Information Register

| Bits | Type | Default Value | Description    |
|------|------|---------------|----------------|
| 15:8 | RO   | 01h           | Interrupt Pin  |
| 7:0  | RW   | FFh           | Interrupt Line |

#### [Table 44] Minimum Grant Register

| Bits | Туре | Default Value | Description         |
|------|------|---------------|---------------------|
| 7:0  | RO   | 0h            | Minimum Grant (N/A) |

#### [Table 45] Maximum Latency Register

| Bits | Туре | Default Value | Description           |
|------|------|---------------|-----------------------|
| 7:0  | RO   | 0h            | Maximum Latency (N/A) |

### **5.1.3 PCI Power Management Registers**

[Table 46] PCI Power Management Capability Register Summary

| Start Address | End Address | Symbol        | Description                             |
|---------------|-------------|---------------|-----------------------------------------|
| 40h           | 40h         | PCIPM_ID      | PCI Power Management Capability ID      |
| 41h           | 41h         | NEXTCAP       | Next Capability Pointer                 |
| 42h           | 43h         | PCIPM_CAP     | PC Power Management Capabilities        |
| 44h           | 45h         | PCIPM_CS      | PCI Power Management Control and Status |
| 46h           | 46h         | PCIPM_CSR_BSE | PMCSR_BSE Bridge Extensions             |
| 47h           | 47h         | PCIEPM_DATA   | Data                                    |

#### [Table 47] PCI Power Management Capability ID Register

| Bits | Туре | Default Value | Description     |
|------|------|---------------|-----------------|
| 15:8 | RO   | 50h           | Next Capability |
| 7:0  | RO   | 1h            | Capability ID   |

#### [Table 48] PCI Power Management Capability Register

| Bits  | Туре | Default Value | Description                                                             |
|-------|------|---------------|-------------------------------------------------------------------------|
| 15:11 | RO   | 0h            | PME Support                                                             |
| 10    | RO   | 0h            | D2 Support                                                              |
| 9     | RO   | 0h            | D1 Support                                                              |
| 8:6   | RO   | 0h            | AUX Current                                                             |
| 5     | RO   | 0h            | Device Specific Initialization                                          |
| 4     | RO   | 0h            | Immediate Readiness on Return to D0                                     |
| 3     | RO   | 0h            | PME Clock (N/A)                                                         |
| 2:0   | RO   | 3h            | Version (Support for PCIe Power Management Interface Spec revision 1.2) |

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 49] PCI Power Management Control and Status Register

| Bits  | Туре  | Default Value | Description                  |
|-------|-------|---------------|------------------------------|
| 31:24 | RO    | 0h            | Data register (N/A)          |
| 23    | RO    | 0h            | Bus Power/Clock Enable (N/A) |
| 22    | RO    | 0h            | B2 , B3 support (N/A)        |
| 21:16 | RsvdP | 0h            | Reserved                     |
| 15    | RW1CS | 0h            | PME_Status                   |
| 14:13 | RO    | 0h            | Data Scale (N/A)             |
| 12:9  | RO    | 0h            | Data Select (N/A)            |
| 8     | RW1CS | 0h            | PME enable                   |
| 7:4   | RsvdP | 0h            | Reserved                     |
| 3     | RO    | 1h            | No Soft Reset                |
| 2     | RsvdP | 0h            | Reserved                     |
| 1:0   | RW    | 0h            | Power State                  |

### 5.1.4 Message Signaled Interrupt Registers

[Table 50] Message Signaled Interrupt Capability Register Summary

| Start Address | End Address | Symbol    | Description                                |
|---------------|-------------|-----------|--------------------------------------------|
| 50h           | 51h         | MSI_ID    | Message Signaled Interrupt Capability ID   |
| 52h           | 53h         | MSI_MC    | Message Signaled Interrupt Message Control |
| 54h           | 57h         | MSI_MA    | Message Signaled Interrupt Message Address |
| 58h           | 5Bh         | MSI_MUA   | Message Signaled Interrupt Upper Address   |
| 5Ch           | 5Dh         | MSI_MDATA | Message Signaled Interrupt Message Data    |
| 60h           | 63h         | MSI_MMASK | Message Signaled Interrupt Mask Bits       |
| 64h           | 67h         | MSI_MPEND | Message Signaled Interrupt Pending Bits    |

#### [Table 51] Message Signaled Interrupt Capability ID Register

| Bits | Туре | Default Value | Description     |
|------|------|---------------|-----------------|
| 15:8 | RO   | 70h           | Next Capability |
| 7:0  | RO   | 05h           | Capability ID   |

#### [Table 52] Message Signaled Interrupt Control Register

| Bits  | Туре  | Default Value | Description                   |
|-------|-------|---------------|-------------------------------|
| 15:11 | RsvdP | 0h            | Reserved                      |
| 10    | RW    | 0h            | Extended Message Data Enable  |
| 9     | RO    | 0h            | Extended Message Data Capable |
| 8     | RO    | 0h            | Per Vector Masking Capable    |
| 7     | RO    | 1h            | 64-bit Address Capable        |
| 6:4   | RW    | 0h            | Multiple Message Enable       |
| 3:1   | RO    | 5h            | Multiple Message Capable      |
| 0     | RW    | 0h            | MSI Enable                    |

#### [Table 53] Message Signaled Interrupt Lower Address Register

| Bits | Туре  | Default Value | Description     |
|------|-------|---------------|-----------------|
| 31:2 | RW    | 0h            | Message Address |
| 1:0  | RsvdP | 0h            | Reserved        |

#### [Table 54] Message Signaled Interrupt Upper Address Register

| Bits | Туре | Default Value | Description           |
|------|------|---------------|-----------------------|
| 31:0 | RW   | 0h            | Message Upper Address |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 55] Message Signaled Interrupt Message Data Register

| Bits  | Туре | Default Value | Description           |
|-------|------|---------------|-----------------------|
| 31:16 | RW   | 0h            | Extended Message Data |
| 0:15  | RW   | 0h            | Data                  |

#### [Table 56] Message Signaled Interrupt Mask Bits Register

| Bits | Туре | Default Value | Description |
|------|------|---------------|-------------|
| 31:0 | RW   | 0h            | Mask Bits   |

#### [Table 57] Message Signaled Interrupt Pending Bits Register

| Bits | Туре | Default Value | Description  |
|------|------|---------------|--------------|
| 31:0 | RO   | 0h            | Pending Bits |

### 5.1.5 PCI Express Capability Registers

[Table 58] PCI Express Capability Register Summary

| Start Address | End Address | Symbol     | Description                       |
|---------------|-------------|------------|-----------------------------------|
| 70h           | 71h         | PCIE_ID    | PCI Express Capability ID         |
| 72h           | 73h         | PCIE_CAP   | PCI Express Capabilities          |
| 74h           | 77h         | PCIE_DCAP  | PCI Express Device Capabilities   |
| 78h           | 79h         | PCIE_DC    | PCI Express Device Control        |
| 7Ah           | 7Bh         | PCIE_DS    | PCI Express Device Status         |
| 7Ch           | 7Fh         | PCIE_LCAP  | PCI Express Link Capabilities     |
| 80h           | 81h         | PCIE_LC    | PCI Express Link Control          |
| 82h           | 83h         | PCIE_LS    | PCI Express Link Status           |
| 94h           | 97h         | PCIE_DCAP2 | PCI Express Device Capabilities 2 |
| 98h           | 99h         | PCIE_DC2   | PCI Express Device Control 2      |
| 9Ah           | 9Bh         | PCIE_DS2   | PCI Express Device Status 2       |
| 9Ch           | 9Fh         | PCIE_LCAP2 | PCI Express Link Capabilities 2   |
| A0h           | A1h         | PCIE_LC2   | PCI Express Link Control 2        |
| A2h           | A3h         | PCIE_LS2   | PCI Express Link Status 2         |

### [Table 59] PCI Express Capability ID Register

| Bits | Туре | Default Value | Description                     |
|------|------|---------------|---------------------------------|
| 15:8 | RO   | B0h           | Next Pointer (MSI-X Capability) |
| 7:0  | RO   | 10h           | Capability ID                   |

#### [Table 60] PCI Express Capabilities Register

| Bits | Туре   | Default Value | Description               |
|------|--------|---------------|---------------------------|
| 15   | RsvdP  | 0h            | Reserved                  |
| 14   | RO     | 0h            | Reserved                  |
| 13:9 | RO     | 0h            | Interrupt Message Number  |
| 8    | HwInit | 0h            | Slot Implementation (N/A) |
| 7:4  | RO     | 0h            | Device/Port Type          |
| 3:0  | RO     | 2h            | Capability Version        |

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.  $_{-21}\,.$ 



MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 61] PCI Express Device Capabilities Register

| Bits  | Туре  | Default Value | Description                                   |
|-------|-------|---------------|-----------------------------------------------|
| 31:29 | RsvdP | 0h            | Reserved                                      |
| 28    | RO    | 1h            | Function Level Reset Capability               |
| 27:26 | RO    | 0h            | Captured Slot Power Limit Scale               |
| 25:18 | RO    | 0h            | Captured Slot Power Limit Value               |
| 17:16 | RsvdP | 0h            | Reserved                                      |
| 15    | RO    | 1h            | Role-based Error Reporting                    |
| 14:12 | RO    | 0h            | Reserved                                      |
| 11:9  | RO    | 7h            | Endpoint L1 Acceptable Latency                |
| 8:6   | RO    | 7h            | Endpoint L0 Acceptable Latency                |
| 5     | RO    | 1h            | Extended Tag Field Supported                  |
| 4:3   | RO    | 0h            | Phantom Functions Supported                   |
| 2:0   | RO    | 1h            | Max Payload Size Supported (256 byte payload) |

#### [Table 62] PCI Express Device Control Register

| Bits  | Type | Default Value | Description                          |
|-------|------|---------------|--------------------------------------|
| 15    | RO   | 0h            | Initiate Function Level Reset        |
| 14:12 | RW   | 2h            | Max Read Request Size                |
| 11    | RW   | 1h            | Enable No Snoop                      |
| 10    | RWS  | 0h            | Aux Power PM Enable (N/A)            |
| 9     | RW   | 0h            | Phantom Functions Enable (N/A)       |
| 8     | RW   | 1h            | Extended Tag Enable                  |
| 7:5   | RW   | 1h            | Max Payload Size                     |
| 4     | RW   | 1h            | Enable Relaxed Ordering              |
| 3     | RW   | 0h            | Unsupported Request Reporting Enable |
| 2     | RW   | 0h            | Fatal Error Reporting Enable         |
| 1     | RW   | 0h            | Non-Fatal Error Reporting Enable     |
| 0     | RW   | 0h            | Correctable Error Reporting Enable   |

#### [Table 63] PCI Express Device Status Register

| Bits | Туре  | Default Value | Description                              |
|------|-------|---------------|------------------------------------------|
| 15:7 | RsvdZ | 0h            | Reserved                                 |
| 6    | RO    | 0h            | Emergency Power Reduction Detected (N/A) |
| 5    | RO    | 0h            | Transactions Pending                     |
| 4    | RW    | 0h            | Aux Power Detected                       |
| 3    | RW1C  | 0h            | Unsupported Request Detected             |
| 2    | RW1C  | 0h            | Fatal Error Detected                     |
| 1    | RW1C  | 0h            | Non-Fatal Error Detected                 |
| 0    | RW1C  | 0h            | Correctable Error Detected               |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 64] PCI Express Link Capabilities Register

| Bits  | Туре   | Default Value | Description                                   |
|-------|--------|---------------|-----------------------------------------------|
| 31:24 | HwInit | 0h            | Port Number (Part 0)                          |
| 23    | RsvdP  | 0h            | Reserved                                      |
| 22    | HwInit | 1h            | ASPM Optionality Compliance                   |
| 21    | RO     | 0h            | Link Bandwidth Notification Capability        |
| 20    | RO     | 0h            | Data Link Layer Link Active Reporting Capable |
| 19    | RO     | 0h            | Surprise Down Error Reporting Capable         |
| 18    | RO     | 0h            | Clock Power Management                        |
| 17:15 | RO     | 6h            | L1 Exit Latency                               |
| 14:12 | RO     | 7h            | L0s Exit Latency                              |
| 11:10 | RO     | 0h            | Active State Power Management Support         |
| 9:4   | RO     | 4h            | Maximum Link Width (x4 link)                  |
| 3:0   | RO     | 4h            | Supported Link Speeds PCIe Gen3(3h), Gen4(4h) |

#### [Table 65] PCI Express Link Control Register

| Bits  | Туре     | Default Value | Description                                      |
|-------|----------|---------------|--------------------------------------------------|
| 15:14 | RW/RsvdP | 0h            | DRS Signaling Control (N/A)                      |
| 13:12 | RsvdP    | 0h            | Reserved                                         |
| 11    | RsvdP    | 0h            | Link Autonomous Bandwidth Interrupt Enable (N/A) |
| 10    | RsvdP    | 0h            | Link Bandwidth Management Interrupt Enable (N/A) |
| 9     | RsvdP    | 0h            | Hardware Autonomous Width Disable                |
| 8     | RW       | 0h            | Enable Clock Power Management                    |
| 7     | RW       | 0h            | Extended Sync                                    |
| 6     | RW       | 0h            | Common Clock Configuration                       |
| 5     | RsvdP    | 0h            | Retrain Link (N/A)                               |
| 4     | RsvdP    | 0h            | Link Disable (N/A)                               |
| 3     | RW       | 0h            | Read Completion Boundary                         |
| 2     | RsvdP    | 0h            | Reserved                                         |
| 1:0   | RW       | 0h            | Active State Power Management Control            |

#### [Table 66] PCI Express Link Status Register

|      | <u> </u> |               |                                        |
|------|----------|---------------|----------------------------------------|
| Bits | Type     | Default Value | Description                            |
| 15   | RO       | 0h            | Link Autonomous Bandwidth Status (N/A) |
| 14   | RO       | 0h            | Link Bandwidth Management Status (N/A) |
| 13   | RO       | 0h            | Data Link Layer Link Active            |
| 12   | HwInit   | 1h            | Slot Clock Configuration               |
| 11   | RO       | 0h            | Link Training (N/A)                    |
| 10   | RO       | 0h            | Reserved                               |
| 9:4  | RO       | 1h            | Negotiated Link Width                  |
| 3:0  | RO       | 1h            | Current Link Speed                     |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 67] PCI Express Device Capabilities 2 Register

| Bits  | Туре   | Default Value | Description                                             |
|-------|--------|---------------|---------------------------------------------------------|
| 31    | HwInit | 0h            | FRS Supported                                           |
| 30:27 | RsvdP  | 0h            | Reserved                                                |
| 26    | RO     | 0h            | Emergency Power Reduction Initialization Required (N/A) |
| 25:24 | RO     | 0h            | Emergency Power Reduction Supported (N/A)               |
| 23:22 | HwInit | 0h            | Max End-End TLP Prefixes                                |
| 21    | HwInit | 0h            | End-End TLP Prefix Supported                            |
| 20    | RO     | 0h            | Extended Format Field Supported                         |
| 19:18 | HwInit | 0h            | OBFF Supported                                          |
| 17    | HwInit | 0h            | 10-Bit Tag Requester Supported                          |
| 16    | HwInit | 1h            | 10-Bit Tag Completer Supported                          |
| 15:14 | HwInit | 0h            | LN System CLS (N/A)                                     |
| 13:12 | RO     | 0h            | TPH Completer Supported                                 |
| 11    | RO     | 1h            | Latency Tolerance Reporting Supported                   |
| 10    | HwInit | 0h            | No RO-enabled PR-PR Passing (N/A)                       |
| 9     | RO     | 0h            | 128-bit CAS Completer Supported                         |
| 8     | RO     | 0h            | 64-bit Atomic Op Completer Supported                    |
| 7     | RO     | 0h            | 32-bit Atomic Op Completer Supported                    |
| 6     | RO     | 0h            | Atomic Op Routing Supported (N/A)                       |
| 5     | RO     | 0h            | ARI Forwarding Supported (N/A)                          |
| 4     | RO     | 1h            | Completion Timeout Disable Supported                    |
| 3:0   | Hwlnit | Fh            | Completion Timeout Ranges Supported                     |

#### [Table 68] PCI Express Device Control 2 Register

| Bits  | Type     | Default Value | Description                                  |
|-------|----------|---------------|----------------------------------------------|
| 15    | RsvdP    | 0h            | End-to-end TLP Prefix Blocking               |
| 14:13 | RW/RsvdP | 0h            | OBFF Enable                                  |
| 12    | RW       | 0h            | 10-Bit Tag Requester Enable                  |
| 11    | RO       | 0h            | Emergency Power Reduction Request (N/A)      |
| 10    | RW/RsvdP | 1h            | Latency Tolerance Reporting Mechanism Enable |
| 9     | RW       | 0h            | IDO Completion Enable                        |
| 8     | RW       | 0h            | IDO Request Enable                           |
| 7     | RW       | 0h            | AtomicOp Egress Blocking (N/A)               |
| 6     | RW       | 0h            | AtomicOp Requester Enable                    |
| 5     | RW       | 0h            | ARI Forwarding Enable (N/A)                  |
| 4     | RW       | 0h            | Completion Timeout Disable                   |
| 3:0   | RW       | 0h            | Completion Timeout Value                     |

### [Table 69] PCI Express Device Status 2 Register

| Bits | Туре  | Default Value | Description |
|------|-------|---------------|-------------|
| 15:0 | RsvdZ | 0h            | Reserved    |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 70] PCI Express Link Capabilities 2 Register

| Bits  | Туре   | Default Value | Description                                    |
|-------|--------|---------------|------------------------------------------------|
| 31    | RO     | 0h            | DRS supported                                  |
| 30:25 | RsvdP  | 0h            | Reserved                                       |
| 24    | HWinit | 1h            | Two Retimers Presence Detect Supported         |
| 23    | HWinit | 1h            | Retimer Presence Detect Supported              |
| 22:16 | RO     | 0h            | Lower SKP OS Reception Supported Speed Vector  |
| 15:9  | RO     | 0h            | Lower SKP OS Generation Supported Speed Vector |
| 8     | RO     | 0h            | Cross-Link Supported                           |
| 7:1   | RO     | Fh            | Supported Speeds Vector                        |
| 0     | RsvdP  | 0             | Reserved                                       |

#### [Table 71] PCI Express Link Control 2 Register

| Bits  | Туре      | Default Value | Description                                                                                        |
|-------|-----------|---------------|----------------------------------------------------------------------------------------------------|
| 15:12 | RWS/RsvdP | 0h            | Compliance De-emphasis                                                                             |
| 11    | RWS/RsvdP | 0h            | Compliance SOS                                                                                     |
| 10    | RWS/RsvdP | 0h            | Enter Modified Compliance                                                                          |
| 9:7   | RWS/RsvdP | 0h            | Transmit Margin                                                                                    |
| 6     | Hwlnit    | 0h            | Selectable De-Emphasis (N/A)                                                                       |
| 5     | RWS/RsvdP | 0h            | Hardware Autonomous Speed Disable                                                                  |
| 4     | RWS/RsvdP | 0h            | Enter Compliance                                                                                   |
| 3:0   | RWS/RsvdP | 4h            | Target Link Speed 1h: 2.5 GT/s (Gen 1) 2h: 5.0 GT/s (Gen 2) 3h: 8 GT/s (Gen 3) 4h: 16 GT/s (Gen 4) |

#### [Table 72] PCI Express Link Status 2 Register

| Bits  | Туре      | Default Value | Description                         |
|-------|-----------|---------------|-------------------------------------|
| 15    | RO        | 0h            | DRS Message Received (N/A)          |
| 14:12 | RO        | 0h            | Downstream Componenet Present (N/A) |
| 11:10 | RsvdZ     | 0h            | Reserved                            |
| 9:8   | RO        | 1h            | Crosslink Resolution                |
| 7     | ROS/RsvdZ | 0h            | Two Retimers Presence Detected      |
| 6     | ROS/RsvdZ | 0h            | Retimer Presence Detected           |
| 5     | RW1CS     | 0h            | Link Equalization Request           |
| 4     | ROS       | 0h            | Equalization Phase 3 Successful     |
| 3     | ROS       | 0h            | Equalization Phase 2 Successful     |
| 2     | ROS       | 0h            | Equalization Phase 1 Successful     |
| 1     | ROS       | 0h            | Equalization Complete               |
| 0     | RO        | 1h            | Current De-Emphasis                 |

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



### 5.1.6 MSI-X Registers

[Table 73] MSI-X Capability Register Summary

| Start Address | End Address | Symbol   | Description                      |
|---------------|-------------|----------|----------------------------------|
| B0h           | B1h         | MSIX_ID  | MSI-X Capability ID              |
| B2h           | B3h         | MSIX_CAP | MSI-X Message Control            |
| B4h           | B7h         | MSIX_TBL | MSI-X Table Offset and Table BIR |
| B8h           | BBh         | MSIX_PBA | MSI-X PBA Offset and PBA BIR     |

#### [Table 74] MSI-X Identifier Register

| Bits | Туре | Default Value | Description     |
|------|------|---------------|-----------------|
| 15:8 | RO   | 00h           | Next Capability |
| 7:0  | RO   | 11h           | Capability ID   |

#### [Table 75] MSI-X Control Register

| Bits  | Туре  | Default Value | Description   |
|-------|-------|---------------|---------------|
| 15    | RW    | 0h            | MSI-X Enable  |
| 14    | RW    | 0h            | Function Mask |
| 13:11 | RsvdP | 0h            | Reserved      |
| 10:0  | RO    | 81h           | Table Size    |

#### [Table 76] MSI-X Table Offset Register

| Bits | Туре | Default Value | Description  |
|------|------|---------------|--------------|
| 31:3 | RO   | 600h          | Table Offset |
| 2:0  | RO   | 0h            | Table BIR    |

### [Table 77] MSI-X Pending Bit Array Offset Register

| E | Bits | Туре | Default Value | Description              |
|---|------|------|---------------|--------------------------|
| 3 | 1:3  | RO   | 400h          | Pending Bit Array Offset |
| 2 | 2:0  | RO   | 0h            | Pending Bit Array BIR    |

### 5.1.7 Advanced Error Reporting Registers

[Table 78] Advanced Error Reporting Capability Register Summary

| Start Address | End Address | Symbol     | Description                                 |
|---------------|-------------|------------|---------------------------------------------|
| 100h          | 103h        | AER_ID     | AER Capability ID                           |
| 104h          | 107h        | AER_UCES   | AER Uncorrectable Error Status              |
| 108h          | 10Bh        | AER_UCEM   | AER Uncorrectable Error Mask                |
| 10Ch          | 10Fh        | AER_UCESEV | AER Uncorrectable Error Severity            |
| 110h          | 113h        | AER_CES    | AER Correctable Error Status                |
| 114h          | 117h        | AER_CEM    | AER Correctable Error Mask                  |
| 118h          | 11Bh        | AER_CC     | AER Advanced Error Capabilities and Control |
| 11Ch          | 12Bh        | AER_HL     | AER Header Log                              |

#### [Table 79] AER Capability ID Register

| Bits  | Туре | Default Value | Description                                                                 |
|-------|------|---------------|-----------------------------------------------------------------------------|
| 31:20 | RO   | 168h          | Next Pointer<br>(Points to Alternative Routing-ID Capability Header Offset) |
| 19:16 | RO   | 2h            | Capability Version                                                          |
| 15:0  | RO   | 1h            | Capability ID                                                               |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 80] AER Uncorrectable Error Status Register

| Bits  | Туре      | Default Value | Description                         |
|-------|-----------|---------------|-------------------------------------|
| 31:27 | RsvdZ     | 0h            | Reserved                            |
| 26    | RW1CS     | 0h            | Poisoned TLP Egress Blocked Status  |
| 25    | RW1CS     | 0h            | TLP Prefix Blocked Error Status     |
| 24    | RW1CS     | 0h            | Atomic Op Egress Blocked Status     |
| 23    | RW1CS     | 0h            | MC Blocked TLP Status               |
| 22    | RW1CS     | 0h            | Uncorrectable Internal Error Status |
| 21    | RW1CS     | 0h            | ACS Violation Status                |
| 20    | RW1CS     | 0h            | Unsupported Request Error Status    |
| 19    | RW1CS     | 0h            | ECRC Error Status                   |
| 18    | RW1CS     | 0h            | Malformed TLP Status                |
| 17    | RW1CS     | 0h            | Receiver Overflow Status            |
| 16    | RW1CS     | 0h            | Unexpected Completion Status        |
| 15    | RW1CS     | 0h            | Completer Abort Status              |
| 14    | RW1CS     | 0h            | Completion Timeout Status           |
| 13    | RW1CS     | 0h            | Flow Control Protocol Error Status  |
| 12    | RW1CS     | 0h            | Poisoned TLP Status                 |
| 11:6  | RsvdZ     | 0h            | Reserved                            |
| 5     | RW1CS     | 0h            | Surprise Down Error Status (N/A)    |
| 4     | RW1CS     | 0h            | Data Link Protocol Error Status     |
| 3:1   | RsvdZ     | 0h            | Reserved                            |
| 0     | Undefined | 0h            | Undefined                           |

#### [Table 81] AER Uncorrectable Error Mask Register

| Bits  | Туре      | Default Value | Description                       |
|-------|-----------|---------------|-----------------------------------|
| 31:27 | RsvdZ     | 0h            | Reserved                          |
| 26    | RWS       | 0h            | Poisoned TLP Egress Blocked Mask  |
| 25    | RWS       | 0h            | TLP Prefix Blocked Error Mask     |
| 24    | RWS       | 0h            | Atomic Op Egress Blocked Mask     |
| 23    | RWS       | 0h            | MC Blocked TLP Mask               |
| 22    | RWS       | 1h            | Uncorrectable Internal Error Mask |
| 21    | RWS       | 0h            | ACS Violation Mask                |
| 20    | RWS       | 0h            | Unsupported Request Error Mask    |
| 19    | RWS       | 0h            | ECRC Error Mask                   |
| 18    | RWS       | 0h            | Malformed TLP Mask                |
| 17    | RWS       | 0h            | Receiver Overflow Mask            |
| 16    | RWS       | 0h            | Unexpected Completion Mask        |
| 15    | RWS       | 0h            | Completer Abort Mask              |
| 14    | RWS       | 0h            | Completion Timeout Mask           |
| 13    | RWS       | 0h            | Flow Control Protocol Error Mask  |
| 12    | RWS       | 0h            | Poisoned TLP Mask                 |
| 11:6  | RsvdZ     | 0h            | Reserved                          |
| 5     | RWS       | 0h            | Surprise Down Error Mask (N/A)    |
| 4     | RWS       | 0h            | Data Link Protocol Error Mask     |
| 3:1   | RsvdZ     | 0h            | Reserved                          |
| 0     | Undefined | 0h            | Undefined                         |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 82] AER Uncorrectable Error Severity Register

| Bits  | Туре      | Default Value | Description                           |
|-------|-----------|---------------|---------------------------------------|
| 31:27 | RsvdP     | 0h            | Reserved                              |
| 26    | RWS       | 0h            | Poisoned TLP Egress Blocked Severity  |
| 25    | RWS       | 0h            | TLP Prefix Blocked Error Severity     |
| 24    | RWS       | 0h            | Atomic Op Egress Blocked Severity     |
| 23    | RWS       | 0h            | MC Blocked TLP Severity               |
| 22    | RWS       | 1h            | Uncorrectable Internal Error Severity |
| 21    | RWS       | 0h            | ACS Violation Severity                |
| 20    | RWS       | 0h            | Unsupported Request Error Severity    |
| 19    | RWS       | 0h            | ECRC Error Severity                   |
| 18    | RWS       | 1h            | Malformed TLP Severity                |
| 17    | RWS       | 1h            | Receiver Overflow Severity            |
| 16    | RWS       | 0h            | Unexpected Completion Severity        |
| 15    | RWS       | 0h            | Completer Abort Severity              |
| 14    | RWS       | 0h            | Completion Timeout Severity           |
| 13    | RWS       | 1h            | Flow Control Protocol Error Severity  |
| 12    | RWS       | 0h            | Poisoned TLP Severity                 |
| 11:6  | RsvdP     | 0h            | Reserved                              |
| 5     | RWS       | 1h            | Surprise Down Error Severity (N/A)    |
| 4     | RWS       | 1h            | Data Link Protocol Error Severity     |
| 3:1   | RsvdP     | 0h            | Reserved                              |
| 0     | Undefined | 0h            | Undefined                             |

#### [Table 83] AER Correctable Error Status Register

| Bits  | Type  | Default Value | Description                     |
|-------|-------|---------------|---------------------------------|
| 31:16 | RsvdZ | 0h            | Reserved                        |
| 15    | RW1CS | 0h            | Header Log Overflow Status      |
| 14    | RW1CS | 0h            | Corrected Internal Error Status |
| 13    | RW1CS | 0h            | Advisory Non-Fatal Error Status |
| 12    | RW1CS | 0h            | Replay Timer Timeout Status     |
| 11:9  | RsvdZ | 0h            | Reserved                        |
| 8     | RW1CS | 0h            | Replay Number Rollover Status   |
| 7     | RW1CS | 0h            | Bad DLLP Status                 |
| 6     | RW1CS | 0h            | Bad TLP Status                  |
| 5:1   | RsvdZ | 0h            | Reserved                        |
| 0     | RW1CS | 0h            | Received Error Status           |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 84] AER Correctable Error Mask Register

| Bits  | Туре  | Default Value | Description                   |
|-------|-------|---------------|-------------------------------|
| 31:16 | RsvdP | 0h            | Reserved                      |
| 15    | RWS   | 1h            | Header Log Overflow Status    |
| 14    | RWS   | 1h            | Corrected Internal Error Mask |
| 13    | RWS   | 1h            | Advisory Non-Fatal Error Mask |
| 12    | RWS   | 0h            | Replay Timer Timeout Mask     |
| 11:9  | RsvdP | 0h            | Reserved                      |
| 8     | RWS   | 0h            | Replay Number Rollover Mask   |
| 7     | RWS   | 0h            | Bad DLLP Mask                 |
| 6     | RWS   | 0h            | Bad TLP Mask                  |
| 5:1   | RsvdP | 0h            | Reserved                      |
| 0     | RWS   | 0h            | Received Error Mask           |

#### [Table 85] AER Capabilities and Control Register

| Bits  | Type  | Default Value | Description                                  |
|-------|-------|---------------|----------------------------------------------|
| 31:13 | RsvdP | 0h            | Reserved                                     |
| 12    | RO    | 0h            | Completion Timeout Prefix/Header Log Capable |
| 11    | ROS   | 0h            | TLP Prefix Log Present                       |
| 10    | RWS   | 0h            | Multiple Header Recording Enable             |
| 9     | RO    | 1h            | Multiple Header Recording Capable            |
| 8     | RWS   | 0h            | ECRC Check Enable                            |
| 7     | RO    | 1h            | ECRC Check Capable                           |
| 6     | RWS   | 0h            | ECRC Generation Enable                       |
| 5     | RO    | 1h            | ECRC Generation Capable                      |
| 4:0   | ROS   | 0h            | First Error Pointer                          |

#### [Table 86] AER Header Log Register

| Bits    | Type | Default Value | Description    |
|---------|------|---------------|----------------|
| 127:120 | ROS  | 0h            | Header Byte 0  |
| 119:112 | ROS  | 0h            | Header Byte 1  |
| 111:104 | ROS  | 0h            | Header Byte 2  |
| 103:96  | ROS  | 0h            | Header Byte 3  |
| 95:88   | ROS  | 0h            | Header Byte 4  |
| 87:80   | ROS  | 0h            | Header Byte 5  |
| 79:72   | ROS  | 0h            | Header Byte 6  |
| 71:64   | ROS  | 0h            | Header Byte 7  |
| 63:56   | ROS  | 0h            | Header Byte 8  |
| 55:48   | ROS  | 0h            | Header Byte 9  |
| 47:40   | ROS  | 0h            | Header Byte 10 |
| 39:32   | ROS  | 0h            | Header Byte 11 |
| 31:24   | ROS  | 0h            | Header Byte 12 |
| 23:16   | ROS  | 0h            | Header Byte 13 |
| 15:8    | ROS  | 0h            | Header Byte 14 |
| 7:0     | ROS  | 0h            | Header Byte 15 |



### 5.1.8 Alternative Routing-ID (ARI) Capability Registers

[Table 87] Alternative Routing-ID (ARI) Capability Summary

| Start Address | End Address | Symbol  | Description                                    |
|---------------|-------------|---------|------------------------------------------------|
| 168h          | 16Bh        | ARI_ID  | Alternative Routing-ID (ARI) Capability Header |
| 16Ch          | 16Dh        | ARI_CAP | ARI Capability Register                        |
| 16Eh          | 16Fh        | ARI_CON | ARI Control Register                           |

#### [Table 88] Alternative Routing-ID (ARI) Capability Header

| Bits  | Туре | Default Value | Description                                                                                |
|-------|------|---------------|--------------------------------------------------------------------------------------------|
| 31:20 | RO   | 178h          | Next Capability Offset (Points to Secondary PCI Express Extended capability Header Offset) |
| 19:16 | RO   | 1h            | Capability Version                                                                         |
| 15:0  | RO   | Eh            | PCI Express Extended Capability ID                                                         |

#### [Table 89] Alternative Routing-ID (ARI) Capability Register

| Bits | Туре  | Default Value | Description                         |
|------|-------|---------------|-------------------------------------|
| 15:8 | RO    | 0h            | Next Function Number                |
| 7:2  | RsvdP | 0h            | Reserved                            |
| 1    | RO    | 0h            | ACS Function Groups Capability (A)  |
| 0    | RO    | 0h            | MFVC Function Groups Capability (M) |

#### [Table 90] Alternative Routing-ID (ARI) Control Register

| Bits | Туре  | Default Value | Description                     |
|------|-------|---------------|---------------------------------|
| 15:7 | RsvdP | 0h            | Reserved                        |
| 6:4  | RO    | 0h            | Function Group                  |
| 3:2  | RsvdP | 0h            | Reserved                        |
| 1    | RO    | 0h            | ACS Function Groups Enable (A)  |
| 0    | RO    | 0h            | MFVC Function Groups Enable (M) |

### 5.1.9 Secondary PCI Express Capability Registers

[Table 91] Secondary PCI Express Capability Register Summary

| Start Address | End Address | Symbol    | Description                             |
|---------------|-------------|-----------|-----------------------------------------|
| 178h          | 17Bh        | SPE_ID    | Secondary PCI Express Capability        |
| 17Ch          | 17Fh        | PCIE_LC3  | PCI Express Link Control 3              |
| 180h          | 183h        | PCIE_LE   | PCI Express Lane Error Status           |
| 184h          | 185h        | PCIE_L0EC | PCI Express Lane 0 Equalization Control |
| 186h          | 187h        | PCIE_L1EC | PCI Express Lane 1 Equalization Control |
| 188h          | 189h        | PCIE_L2EC | PCI Express Lane 2 Equalization Control |
| 18Ah          | 18Bh        | PCIE_L3EC | PCI Express Lane 3 Equalization Control |

#### [Table 92] Secondary PCI Express Capability ID Register

| Bits  | Type | Default Value | Description                                               |
|-------|------|---------------|-----------------------------------------------------------|
| 31:20 | RO   | 198h          | Next Pointer                                              |
| 19:16 | RO   | 1h            | Capability Version                                        |
| 15:0  | RO   | 19h           | Capability ID (Secondary PCI Express Extended capability) |

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.  $_{-30}\, \cdot$ 



MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 93] PCI Express Link Control 3 Register

| Bits  | Type  | Default Value | Description                                |
|-------|-------|---------------|--------------------------------------------|
| 31:16 | Rsvdp | 0h            | Reserved                                   |
| 15:9  | RW    | 0h            | Enable Lower SKP OS Generation Vector      |
| 8:2   | RsvdP | 0h            | Reserved                                   |
| 1     | RW    | 0h            | Link Equalization Request Interrupt Enable |
| 0     | RW    | 0h            | Perform Equalization (N/A)                 |

#### [Table 94] PCI Express Lane Error Status Register

| Bits | Туре  | Default Value | Description            |
|------|-------|---------------|------------------------|
| 31:4 | Rsvdp | 0h            | Reserved               |
| 3:0  | RW1CS | 0h            | Lane Error Status Bits |

#### [Table 95] PCI Express Lane 0 Equalization Register

| Bits  | Туре         | Default Value | Description                                       |
|-------|--------------|---------------|---------------------------------------------------|
| 15    | RsvdP        | 0h            | Reserved                                          |
| 14:12 | HwInit/RO    | 7h            | Upstream Port 8.0T/s Receiver Preset Hint         |
| 11:8  | HwInit/RO    | 4h            | Upstream Port 8.0T/s Transmitter Preset           |
| 7     | RsvdP        | 0h            | Reserved                                          |
| 6:4   | HwInit/RsvdP | 0h            | Downstream Port 8.0T/s Receiver Preset Hint (N/A) |
| 3:0   | HwInit/RsvdP | 0h            | Downstream Port 8.0T/s Transmitter Preset (N/A)   |

#### [Table 96] PCI Express Lane 1 Equalization Register

| Bits  | Туре         | Default Value | Description                                       |
|-------|--------------|---------------|---------------------------------------------------|
| 15    | RsvdP        | 0h            | Reserved                                          |
| 14:12 | HwInit/RO    | 7h            | Upstream Port 8.0T/s Receiver Preset Hint         |
| 11:8  | HwInit/RO    | 4h            | Upstream Port 8.0T/s Transmitter Preset           |
| 7     | RsvdP        | 0h            | Reserved                                          |
| 6:4   | HwInit/RsvdP | 0h            | Downstream Port 8.0T/s Receiver Preset Hint (N/A) |
| 3:0   | HwInit/RsvdP | 0h            | Downstream Port 8.0T/s Transmitter Preset (N/A)   |

#### [Table 97] PCI Express Lane 2 Equalization Register

| Bits  | Туре         | Default Value | Description                                       |
|-------|--------------|---------------|---------------------------------------------------|
| 15    | RsvdP        | 0h            | Reserved                                          |
| 14:12 | HwInit/RO    | 7h            | Upstream Port 8.0T/s Receiver Preset Hint         |
| 11:8  | HwInit/RO    | 4h            | Upstream Port 8.0T/s Transmitter Preset           |
| 7     | RsvdP        | 0h            | Reserved                                          |
| 6:4   | HwInit/RsvdP | 0h            | Downstream Port 8.0T/s Receiver Preset Hint (N/A) |
| 3:0   | HwInit/RsvdP | 0h            | Downstream Port 8.0T/s Transmitter Preset (N/A)   |

#### [Table 98] PCI Express Lane 3 Equalization Register

| Bits  | Туре         | Default Value | Description                                       |
|-------|--------------|---------------|---------------------------------------------------|
| 15    | RsvdP        | 0h            | Reserved                                          |
| 14:12 | HwInit/RO    | 7h            | Upstream Port 8.0T/s Receiver Preset Hint         |
| 11:8  | HwInit/RO    | 4h            | Upstream Port 8.0T/s Transmitter Preset           |
| 7     | RsvdP        | 0h            | Reserved                                          |
| 6:4   | HwInit/RsvdP | 0h            | Downstream Port 8.0T/s Receiver Preset Hint (N/A) |
| 3:0   | HwInit/RsvdP | 0h            | Downstream Port 8.0T/s Transmitter Preset (N/A)   |

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR **HEADQUARTERS OF SAMSUNG ELECTRONICS.** - 31 -



MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



### 5.1.10 Physical Layer 16.0 GT/s Capability

[Table 99] Physical Layer 16.0 GT/s Capability Summary

| Start Address | End Address | Symbol | Description                                                   |
|---------------|-------------|--------|---------------------------------------------------------------|
| 198h          | 19Bh        |        | Physical Layer 16.0 GT/s Extended Capability Header           |
| 19Ch          | 19Fh        |        | 16.0 GT/s Capabilities Register                               |
| 1A0h          | 1A3h        |        | 16.0 GT/s Control Register                                    |
| 1A4h          | 1A7h        |        | 16.0 GT/s Status Register                                     |
| 1A8h          | 1ABh        |        | 16.0 GT/s Local Data Parity Mismatch Status Register          |
| 1ACh          | 1AFh        |        | 16.0 GT/s First Retimer Data Parity Mismatch Status Register  |
| 1B0h          | 1B3h        |        | 16.0 GT/s Second Retimer Data Parity Mismatch Status Register |
| 1B4h          | 1B7h        |        | Reserved                                                      |
| 1B8h          | 1BBh        |        | 16.0 GT/s Control Register for Lane 0-3                       |

#### [Table 100] Physical Layer 16.0 GT/s Extended Capability Header

| Bits  | Туре | Default Value | Description                                               |
|-------|------|---------------|-----------------------------------------------------------|
| 31:20 | RO   | 1BCh          | Next Capability Offset                                    |
| 19:16 | RO   | 1h            | Capability Version                                        |
| 15:0  | RO   | 26h           | Capability ID (Secondary PCI Express Extended capability) |

### [Table 101] 16.0 GT/s Capabilities Register

| Bits | Type  | Default Value | Description |
|------|-------|---------------|-------------|
| 31:0 | RsvdP | 0             | Reserved    |

#### [Table 102] 16.0 GT/s Control Register

| Bits | Туре  | Default Value | Description |
|------|-------|---------------|-------------|
| 31:0 | RsvdP | 0             | Reserved    |

#### [Table 103] 16.0 GT/s Status Register

| Bits | Туре  | Default Value | Description                               |
|------|-------|---------------|-------------------------------------------|
| 31:5 | RsvdZ | 0             | Reserved                                  |
| 4    | RW1CS | 0             | Link Equalization Request 16.0 GT/s       |
| 3    | ROS   | 0             | Equalization 16.0 GT/s Phase 3 Successful |
| 2    | ROS   | 0             | Equalization 16.0 GT/s Phase 2 Successful |
| 1    | ROS   | 0             | Equalization 16.0 GT/s Phase 1 Successful |
| 0    | ROS   | 0             | Equalization 16.0 GT/s Complete           |

### [Table 104] 16.0 GT/s Local Data Parity Mismatch Status Register

| Bits | Туре  | Default Value | Description                       |
|------|-------|---------------|-----------------------------------|
| 31:4 | RsvdP | 0             | Reserved                          |
| 3:0  | RW1CS | 0             | Local Data Parity Mismatch Status |

#### [Table 105] 16.0 GT/s First Retimer Data Parity Mismatch Status Register

| Bits | Туре  | Default Value | Description                               |
|------|-------|---------------|-------------------------------------------|
| 31:4 | RsvdP | 0             | Reserved                                  |
| 3:0  | RW1CS | 0             | First Retimer Data Parity Mismatch Status |

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.  $_{\rm -32}\,.$ 



**Rev. 1.4** 

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 106] 16.0 GT/s Second Retimer Data Parity Mismatch Status Register

| Bits | Туре  | Default Value | Description                                |
|------|-------|---------------|--------------------------------------------|
| 31:4 | RsvdP | 0             | Reserved                                   |
| 3:0  | RW1CS | 0             | Second Retimer Data Parity Mismatch Status |

#### [Table 107] Reserved

| Bits | Туре  | Default Value | Description |
|------|-------|---------------|-------------|
| 31:0 | RsvdP | 0             | Reserved    |

#### [Table 108] 16.0 GT/s Control Register for Lane 0-3

| Bits  | Туре         | Default Value | Description                                               |
|-------|--------------|---------------|-----------------------------------------------------------|
| 31:28 | HwInit/RO    | 4h            | Upstream Port 16.0 GT/s Transmitter Preset Lane 3         |
| 27:24 | HwInit/RsvdP | 0h            | Downstream Port 16.0 GT/s Transmitter Preset Lane 3 (N/A) |
| 23:20 | HwInit/RO    | 4h            | Upstream Port 16.0 GT/s Transmitter Preset Lane 2         |
| 19:16 | HwInit/RsvdP | 0h            | Downstream Port 16.0 GT/s Transmitter Preset Lane 2 (N/A) |
| 15:12 | HwInit/RO    | 4h            | Upstream Port 16.0 GT/s Transmitter Preset Lane 1         |
| 11:8  | HwInit/RsvdP | 0h            | Downstream Port 16.0 GT/s Transmitter Preset Lane 1 (N/A) |
| 7:4   | HwInit/RO    | 4h            | Upstream Port 16.0 GT/s Transmitter Preset Lane 0         |
| 3:0   | HwInit/RsvdP | 0h            | Downstream Port 16.0 GT/s Transmitter Preset Lane 0 (N/A) |

### 5.1.11 Margining Extended Capability Header

[Table 109] Margining Extended Capability Header Summary

| Start Address | End Address | Symbol | Description                              |
|---------------|-------------|--------|------------------------------------------|
| 1BCh          | 1BFh        |        | Margining Extended Capability Header     |
| 1C0h          | 1C1h        |        | Margining Port Capabilities Register     |
| 1C2h          | 1C3h        |        | Margining Port Status Register           |
| 1C4h          | 1C5h        |        | Margining Lane Control Register (Lane 0) |
| 1C6h          | 1C7h        |        | Margining Lane Status Register (Lane 0)  |
| 1C8h          | 1C9h        |        | Margining Lane Control Register (Lane 1) |
| 1CAh          | 1CBh        |        | Margining Lane Status Register (Lane 1)  |
| 1CCh          | 1CDh        |        | Margining Lane Control Register (Lane 2) |
| 1CEh          | 1CFh        |        | Margining Lane Status Register (Lane 2)  |
| 1D0h          | 1D1h        |        | Margining Lane Control Register (Lane 3) |
| 1D2h          | 1D3h        |        | Margining Lane Status Register (Lane 3)  |

#### [Table 110] Physical Layer 16.0 GT/s Margining Capability

| Bits  | Туре | Default Value | Description                        |
|-------|------|---------------|------------------------------------|
| 31:20 | RO   | 3A0h          | Next Capability Offset             |
| 19:16 | RO   | 1h            | Capability Version                 |
| 15:0  | RO   | 27h           | PCI Express Extended Capability ID |

#### [Table 111] Margining Port Capabilities Register

| Bits | Туре   | Default Value | Description                    |
|------|--------|---------------|--------------------------------|
| 15:1 | RsvdP  | 0             | Reserved                       |
| 0    | HWInit | 0             | Margining uses Driver Software |

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.  $_{-33}\,.$ 



**Rev. 1.4** 

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 112] Margining Port Status Register

| Bits | Туре  | Default Value | Description              |
|------|-------|---------------|--------------------------|
| 15:2 | RsvdP | 0             | Reserved                 |
| 1    | RO    | 0             | Margining Software Ready |
| 0    | RO    | 0             | Margining Ready          |

#### [Table 113] Margining Lane Control Register Lane 0

| Bits | Туре  | Default Value | Description     |
|------|-------|---------------|-----------------|
| 15:8 | RW    | 9Ch           | Margin Payload  |
| 7    | RsvdP | 0             | Reserved        |
| 6    | RW    | 0             | Usage Model     |
| 5:3  | RW    | 7h            | Margin Type     |
| 2:0  | RW    | 0             | Receiver Number |

### [Table 114] Margining Lane Status Register Lane 0

| Bits | Туре  | Default Value | Description            |
|------|-------|---------------|------------------------|
| 15:8 | RW    | 0             | MarginPayload Status   |
| 7    | RsvdP | 0             | Reserved               |
| 6    | RW    | 0             | Usage Model Status     |
| 5:3  | RW    | 0             | Margin Type Status     |
| 2:0  | RW    | 0             | Receiver Number Status |

#### [Table 115] Margining Lane Control Register Lane 1

| Bits | Type  | Default Value | Description     |
|------|-------|---------------|-----------------|
| 15:8 | RW    | 9Ch           | Margin Payload  |
| 7    | RsvdP | 0             | Reserved        |
| 6    | RW    | 0             | Usage Model     |
| 5:3  | RW    | 7h            | Margin Type     |
| 2:0  | RW    | 0             | Receiver Number |

#### [Table 116] Margining Lane Status Register Lane 1

| Bits | Туре  | Default Value | Description            |
|------|-------|---------------|------------------------|
| 15:8 | RW    | 0             | MarginPayload Status   |
| 7    | RsvdP | 0             | Reserved               |
| 6    | RW    | 0             | Usage Model Status     |
| 5:3  | RW    | 0             | Margin Type Status     |
| 2:0  | RW    | 0             | Receiver Number Status |

#### [Table 117] Margining Lane Control Register Lane 2

| Bits | Туре  | Default Value | Description     |
|------|-------|---------------|-----------------|
| 15:8 | RW    | 9Ch           | Margin Payload  |
| 7    | RsvdP | 0             | Reserved        |
| 6    | RW    | 0             | Usage Model     |
| 5:3  | RW    | 7h            | Margin Type     |
| 2:0  | RW    | 0             | Receiver Number |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 118] Margining Lane Status Register Lane 2

| Bits | Туре  | Default Value | Description            |
|------|-------|---------------|------------------------|
| 15:8 | RW    | 0             | MarginPayload Status   |
| 7    | RsvdP | 0             | Reserved               |
| 6    | RW    | 0             | Usage Model Status     |
| 5:3  | RW    | 0             | Margin Type Status     |
| 2:0  | RW    | 0             | Receiver Number Status |

#### [Table 119] Margining Lane Control Register Lane 3

| Bits | Туре  | Default Value | Description     |
|------|-------|---------------|-----------------|
| 15:8 | RW    | 9Ch           | Margin Payload  |
| 7    | RsvdP | 0             | Reserved        |
| 6    | RW    | 0             | Usage Model     |
| 5:3  | RW    | 7h            | Margin Type     |
| 2:0  | RW    | 0             | Receiver Number |

#### [Table 120] Margining Lane Status Register Lane 3

| Bits | Туре  | Default Value | Description            |
|------|-------|---------------|------------------------|
| 15:8 | RW    | 0             | MarginPayload Status   |
| 7    | RsvdP | 0             | Reserved               |
| 6    | RW    | 0             | Usage Model Status     |
| 5:3  | RW    | 0             | Margin Type Status     |
| 2:0  | RW    | 0             | Receiver Number Status |

## **5.1.12 Data Link Feature Extended Capability**

[Table 121] ] Data Link Feature Extended Capability

| Start Address | End Address | Symbol | Description                                  |
|---------------|-------------|--------|----------------------------------------------|
| 3A0h          | 3A3h        |        | Data Link Feature Extended Capability Header |
| 3A4h          | 3A7h        |        | Data Link Feature Capabilities Register      |
| 3A8h          | 3ABh        |        | Data Link Feature Status Register            |

#### [Table 122] Data Link Feature Extended Capability Header

| Bits  | Туре | Default Value | Description                        |
|-------|------|---------------|------------------------------------|
| 31:20 | RO   | 0h            | Next Capability Offset             |
| 19:16 | RO   | 1h            | Capability Version                 |
| 15:0  | RO   | 25h           | PCI Express Extended Capability ID |

#### [Table 123] Data Link Feature Capabilities Register

| Bits  | Туре   | Default Value | Description                         |
|-------|--------|---------------|-------------------------------------|
| 31    | HwInit | 1h            | Data Link Feature Exchange Enable   |
| 30:23 | RsvdP  | 0h            | Reserved                            |
| 22:1  | RsvdP  | 0h            | Reserved                            |
| 0     | HwInit | 1h            | Local Scaled Flow Control Supported |

**Datasheet** 

**PCIe NVMe SSD** 

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 124] Data Link Feature Status Register

| Bits  | Туре  | Default Value | Description                              |
|-------|-------|---------------|------------------------------------------|
| 31    | RO    | 0h            | Remote Data Link Feature Supported Valid |
| 30:23 | RsvdP | 0h            | Reserved                                 |
| 22:1  | RO    | 0h            | Undefined                                |
| 0     | RO    | 0h            | Remote Scaled Flow Control Supported     |

MZQL215THBLA-00A07



## **5.2 NVM Express Registers**

### 5.2.1 Register Summary

[Table 125] Register Summary

| Start Address                         | End Address                           | Name     | Туре                                     |
|---------------------------------------|---------------------------------------|----------|------------------------------------------|
| 00h                                   | 07h                                   | CAP      | Controller Capabilities                  |
| 08h                                   | 0Bh                                   | VS       | Version                                  |
| 0Ch                                   | 0Fh                                   | INTMS    | Interrupt Mask Set                       |
| 10h                                   | 13h                                   | INTMC    | Interrupt Mask Clear                     |
| 14h                                   | 17h                                   | CC       | Controller Configuration                 |
| 18h                                   | 1Bh                                   | Reserved | Reserved                                 |
| 1Ch                                   | 1Fh                                   | CSTS     | Controller Status                        |
| 20h                                   | 23h                                   | NSSR     | NVM Subsystem Reset                      |
| 24h                                   | 27h                                   | AQA      | Admin Queue Attributes                   |
| 28h                                   | 2Fh                                   | ASQ      | Admin Submission Queue Base Address      |
| 30h                                   | 37h                                   | ACQ      | Admin Completion Queue Base Address      |
| 38h                                   | EFFh                                  | Reserved | Reserved                                 |
| F00h                                  | FFFh                                  | Reserved | Command Set Specific                     |
| 1000h                                 | 1003h                                 | SQ0TDBL  | Submission Queue 0 Tail Doorbell (Admin) |
| 1000h + (1 * (4 << CAP.DSTRD))        | 1003h + (1 * (4 << CAP.DSTRD))        | CQ0HDBL  | Completion Queue 0 Head Doorbell (Admin) |
|                                       |                                       |          | ·                                        |
| 1000h+ (2y * (4 << CAP.DSTRD))        | 1003h + (2y * (4 << CAP.DSTRD))       | SQyTDVL  | Submission Queue y Tail Doorbell         |
| 1000h + ((2y + 1) * (4 << CAP.DSTRD)) | 1003h + ((2y + 1) * (4 << CAP.DSTRD)) | CQYHDBL  | Completion Queue y Head Doorbell         |

### **5.2.2 Controller Registers**

[Table 126] Controller Capabilities

| Bits  | Type | Name   | Default Value                                          | Description                                                                  |
|-------|------|--------|--------------------------------------------------------|------------------------------------------------------------------------------|
| 63:56 | RO   | -      | 0h                                                     | Reserved                                                                     |
| 55:52 | RO   | MPSMAX | 0h                                                     | Memory Page Size Maximum (Maximum is 4KB)                                    |
| 51:48 | RO   | MPSMIN | 0h                                                     | Memory Page Size Minimum (Minimum is 4KB)                                    |
| 47:45 | RO   | -      | 0h                                                     | Reserved                                                                     |
| 44:37 | RO   | CSS    | 1h                                                     | Command Sets Supported 1h: NVM command set                                   |
| 36    | RO   | NSSRS  | 1h                                                     | NVM Subsystem Reset Supported                                                |
| 35:32 | RO   | DSTRD  | 0h                                                     | Doorbell Stride<br>0: Stride of 4 bytes                                      |
| 31:24 | RO   | ТО     | 15360GB : A0h<br>7680GB : 50h<br>960/1920/3840GB : 28h | Timeout<br>28h: 20 seconds<br>50h: 40 seconds<br>A0h: 80 seconds             |
| 23:19 | RO   | -      | 0h                                                     | Reserved                                                                     |
| 18:17 | RO   | AMS    | 1h                                                     | Arbitration Mechanism Supported (Weighted Round Robin with Urgent supported) |
| 16    | RO   | CQR    | 1h                                                     | Contiguous Queues Required                                                   |
| 15:0  | RO   | MQES   | 3FFFh                                                  | Maximum Queue Entries Supported (16384 entries supported)                    |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 127] Version

| I | Bits  | Type | Name | Default Value | Description          |
|---|-------|------|------|---------------|----------------------|
| I | 31:16 | RO   | MJR  | 1h            | Major Version Number |
|   | 15:0  | RO   | MNR  | 400h          | Minor Version Number |

#### NOTE:

The PM9A3 supports NVM Express version 1.4.

#### [Table 128] Interrupt Mask Set

| Bits | Туре | Name | Default Value | Description               |
|------|------|------|---------------|---------------------------|
| 31:0 | RW1S | IVMS | 0h            | Interrupt Vector Mask Set |

#### [Table 129] Interrupt Mask Clear

| Bits  | Type | Name | Default Value | Description                 |
|-------|------|------|---------------|-----------------------------|
| 31:00 | RW1C | IVMC | 0h            | Interrupt Vector Mask Clear |

#### [Table 130] Controller Configuration

| Bits  | Туре | Name   | Default Value | Description                                                                                                                                                                   |
|-------|------|--------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:24 | RO   | -      | 0h            | Reserved                                                                                                                                                                      |
| 23:20 | RW   | IOCQES | 0h            | I/O Completion Queue Entry Size<br>(Configured as a power of 2)<br>(Should be set to 4 for a 16 byte entry size)                                                              |
| 19:16 | RW   | IOSQES | 0h            | I/O Submission Queue Entry Size<br>(Configured as a power of 2)<br>(Should be set to 6 for a 64 byte entry size)                                                              |
| 15:14 | RW   | SHN    | 0h            | Shutdown Notification 0h: No notification 1h: Normal shutdown notification 2h: Abrupt shutdown notification 3h: Reserved CSTS.SHST indicates shutdown status.                 |
| 13:11 | RW   | AMS    | 0h            | Arbitration Mechanism Selected<br>0h: Round Robin<br>No other values supported.                                                                                               |
| 10:7  | RW   | MPS    | 0h            | Memory Page Size MPS is 2^(12+MPS) Shall be within CAP.MPSMAX and CAP.MPSMIN ranges.                                                                                          |
| 6:4   | RW   | CSS    | 0h            | Command Set Selected<br>0h: NVM Command Set<br>No other values supported                                                                                                      |
| 3:1   | RO   | -      | 0h            | Reserved                                                                                                                                                                      |
| 0     | RW   | EN     | 0h            | Enable When set to 1, controller shall process commands. When cleared to 0, controller shall not process commands. This field is subject to CSTS.RDY and CAP.TO restrictions. |

#### [Table 131] Controller Status

| Bits | Type | Name  | Default Value | Description                                                                                                                                 |
|------|------|-------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 31:6 | RO   | -     | 0h            | Reserved                                                                                                                                    |
| 5    | RW   | PP    | 0h            | Processing Paused                                                                                                                           |
| 4    | RW1C | NSSRO | 0h            | NVM Subsystem Reset Occurred                                                                                                                |
| 3:2  | RO   | SHST  | 0h            | Shutdown Status Oh: Normal operation, no shutdown requested 1h: Shutdown processing occurring 2h: Shutdown processing complete 3h: Reserved |
| 1    | RO   | CFS   | 0h            | Controller Fatal Status                                                                                                                     |
| 0    | RO   | RDY   | 0h            | 1h: Controller ready to process commands 0h: Controller shall not process commands.                                                         |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

#### MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



#### [Table 132] NVM Subsystem Reset

| Bits | Туре | Name   | Default Value | Description                 |
|------|------|--------|---------------|-----------------------------|
| 31:0 | RW   | NSSRC- | 0h            | NVM Subsystem Reset Control |

#### [Table 133] Admin Queue Attributes

| Bits  | Туре | Name | Default Value | Description                                                                 |
|-------|------|------|---------------|-----------------------------------------------------------------------------|
| 31:28 | RO   | -    | 0h            | Reserved                                                                    |
| 27:16 | RW   | ACQS | 0h            | Admin Completion Queue Size<br>Max: 4096 (Value of 4095h - 0's based value) |
| 15:12 | RO   | -    | 0h            | Reserved                                                                    |
| 11:0  | RW   | ASQS | 0h            | Admin Submission Queue Size<br>Max: 4096 (Value of 4095h - 0's based value) |

#### [Table 134] Admin Submission Queue Base Address

| Bits  | Туре | Name | Default Value | Description                         |
|-------|------|------|---------------|-------------------------------------|
| 63:12 | RW   | ASQB | 0h            | Admin Submission Queue Base Address |
| 11:0  | RO   | -    | 0h            | Reserved                            |

#### [Table 135] Admin Completion Queue Base Address

| Bits  | Туре | Name | Default Value | Description                         |
|-------|------|------|---------------|-------------------------------------|
| 63:12 | RW   | ACQB | 0h            | Admin Completion Queue Base Address |
| 11:0  | RO   | -    | 0h            | Reserved                            |

#### [Table 136] Submission Queue Tail y Doorbell

| Bits  | Туре | Name | Default Value | Description           |
|-------|------|------|---------------|-----------------------|
| 31:16 | RO   | -    | 0h            | Reserved              |
| 15:0  | RW   | SQT  | 0h            | Submission Queue Tail |

### [Table 137] Completion Queue Head y Doorbell

| Bits  | Туре | Name | Default Value | Description           |
|-------|------|------|---------------|-----------------------|
| 31:16 | RO   | -    | 0h            | Reserved              |
| 15:0  | RW   | CQH  | 0h            | Completion Queue Head |



# **6.0 SUPPORTED COMMAND SET**

The Admin command sets and NVM I/O command sets of Samsung SSD PM9A3 are defined in compliant with NVM Express specification revision 1.4

### 6.1 Admin Command Set

The Admin command set is the commands that are submitted to the Admin Submission Queues. The detailed specifications are described in NVM Express specification document.

[Table 138] Opcode for Admin Commands

| Opcode (Hex) | Command Name                            |
|--------------|-----------------------------------------|
| 00h          | Delete I/O Submission Queue             |
| 01h          | Create I/O Submission Queue             |
| 02h          | Get Log Page                            |
| 04h          | Delete I/O Completion Queue             |
| 05h          | Create I/O Completion Queue             |
| 06h          | Identify                                |
| 08h          | Abort                                   |
| 09h          | Set Feature                             |
| 0Ah          | Get Feature                             |
| 0Ch          | Asynchronous Event Request              |
| 0Dh          | Namespace Management                    |
| 10h          | Firmware Commit                         |
| 11h          | Firmware Image Download                 |
| 14h          | Device Self-test                        |
| 15h          | Namespace Attachment                    |
| 18h          | Keep Alive (Not support)                |
| 19h          | Directive Send                          |
| 1Ah          | Directive Receive                       |
| 1Ch          | Virtualization Management (Not support) |
| 1Dh          | NVMe-MI Send                            |
| 1Eh          | NVMe-MI Receive                         |
| 7Ch          | Doorbell Buffer Config (Not support)    |
| 80h - BFh    | I/O Command Set Specific                |
| C0h - FFh    | Vendor Specific                         |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



### 6.1.1 Identify Command

The Identify Command returns the data described below.

[Table 139] Identify Controller Data Structure

| Bytes   | O/M | Default Value                                                                                                                                                                                      | Description                                                                                                                                                                                                                                                                                                                                                          |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0     | М   | 144Dh                                                                                                                                                                                              | PCI Vendor ID                                                                                                                                                                                                                                                                                                                                                        |
| 3:2     | М   | 144Dh                                                                                                                                                                                              | PCI Subsystem Vendor ID                                                                                                                                                                                                                                                                                                                                              |
| 23:4    | М   | S#####################################                                                                                                                                                             | Serial Number(ASCII), # :Variables                                                                                                                                                                                                                                                                                                                                   |
| 63:24   | М   | SAMSUNG NVMe SSD PM9A3 960GB:SAMSUNG MZQL2960HCJR-00A07 1920GB:SAMSUNG MZQL21T9HCJR-00A07 3840GB:SAMSUNG MZQL23T8HCLS-00A07 7680GB: SAMSUNG MZQL27T6HBLA-00A07 15360GB: SAMSUNG MZQL215THBLA-00A07 | Model Number (ASCII)                                                                                                                                                                                                                                                                                                                                                 |
| 71:64   | М   | #######                                                                                                                                                                                            | Firmware Revision, #:Variables                                                                                                                                                                                                                                                                                                                                       |
| 72      | М   | 2h                                                                                                                                                                                                 | Recommended Arbitration Burst                                                                                                                                                                                                                                                                                                                                        |
| 75:73   | М   | 002538h                                                                                                                                                                                            | IEEE OUI                                                                                                                                                                                                                                                                                                                                                             |
| 76      | 0   | 0h                                                                                                                                                                                                 | Multi-Interface Capabilties and Namespace Sharing Capability Bit 2: 1h - Controller is associated with an SR-IOV Virtual Function 0h - Controller is associated with a PCI Function. Bit 1: 1h - Device has Two or More controller 0h - Device has One Controller Bit 0: 1h - Device has Two or More physical PCI Express ports 0h - Device has One PCI Express port |
| 77      | М   | 9h                                                                                                                                                                                                 | Maximum Data Transfer Size<br>9h: 2MB                                                                                                                                                                                                                                                                                                                                |
| 79:78   | М   | 06h                                                                                                                                                                                                | Controller ID (CNTLID)                                                                                                                                                                                                                                                                                                                                               |
| 83:80   | М   | 0x10400                                                                                                                                                                                            | Controller Version                                                                                                                                                                                                                                                                                                                                                   |
| 87:84   | М   | 960/1920/3840GB: 0x7A1200<br>7680GB: 0xF42400<br>15360GB: 0x1E84800                                                                                                                                | RTD3 Resume Laterncy                                                                                                                                                                                                                                                                                                                                                 |
| 91:88   | М   | 960/1920/3840GB: 0x7A1200<br>7680GB: 0xF42400<br>15360GB: 0x1E84800                                                                                                                                | RTD3 Entry Latancy                                                                                                                                                                                                                                                                                                                                                   |
| 95:92   | М   | 300h                                                                                                                                                                                               | Optional Asynchronous Events Supported (OAES)                                                                                                                                                                                                                                                                                                                        |
| 99:96   | М   | 80h                                                                                                                                                                                                | Controller Attributes (CTRATT) Bit 7 (Namespace Granularity): Reporting of Namespace Granularity                                                                                                                                                                                                                                                                     |
| 101:100 | 0   | 0h                                                                                                                                                                                                 | Read Recovery Levels Supported (RRLS)                                                                                                                                                                                                                                                                                                                                |
| 110:102 | -   | 0h                                                                                                                                                                                                 | Reserved                                                                                                                                                                                                                                                                                                                                                             |
| 111     | М   | 0h                                                                                                                                                                                                 | Controller Type (CNTRLTYPE)                                                                                                                                                                                                                                                                                                                                          |
| 127:112 | 0   |                                                                                                                                                                                                    | FRU Globally Unique Identifier (FGUID)                                                                                                                                                                                                                                                                                                                               |
| 239:128 |     | 0h                                                                                                                                                                                                 | Reserved                                                                                                                                                                                                                                                                                                                                                             |
| 252:240 | М   | -                                                                                                                                                                                                  | NVMe Management Interface Specification for Definition                                                                                                                                                                                                                                                                                                               |
| 253     | М   | 1h                                                                                                                                                                                                 | NVM Subsystem Report (NVMSR)                                                                                                                                                                                                                                                                                                                                         |
| 254     | М   | 0h                                                                                                                                                                                                 | VPD Write Cycle Information (VWCI)                                                                                                                                                                                                                                                                                                                                   |
| 255     | М   | 1h                                                                                                                                                                                                 | Management Endpoint Capabilities (MEC)                                                                                                                                                                                                                                                                                                                               |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



|         | 1 |     | Out and Admin Ourseast Owners                                                                                                                                                                                                                              |
|---------|---|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |   |     | Optional Admin Command Support Bits 15:10 are reserved.                                                                                                                                                                                                    |
|         |   |     | Bit 9 if set to '1', then the controller supports the Get LBA Status capability (refer to section 8.22). If cleared to '0', then the controller does not support the Get LBA Status capability.                                                            |
|         |   |     | Bit 8 if set to '1', then the controller supports the Doorbell Buffer Config command. If cleared to '0', then the controller does not support the Doorbell Buffer Config command.                                                                          |
|         |   |     | Bit 7 if set to '1', then the controller supports the Virtualization Management command. If cleared to '0', then the controller does not support the Virtualization Management command.                                                                    |
| 257:256 | М | 5Fh | Bit 6 if set to '1', then the controller supports the NVMe-MI Send and NVMe-MI Receive commands. If cleared to '0', then the controller does not support the NVMe-MI Send and NVMe-MI Receive commands.                                                    |
|         |   |     | Bit 5 if set to '1' then the controller supports Directives. If cleared to '0' then the controller does not support Directives. A controller that supports Directives shall support the Directive Send and Directive Receive commands. Refer to section 9. |
|         |   |     | Bit 4 if set to '1' then the controller supports the Device Self-test command. If cleared to '0' then the controller does not support the Device Self-test command.                                                                                        |
|         |   |     | Bit 3: 1h - Namespace Management and Namespace Attachment<br>Commands Supported                                                                                                                                                                            |
|         |   |     | Bit 2: 1h – Firmware Activate/Download Supported Bit 1: 1h Format NVM Supported Bit 0: 0 Security Send and Security Receive Not Supported                                                                                                                  |
|         |   |     |                                                                                                                                                                                                                                                            |
| 258     | М | 7h  | Abort Command Limit (Maximum number of concurrently outstanding Abort commands) (0's based value)                                                                                                                                                          |
| 259     | М | 3h  | Asynchronous Event Request Limit (Maximum number of concurrently outstanding Asynchronous Event Request commands) (0's based value)                                                                                                                        |
|         |   |     | Firmware Updates                                                                                                                                                                                                                                           |
|         |   |     | Bits7:5 – Reserved                                                                                                                                                                                                                                         |
| 260     | М | 17h | Bits4 – 1h Controller supports firmware activation without a reset  0h Controller requires a reset for firmware to be activated  Bits3:1 – Number of firmware slots  Bit 0 – 1h Slot 1 is read only                                                        |
|         |   |     | Log Page Attributes                                                                                                                                                                                                                                        |
|         |   |     | Bits 7:5 are reserved.                                                                                                                                                                                                                                     |
|         |   |     | Bit 4: Persistent Event log. Bit 3: the Telemetry Host-Initiated and Telemetry Controller-Initiated log                                                                                                                                                    |
| 261     | М | Eh  | pages and sending Telemetry Log Notices.                                                                                                                                                                                                                   |
|         |   |     | Bit 2: extended data for the Get Log Page command.                                                                                                                                                                                                         |
|         |   |     | Bit 1: the Commands Supported and Effects log page.<br>Bit 0: 0h SMART data is global for all namespaces                                                                                                                                                   |
|         |   |     | Error Log Page Entries                                                                                                                                                                                                                                     |
| 262     | М | 3Fh | (Maximum number of Error Information log entries stored by controller) (0's based value)                                                                                                                                                                   |
| 263     | М | 1h  | Number of Power States Support (0's based value)                                                                                                                                                                                                           |
|         |   |     | Admin Vendor Specific Command Configuration                                                                                                                                                                                                                |
| 264     | М | 1h  | Bits 7:1 – reserved Bit 0 – Indicates Admin Vendor Specific Commands use the format defined in                                                                                                                                                             |
|         |   |     | Admin and NVM Vendor Specific Commands (Optional) table of NVM<br>Express spec.                                                                                                                                                                            |
| 265     | 0 | 0h  | Autonomous Power State Transition Attributes (APSTA)                                                                                                                                                                                                       |
| -       | • | •   |                                                                                                                                                                                                                                                            |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



| 267:266 | М | 960GB/1920GB/3840/7680GB: 161h<br>15360GB: 15Eh                                                                     | Warning Composite Temperature Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|---|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 269:268 | М | 960GB/1920GB/3840GB: 164h<br>7680GB: 168h<br>15360GB: 165h                                                          | Critical Composite Temperature Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 271:270 | 0 | 0h                                                                                                                  | Maximum Time for Firmware Activation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 275:272 | 0 | 0h                                                                                                                  | Host Memory Buffer Preferred Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 279:276 | 0 | 0h                                                                                                                  | Host Memory Buffer Minimum Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 295:280 | 0 | 960GB: DF90356000h<br>1920GB: 1BF1FC56000h<br>3840GB: 37E3EE56000h<br>7680GB: 6FC7D256000h<br>15360GB: DF8F9A56000h | Total NVM Capacity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 311:296 | 0 | 0h                                                                                                                  | Unallocated NVM Capacity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 315:312 | 0 | 0h                                                                                                                  | Replay Protected Memory Block Support(RPMBS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 317:316 | 0 | 23h                                                                                                                 | Extended Device Self-test Time (EDSTT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 318     | 0 | 1h                                                                                                                  | Device Self-test Options (DSTO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 319     | М | 0h                                                                                                                  | Firmware Update Granularity (FWUG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 321:320 | М | Oh                                                                                                                  | Keep Alive Support (KAS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 323:322 | 0 | 0h                                                                                                                  | Host Controlled Thermal Management Attributes (HCTMA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 325:324 | 0 | 0h                                                                                                                  | Minimum Thermal Management Temperature (MNTMT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 327:326 | 0 | 0h                                                                                                                  | Maximum Thermal Management Temperature (MXTMT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 331:328 | 0 | 3h                                                                                                                  | Sanitize Capabilities (SANICAP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 339:338 | 0 | IOD:4h / Non-IOD:0h                                                                                                 | NSETIDMAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 511:340 | - | -                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 512     | М | 66h                                                                                                                 | Submission Queue Entry Size Bits 7:4 – 6h Max SQES (64 bytes) Bits 3:0 – 6h Required SQES (64 bytes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 513     | М | 44h                                                                                                                 | Completion Queue Entry Size Bits 7:4 – 4h Max SQES (16 bytes) Bits 3:0 – 4h Required SQES (16 bytes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 515:514 | М | 100h                                                                                                                | Maximum Outstanding Commands (MAXCMD)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 519:516 | М | 1h                                                                                                                  | Number of Namespaces                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 521:520 | M | 5Fh                                                                                                                 | Optional NVM Command Support Bits 15:8 – Reserved Bit 7 - 1h Verify command Supported Oh Not support Verify command Bit 6 - 1h Timestamp feature Supported Oh Not support the Timestamp feature Bit 5 – 1h Reservations Supported Oh Not support Reservations Bit 4 – 1h Save field in Set Feature & Select field in Get Feature Supported Oh Not support Save field in Set Feature & Select field in Get Feature Bit 3 – 1h Write Zeros Supported Oh Not support Write Zeros Bit 2 – 1h Dataset Management Supported Oh Not support Dataset Management Bit 1 – 1h Write Uncorrectable Supported Oh Not support Write Uncorrectable Bit 0 – 1h Compare Supported Oh Not support Compare |
| 523:522 | М | 0h                                                                                                                  | Fused Operation Support Bits 15:1 – Reserved Bit 0 – 0h Compare/Write Fused Operation Not Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 524     | М | 6h                                                                                                                  | Format NVM Attributes Bits 7:3 – Reserved Bit 2 – 1h Cryptographic Erase Bit 1 – 1h Secure Erase Per Namespace Bit 0 – 0h Format Per Namespace                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.  $_{-43}\,.$ 





MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

#### MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



| 525       | М | 6h                                                           | Volatile Write Cache<br>0h – No VWC present                                                                                                                        |
|-----------|---|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 527:526   | М | 3FFh                                                         | Atomic Write Unit Normal                                                                                                                                           |
| 529:528   | М | 7h                                                           | Atomic Write Unit Power Fail (0's based value)                                                                                                                     |
| 530       | М | 1h                                                           | NVM Vendor Specific Command Configuration  Bits 7:1 – reserved  Bit 0 – Indicates NVM Vendor Specific Commands use the format defined in NVM Express specification |
| 531       | М | 0h                                                           | Reserved                                                                                                                                                           |
| 533:532   | 0 | 0h                                                           | ACWU                                                                                                                                                               |
| 535:534   | М | 0h                                                           | Reserved                                                                                                                                                           |
| 539:536   | 0 | 0h                                                           | No SGL support                                                                                                                                                     |
| 703:540   | - | 0h                                                           | Reserved                                                                                                                                                           |
| 767:704   |   | 0h                                                           | Reserved                                                                                                                                                           |
| 1023:768  |   |                                                              | NVM Subsystem NVMe Qualified Name (SUBNQN)                                                                                                                         |
|           |   | I/O Comm                                                     | and Set Attributes                                                                                                                                                 |
| 1791:1024 | - | 0h                                                           | Reserved                                                                                                                                                           |
| 2047:1792 |   |                                                              | Refer to the NVMe over Fabrics specification                                                                                                                       |
|           |   | Power S                                                      | tate Descriptors                                                                                                                                                   |
| 2079:2048 | М | Refer to 'Identify Power State Descriptor Data<br>Structure' | Power State 0 Descriptor                                                                                                                                           |
| 3071:2080 | 0 | 0h                                                           | Power State 1 ~ 31 Descriptor (PSD1~N)                                                                                                                             |
| 3072      | 0 | 3h                                                           | Error Mode Capabilities (ERRCAP)                                                                                                                                   |
| 3073      | - | 0h                                                           | Current Error Mode                                                                                                                                                 |
| 3075:3074 | 0 | 136h                                                         | Supports Debugging Feature on Error Mode                                                                                                                           |
| 3079:3076 | 0 | 0h                                                           | Reason for entering Error Mode.                                                                                                                                    |
| 3087:3080 | 0 | 3933475253554E4Ch (LNUSRG39)                                 | Option ROM Version                                                                                                                                                 |
| 3091:3088 | 0 | 20200402h (2020/04/02)                                       | Option ROM Build Date                                                                                                                                              |
| 3092      | 0 | 1h                                                           | OEM Extended SMART Supported                                                                                                                                       |
| 3278:3093 |   |                                                              | Reserved                                                                                                                                                           |
| 3279      | М | 6h                                                           | Security Features Supported                                                                                                                                        |
|           |   | Ven                                                          | dor Specific                                                                                                                                                       |
| 4095:3280 | - | -                                                            | Samsung Reserved                                                                                                                                                   |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 140] Identify Power State Descriptor Data Structure

| Bits    | Power State 0 | Description                |  |
|---------|---------------|----------------------------|--|
| 255:184 | 0h            | Reserved                   |  |
| 183:182 | 2h            | Active Power Scale(APS)    |  |
| 181:179 | 0h            | Reserved                   |  |
| 178:176 | 1h            | Active Power Workload(APW) |  |
| 175:160 | 578h          | Active Power(ACTP)         |  |
| 159:152 | 0h            | Reserved                   |  |
| 151:150 | 2h            | Idle Power Scale(IPS)      |  |
| 149:144 | 0h            | Reserverd                  |  |
| 143:128 | 190h          | Idle Power(IDLP)           |  |
| 127:125 | 0h            | Reserved                   |  |
| 124:120 | 0h            | Relative Write Latency     |  |
| 119:117 | 0h            | Reserved                   |  |
| 116:112 | 0h            | Relative Write Throughput  |  |
| 111:109 | 0h            | Reserved                   |  |
| 108:104 | 0h            | Relative Read Latency      |  |
| 103:101 | 0h            | Reserved                   |  |
| 100:96  | 0h            | Relative Read Throughput   |  |
| 95:64   | 46h           | Exit Latency               |  |
| 63:32   | 46h           | Entry Latency (100us)      |  |
| 31:26   | 0h            | Reserved                   |  |
| 25      | 0h            | Non-Operational State      |  |
| 24 Oh   |               | Max Power Scale            |  |
| 23:16   | 0h            | Reserved                   |  |
| 15:00   | 9C4h          | Maximum Power              |  |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 141] Identify Namespace Data Structure

| Bytes | O/M | Default Value                                                                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-----|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | М   | 960GB: 6FC81AB0h<br>1920GB: DF8FE2B0h<br>3840GB: 1BF1F72B0h<br>7680GB: 37E3E92B0h<br>15360GB: 6FC7CD2B0h  | Namespace Size (512B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 15:8  | М   | 960GB: 6FC81AB0h<br>1920GB3: DF8FE2B0h<br>3840GB: 1BF1F72B0h<br>7680GB: 37E3E92B0h<br>15360GB: 6FC7CD2B0h | Namespace Capacity(512B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 23:16 | М   | 0h                                                                                                        | Namespace Utilization A device may report Namespace Utilization equal to Namespace Capacity at all times if the product is not targeted for thin provisioning environments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 24    | М   | 12h                                                                                                       | Namespace Features Bits 7:5 are reserved.  Bit 4 if set to '1' indicates that the fields NPWG, NPWA, NPDG, NPDA, and NOWS are defined for this namespace and should be used by the host for I/O optimization; and NOWS defined for this namespace shall adhere to Optimal Write Size field setting defined in NVM Sets Attributes Entry for the NVM Set with which this namespace is associated. If cleared to '0', the controller does not support the fields NPWG, NPWA, NPDG, NPDA, and NOWS for this namespace; and Optimal Write Size field in NVM Sets Attributes Entry for the NVM Set with which this namespace is associated should be used by the host for I/O optimization.  Bit 3 if set to '1' indicates that the non-zero NGUID and non-zero EUI64 fields for this namespace are never reused by the controller. If cleared to '0', then the NGUID and EUI64 values may be reused by the controller for a new namespace created after this namespace is deleted. This bit shall be cleared to '0' if both NGUID and EUI64 fields are cleared to 0h. Refer to section 7.11.  Bit 2 if set to '1' indicates that the controller supports the Deallocated or Unwritten Logical Block error for this namespace. If cleared to '0', then the controller does not support the Deallocated or Unwritten Logical Block error for this namespace. Refer to section 6.7.1.1.  Bit 1 if set to '1' indicates that the fields NAWUN, NAWUPF, and NACWU are defined for this namespace and should be used by the host for this namespace instead of the AWUN, AWUPF, and ACWU fields in the Identify Controller data structure. If cleared to '0', then the controller does not support the fields NAWUN, NAWUPF, and NACWU for this namespace. In this case, the host should use the AWUN, AWUPF, and ACWU fields defined in the Identify Controller data structure in Figure 111. Refer to section 6.4. Bit 0 if set to '1' indicates that the namespace supports thin provisioning. Specifically, the Namespace Capacity reported may be less than the Namespace Size. When this feature is supported and the Dataset Mana |
| 25    | М   | 1h                                                                                                        | Number of LBA Formats                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 26    | М   | 0h                                                                                                        | Formatted LBA Size Bits 7:5 – Reserved Bit 4 – Metadata interleaved or separate (based on LBA format) Bit 3:0 – Indicates LBA format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 27    | М   | 0h                                                                                                        | Metadata Capabilities<br>Bits 7:2 – Reserved<br>Bit 1 – Supports Metadata as separate buffer<br>Bit 0 – Supports Metadata as extended LBA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 28    | М   | Oh                                                                                                        | End-to-end Data Protection Capabilities Bits 7:5 – Reserved Bit 4 – Supports protection information as last 8 bytes of Metadata Bit 3 – Supports protection information as first 8 bytes of metadata Bit 2 – Supports Type 3 protection information Bit 1 – Supports Type 2 protection information Bit 0 – Supports Type 1 protection information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



|         |         |                                                                                                                     | End-to-End Data Protection Type Settings Bits 7:4 – Reserved Bit 3 – 1: Protection information transferred as first 8 bytes of metadata                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|---------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29      | 29 M Oh |                                                                                                                     | Bit 3 – 0: Protection information transferred as last 8 bytes of metadata Bit 2:0 – 000b: Protection information disabled Bit 2:0 – 1h: Protection type 1 enabled Bit 2:0 – 2h: Protection type 2 enabled Bit 2:0 – 3h: Protection type 3 enabled                                                                                                                                                                                                                                                                                                                                                                                   |
| 30      | 0       | 0h                                                                                                                  | Namespace Multi-path I/O and Namespace sharing Capabilities (NMIC)  Bits 7:1 - Reserved  Bit 0 - 1 : Accessible by two or more controllers  Bit 0 - 0 : Private namespace                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 31      | 0       | 0h                                                                                                                  | Reservation Capabilities (RESCAP)  Bits 7 - Reserved  Bits 6 - 1: Namespace supports the Exclusive Access (All Registrants reservation type)  Bit 5 - 1: Namespace supports the Write Exclusive (All Registrants reservation type)  Bit 4 - 1: Namespace supports the Exclusive Access (Registrants only reservation type)  Bit 3 - 1: Namespace supports the Write Exclusive (Registrants only reservation type)  Bit 2 - 1: Namespace supports the Exclusive Access Reservation type  Bit 1 - 1: Namespace supports the Write Exclusive Reservation type  Bit 0 - 1: Namespace supports the Persist Through Power Loss capability |
| 32      | 0       | 80h                                                                                                                 | Format Progress Indicator(FPI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 33      | 0       | 9h                                                                                                                  | Deallocate Logical Block Features (DLFEAT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 35:34   | 0       | 3FFh                                                                                                                | Namespace Atomic Write Unit Normal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 37:36   | 0       | 0h                                                                                                                  | Namespace Atomic Write Unit Power Fail                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 39:38   | 0       | 0h                                                                                                                  | Namespace Atomic Compare & Write Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 41:40   | 0       | 3FFh                                                                                                                | Namespace Atomic Boundary Size Normal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 43:42   | 0       | 0h                                                                                                                  | Namespace Atomic Boundary Offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 45:44   | 0       | 7h                                                                                                                  | Namespace Atomic Boundary Size Power Fail                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 47:46   | -       | Reserved                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 63:48   | 0       | 960GB: DF90356000h<br>1920GB: 1BF1FC56000h<br>3840GB: 37E3EE56000h<br>7680GB: 6FC7D256000h<br>15360GB: DF8F9A56000h | NVM Capacity (NVMCAP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 65:64   | 0       | FFh                                                                                                                 | Namespace Preferred Write Granularity (NPWG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 67:66   | 0       | 7h                                                                                                                  | Namespace Preferred Write Alignment (NPWA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 69:68   | 0       | FFh                                                                                                                 | Namespace Preferred Deallocate Granularity (NPDG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 71:70   | 0       | 7h                                                                                                                  | Namespace Preferred Deallocate Alignment (NPDA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 73:72   | 0       | FFh                                                                                                                 | Namespace Optimal Write Size (NOWS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 99:74   | 0       | 0h                                                                                                                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 101:100 | 0       | 0h                                                                                                                  | NVM Set Identifier (NVMSETID)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 103:102 | 0       | 0h                                                                                                                  | Endurance Group Identifier (ENDGID)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 119:104 | 0       | Update by Vendor Command                                                                                            | Namespace Globally Unique Identifier (NGUID) #:Variables *NGUID specifies data in a big endian format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 127:120 | 0       | 0h                                                                                                                  | IEEE Extended Unique Identifier(EUI64) #:Variables *EUI64 specifies data in a big endian format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 131:128 | М       | Refer to 'LBA Format 0 Data<br>Structure'                                                                           | LBA Format 0 Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 135:132 | 0       | Refer to 'LBA Format 1 Data<br>Structure'                                                                           | LBA Format 1 Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 139:136 | 0       | 0h                                                                                                                  | LBA Format 2 Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 143:140 | 0       | 0h                                                                                                                  | LBA Format 3 Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 147:144 | 0       | 0h                                                                                                                  | LBA Format 4 Support (N/A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 191:188 | 0       | l 0h                                                                                                                | LBA Format 15 Support (N/A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 101.100 | Ŭ       | VII                                                                                                                 | ESTATIONNAL TO Support (TVIA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

#### MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



| 383:192  | -               | 0h | Reserved         |  |
|----------|-----------------|----|------------------|--|
|          | Vendor Specific |    |                  |  |
| 4095:384 | -               | -  | Samsung Reserved |  |

#### [Table 142] LBA Format 0 Data Structure

| Bits  | Name  | Default Value | Description          |
|-------|-------|---------------|----------------------|
| 31:26 | -     | 0h            | Reserved             |
| 25:24 | RP    | 0h            | Relative Performance |
| 23:16 | LBADS | 9h            | LBA Data Size        |
| 15:00 | MS    | 0h            | Metadata Size        |

#### [Table 143] LBA Format 1 Data Structure

| Bits  | Name  | Default Value | Description          |
|-------|-------|---------------|----------------------|
| 31:26 | -     | 0h            | Reserved             |
| 25:24 | RP    | 0h            | Relative Performance |
| 23:16 | LBADS | Ch            | LBA Data Size        |
| 15:00 | MS    | 0h            | Meta data Size       |

# 6.2 NVM Express I/O Command Set

[Table 144] Opcode for NVM Express I/O Commands

| Opcode (Hex) | Command Name        |
|--------------|---------------------|
| 00h          | Flush               |
| 01h          | Write               |
| 02h          | Read                |
| 04h          | Write Uncorrectable |
| 05h          | Compare             |
| 08h          | Write Zeroes        |
| 09h          | Dataset Management  |

#### NOTE:

<sup>1)</sup> Deallocate feature in Dataset Management command is only supported in the Samsung SSD PM9A3.

MZQL215THBLA-00A07



### **6.3 SMART/Health Information**

[Table 145] SMART/Health Information Log

| Bytes   | Default Value       | Attribute Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 0                   | Critical Warning Bit 7:5 – Reserved Bit 4 – 1h: the volatile memory backup device has failed. (only valid if the controller has a volatile memory backup solution) Bit 3 – 1h: the media has been placed in read only mode Bit 2 – 1h: the device reliability has been degraded due to significant media related errors or any internal error that degrades device reliability Bit 1 – 1h: the temperature has exceeded a critical threshold Bit 0 – 1h: the available spare space has fallen below the threshold |
| 2:1     | Current Temperature | Temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3       | 100                 | Available Spare                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4       | 10                  | Available Spare Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5       | 0                   | Percentage Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 31:6    | -                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 47:32   | 0                   | Data Units Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 63:48   | 0                   | Data Units Written                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 79:64   | 0                   | Host Read Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 95:80   | 0                   | Host Write Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 111:96  | 0                   | Controller Busy Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 127:112 | 0                   | Power Cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 143:128 | 0                   | Power On Hours                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 159:144 | 0                   | Unsafe Shutdowns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 175:160 | 0                   | Media Errors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 191:176 | 0                   | Number of Error Information Log Entries                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 511:192 | -                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 195:192 | 0                   | Warning Composite Temperature Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 199:196 | 0                   | Critical Composite Temperature Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 201:200 | Current Temperature | Temperature Sensor 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 203:202 | Current Temperature | Temperature Sensor 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 205:204 | -                   | Temperature Sensor 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 207:206 | -                   | Temperature Sensor 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 209:208 | -                   | Temperature Sensor 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 211:210 | -                   | Temperature Sensor 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 213:212 | -                   | Temperature Sensor 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 215:213 | -                   | Temperature Sensor 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 511:216 | -                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



### **6.4 Extended SMART Information**

| Bytes   | Default Value       | Attribute Description                                                                                                                                                                                                                        |
|---------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0     | ABh                 | Lifetime Program Fail Cnt ID                                                                                                                                                                                                                 |
| 4:3     | 64h                 | Lifetime Program Fail Cnt Normalized Value                                                                                                                                                                                                   |
| 11:5    | 0h                  | Lifetime Program Fail Cnt Current Raw Value                                                                                                                                                                                                  |
| 14:12   | ACh                 | Lifetime Erase Fail Cnt ID                                                                                                                                                                                                                   |
| 16:15   | 64h                 | Lifetime Erase Fail Cnt Normalized Value                                                                                                                                                                                                     |
| 23:17   | 0h                  | Lifetime Erase Fail Cnt Current Raw value                                                                                                                                                                                                    |
| 26:24   | ADh                 | Lifetime Wearlevel Cnt ID                                                                                                                                                                                                                    |
| 28:27   | 64h                 | Lifetime Wearlevel Cnt Normalized Value                                                                                                                                                                                                      |
| 35:29   | Oh                  | Lifetime Wearlevel Cnt Current Raw value Bytes 1-0: Min. erase cycles Bytes 3-2: Max. erase cycles Bytes 5-4: Avg. erase cycles                                                                                                              |
| 38:36   | B8h                 | Lifetime E2E Error Cnt ID                                                                                                                                                                                                                    |
| 40:39   | 64h                 | Lifetime E2E Error Cnt Normalized Value                                                                                                                                                                                                      |
| 47:41   | 0h                  | Lifetime E2E Error Cnt Current Raw Value                                                                                                                                                                                                     |
| 50:48   | C7h                 | Lifetime CRC Error Cnt ID                                                                                                                                                                                                                    |
| 52:51   | 64h                 | Lifetime CRC Error Cnt Normalized Value                                                                                                                                                                                                      |
| 59:53   | 0h                  | Lifetime CRC Error Cnt Current Raw Value                                                                                                                                                                                                     |
| 62:60   | E2h                 | Media Wear Percentage ID                                                                                                                                                                                                                     |
| 64:63   | 64h                 | Media Wear Percentag Normalized Value                                                                                                                                                                                                        |
| 71:65   | 0h                  | Media Wear Percentag Current Raw Value                                                                                                                                                                                                       |
| 74:72   | E3h                 | Host Read Percentage ID                                                                                                                                                                                                                      |
| 76:75   | 64h                 | Host Read Percentage Normalized Value                                                                                                                                                                                                        |
| 83:77   | 0h                  | Host Read Percentage Current Raw Value                                                                                                                                                                                                       |
| 86:84   | E4h                 | Workload Timer ID                                                                                                                                                                                                                            |
| 88:87   | 64h                 | Workload Timer Normalized Value                                                                                                                                                                                                              |
| 95:89   | 0h                  | Workload Timer Current Raw Value                                                                                                                                                                                                             |
| 98:96   | EAh                 | Lifetime Thermal Throttle Status ID                                                                                                                                                                                                          |
| 100:99  | 64h                 | Lifetime Thermal Throttle Status Normalized Value                                                                                                                                                                                            |
| 107:101 | 64h                 | Lifetime Thermal Throttle Status Current Raw Value Bytes 0: Throttle status reported as integer percentage. Bytes 1-4: Throttling event count. Number of times thermal throttle has activated. Preserve over power cycles. Byte 5: Reserved. |
| 131:108 | 0                   | Reserved                                                                                                                                                                                                                                     |
| 134:132 | F4h                 | Lifetime Physical Pages Written Cnt ID                                                                                                                                                                                                       |
| 136:135 | 64h                 | Lifetime Physical Pages Written Cnt Normalized Value                                                                                                                                                                                         |
| 143:137 | 0h                  | Lifetime Physical Pages Written Cnt Current Raw Value                                                                                                                                                                                        |
| 146:144 | F5h                 | Lifetime Data Unit Written ID                                                                                                                                                                                                                |
| 148:147 | 64h                 | Lifetime Data Unit Written Normalized Value                                                                                                                                                                                                  |
| 155:149 | 0h                  | Lifetime Data Unit Written Current Raw Value                                                                                                                                                                                                 |
| 255:156 | 0h                  | Reserved                                                                                                                                                                                                                                     |
| 259:256 | 0h                  | Lifetime write amplification factor                                                                                                                                                                                                          |
| 263:260 | 0h                  | Trailing hour write amplification factor                                                                                                                                                                                                     |
| 279:264 | 0h                  | Lifetime user writes                                                                                                                                                                                                                         |
| 295:280 | 0h                  | Lifetime NAND writes                                                                                                                                                                                                                         |
| 311:296 | 0h                  | Lifetime user reads                                                                                                                                                                                                                          |
| 315:312 | 0h                  | Lifetime retired block count                                                                                                                                                                                                                 |
| 317:316 | Current Temperature | Current temperature                                                                                                                                                                                                                          |

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.  $_{-50}\, \cdot$ 





MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07

| 319:318 | Cap health                        | Capacitor health                                       |
|---------|-----------------------------------|--------------------------------------------------------|
| 323:320 | Lifetime Unused<br>Reserved Block | Lifetime Unused Reserved Block                         |
| 331:324 | 0h                                | Read Reclaim count                                     |
| 339:332 | 0h                                | Lifetime UECC count                                    |
| 343:340 | 0h                                | Lifetime Used Reserved Block                           |
| 359:344 | 0h                                | Power on hours                                         |
| 375:360 | 0h                                | Lifetime clean shutdown count on power loss(NPO count) |
| 391:376 | 0h                                | Lifetime unclean shutdowns on power loss(SPO count)    |
| 395:392 | 0h                                | Perf Indicator                                         |
| 399:396 | 0h                                | WearLevel Count                                        |
| 403:400 | 0h                                | HW Error Type                                          |
| 407:404 | 0h                                | DeviceFail Recovery Count (Incomplete Shutdown)        |
| 411:408 | 0h                                | SRAM CECC Count (CoreSRAM)                             |
| 415:412 | 0h                                | SRAM CECC Address (CoreSRAM)                           |
| 419:416 | 0h                                | SRAM CECC Count (Buffer)                               |
| 423:420 | 0h                                | SRAM CECC Address (Buffer)                             |
| 427:424 | 0h                                | DRAM CECC Count                                        |
| 435:428 | 0h                                | DRAM CECC Address                                      |
| 439:436 | 0h                                | DRAM UECC Count                                        |
| 447:440 | 0h                                | DRAM UECC Address                                      |
| 451:448 | 0h                                | E2E Error Count                                        |
| 453:452 | 0h                                | FW Update Success Sount                                |
| 455:454 | 0h                                | FW Update Fail Count                                   |
| 459:456 | Highest temperature               | Highest Temperature                                    |
| 463:460 | Lowest Temperature                | Lowest Tempreature                                     |
| 471:464 | 0h                                | Read Recovery Attempts                                 |
| 479:472 | 0h                                | Reset Count                                            |
| 495:480 | 0h                                | Trimmed Sector Count                                   |
| 499:496 | 0h                                | Security Meta Erase Fail Count                         |
| 503:500 | 0h                                | Over Temperature Count                                 |
| 507:504 | 0h                                | Under Temperature Count                                |
| 511:508 | 0h                                | Recovery Reset Count                                   |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 147] Enhanced SMART Log (LID: 0xC4)

| Bytes    | Default Value                               | Attribute Description                           |
|----------|---------------------------------------------|-------------------------------------------------|
| 1:0      | 0h                                          | Throughput Performance                          |
| 2:2      | 0h                                          | Timed workload Media Wear                       |
| 3:3      | 0h                                          | Timed workload Host Read/Write Ratio            |
| 5:4      | 0h                                          | Read Error Rate                                 |
| 7:6      | 0h                                          | Write Error Rate                                |
| 11:8     | 0h                                          | Unrecoverable Write Errors                      |
| 15:12    | 0h                                          | Read Recovery Attempts                          |
| 17:16    | Temperature                                 | Average Short Term temperature                  |
| 19:18    | Temperature                                 | Average Long Term temperature                   |
| 21:20    | Temperature                                 | Highest temperature                             |
| 23:22    | Temperature                                 | Lowest temperature                              |
| 25:24    | Temperature                                 | Highest average Short Term temperature          |
| 27:26    | Temperature                                 | Lowest average Short Term temperature           |
| 29:28    | Temperature                                 | Highest average Long Term temperature           |
| 31:30    | Temperature                                 | Lowest average Long Term temperature            |
| 33:32    | 960/1920/3840/7680GB: 161h<br>15360GB: 15Eh | Specified maximum operating temperature         |
| 35:34    | 111h                                        | Specified minimum operating temperature         |
| 39:36    | 0h                                          | Time in Over Temperature in minutes             |
| 55:40    | 0h                                          | Physical Media Units Written                    |
| 71:56    | 0h                                          | Physical Media Units Read                       |
| 77:72    | 0h                                          | Bad User NAND block count (Raw)                 |
| 79:78    | 64h                                         | Bad user NAND block count (Normalized)          |
| 85:80    | 0h                                          | Bad System NAND block count                     |
| 87:86    | 64h                                         | Bad System NAND block count (Normalized)        |
| 91:88    | 0h                                          | End to End Correction Counts (Detected Errors)  |
| 95:92    | 0h                                          | End to End Correction counts (Corrected Errors) |
| 96:96    | 0h                                          | System data % used                              |
| 97:97    | 64h                                         | % Free Blocks                                   |
| 105:98   | 0h                                          | Unaligned I/O                                   |
| 113:106  | 0x200000000                                 | Security Version Number                         |
| 121:114  | 0h                                          | NUSE                                            |
| 137:122  | 0h                                          | PLP Start Count                                 |
| 153:138  | capacity specific                           | Endurance Estimate                              |
| 157:154  | Oh                                          | BAD TLP Count                                   |
| 161:158  | 0h                                          | BAD DLLP Count                                  |
| 165:162  | 0h                                          | PHY Error Count                                 |
| 169:166  | 0h                                          | Thermal Protection Count                        |
| 173:170  | 0h                                          | Thermal Shutdown Count                          |
| 177: 174 | 0h                                          | Latency Spike Trigger Count                     |
| 181: 178 | 0h                                          | Conditional Dump Trigger Count                  |
| 511:182  | 0h                                          | Reserved                                        |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



[Table 148] Cloud Attribute Log (LID: 0xC0)

| Bytes   | Default Value                          | Attribute Description                |
|---------|----------------------------------------|--------------------------------------|
| 15:0    | 0h                                     | Physical Media Units Written         |
| 31:16   | 0h                                     | Physical Media Units Read            |
| 32:37   | 0h                                     | Bad User NAND Block Count            |
| 39:38   | 64h                                    | Bad User Block Normalized            |
| 45:40   | 0h                                     | Bad System NAND Block Count          |
| 47:46   | 64h                                    | Bad System NAND Block Normalized     |
| 55:48   | 0h                                     | Reserved                             |
| 63:56   | 0h                                     | Uncorrectable read error count       |
| 71:64   | 0h                                     | Soft ECC Error Count                 |
| 75:72   | 0h                                     | End to End Correction Count          |
| 79:76   | 0h                                     | End to End Uncorrection Count        |
| 80      | 0h                                     | System Data % Used                   |
| 87:81   | 0h                                     | Refresh Counts                       |
| 91:88   | 0h                                     | Max User Data Erase Count            |
| 95:92   | 0h                                     | Min User Data Erase Count            |
| 96      | 0h                                     | Thermal Throttling Status and Count  |
| 97      | 0h                                     | Thermal Throttling Status and Status |
| 103:98  | 0h                                     | Reserved                             |
| 111:104 | 0h                                     | PCIe Correctable Error Count         |
| 115:112 | 0h                                     | Imcomplete Shutdowns                 |
| 119:116 | 0h                                     | Reserved                             |
| 120     | 64h                                    | % of Free Blocks                     |
| 127:121 | 0h                                     | Reserved                             |
| 129:128 | Cap Health                             | Capacitor Health                     |
| 135:130 | 0h                                     | Reserved                             |
| 143:136 | 0h                                     | Unaligned IO                         |
| 151:144 | 0x200000000                            | Security Version Number              |
| 159:152 | 0h                                     | NUSE                                 |
| 175:160 | 0h                                     | PLP Start Count                      |
| 191:176 | device capacity specific               | Endurance Estimate                   |
| 493:192 | 0h                                     | Reserved                             |
| 495:494 | 2h                                     | Log Page Version                     |
| 511:496 | AFD514C97C6F4F9-<br>CA4F2BFEA2710AFC5h | Log Page GUID                        |

# 7.0 SPOR SPECIFICATION (Sudden Power Off and Recovery)

# 7.1 Data Recovery in Sudden Power off

If power interruption is detected, SSD dumps all cached user data and meta data to NAND Flash. SSD could protect even the user data in DRAM from sudden power off while SSD is used with cache on. Commonly, data is protected all of the operation period.

### 7.2 Minimum Off time

In sudden power off case, minimum 10ms off time is required for stability



### 7.3 Time to Ready Sequence

In normal power-off recovery status, SSD needs less than 8 seconds to reach operating mode where SSD works perfectly with cache-on state. SSD is ready to respond identify Device command during FTL OPEN. When the sudden power-off occurs, the user data in DRAM will be dumped into the NAND Flash using the stored power in the capacitor. In sudden power-off recovery condition, mapping data will be loaded or the FTL meta data be rebuilt perfectly for initial max. 10 seconds. During this period, Identify Device command is still supported. It is called SPOR. (Sudden Power Off and Recovery)



Figure 3. Sudden Power on-off operation

[Table 149] Device Ready Time for Normal Read / Write Operation after Sudden Power Off

| <u> </u>        | <u> </u> |        |        |        |         |
|-----------------|----------|--------|--------|--------|---------|
|                 | 960GB    | 1920GB | 3840GB | 7680GB | 15360GB |
| Open Time (sec) | 10s      | 10s    | 10s    | 20s    | 40s     |

#### NOTE:

1) Worst case 20s in 960/1920/3840GB, 40s in 7680GB, 80s in 15360GB



# 8.0 VITAL PRODUCT DATA(VPD) STRUCTURE

# 8.1 Vital Product Data (VPD) Structure

VPD listed device specific information for Enterprise PCle SSD discovery and power allocation. Compliant with NVM Express Management Interface, Revision 1.1.

| Total Bytes<br>(Decimal) | Total Bytes<br>(Hex-Dec) | Byte Offset<br>(Decimal) | Size<br>bytes | Name                              | 960GB<br>(HEX) | 1920GB<br>(HEX) | 3840GB<br>(HEX) | 7680GB<br>(HEX) | 15360GB<br>(HEX) |
|--------------------------|--------------------------|--------------------------|---------------|-----------------------------------|----------------|-----------------|-----------------|-----------------|------------------|
| 0                        | 0                        | 0                        | 1             | Common Header Format Version      | 01             | 01              | 01              | 01              | 01               |
| 1                        | 1                        | 1                        | 1             | Internal Use Area Starting Offset | 00             | 00              | 00              | 00              | 00               |
| 2                        | 2                        | 2                        | 1             | Chassis Info Area Starting Offset | 00             | 00              | 00              | 00              | 00               |
| 3                        | 3                        | 3                        | 1             | Board Info Area Starting Offset   | 00             | 00              | 00              | 00              | 00               |
| 4                        | 4                        | 4                        | 1             | Product Info Area Starting Offset | 01             | 01              | 01              | 01              | 01               |
| 5                        | 5                        | 5                        | 1             | Multi-Record Area Starting Offset | 0F             | 0F              | 0F              | 0F              | 0F               |
| 6                        | 6                        | 6                        | 1             | Reserved                          | 00             | 00              | 00              | 00              | 00               |
| 7                        | 7                        | 7                        | 1             | Common Header Checksum            | EF             | EF              | EF              | EF              | EF               |
| 8                        | 8                        | 0                        | 1             | IPMI Format Version Number        | 01             | 01              | 01              | 01              | 01               |
| 9                        | 9                        | 1                        | 1             | Product Info Area Length          | 0E             | 0E              | 0E              | 0E              | 0E               |
| 10                       | Α                        | 2                        | 1             | Language Code                     | 19             | 19              | 19              | 19              | 19               |
| 11                       | В                        | 3                        | 1             | Manufacturer Name Type/Length     | C8             | C8              | C8              | C8              | C8               |
| 12                       | С                        | 11~4                     | 1             | Manufacturer Name                 | 53             | 53              | 53              | 53              | 53               |
| 13                       | D                        |                          | 1             |                                   | 61             | 61              | 61              | 61              | 61               |
| 14                       | Е                        |                          | 1             |                                   | 6D             | 6D              | 6D              | 6D              | 6D               |
| 15                       | F                        |                          | 1             |                                   | 73             | 73              | 73              | 73              | 73               |
| 16                       | 10                       |                          | 1             |                                   | 75             | 75              | 75              | 75              | 75               |
| 17                       | 11                       |                          | 1             |                                   | 6E             | 6E              | 6E              | 6E              | 6E               |
| 18                       | 12                       |                          | 1             |                                   | 67             | 67              | 67              | 67              | 67               |
| 19                       | 13                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 20                       | 14                       | 12                       | 1             | Product Name Type/Length          | D8             | D8              | D8              | D8              | D8               |
| 21                       | 15                       | 36~13                    | 1             | Product Name                      | 50             | 50              | 50              | 50              | 50               |
| 22                       | 16                       |                          | 1             |                                   | 4D             | 4D              | 4D              | 4D              | 4D               |
| 23                       | 17                       |                          | 1             |                                   | 39             | 39              | 39              | 39              | 39               |
| 24                       | 18                       |                          | 1             |                                   | 41             | 41              | 41              | 41              | 41               |
| 25                       | 19                       |                          | 1             |                                   | 33             | 33              | 33              | 33              | 33               |
| 26                       | 1A                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 27                       | 1B                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 28                       | 1C                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 29                       | 1D                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 30                       | 1E                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 31                       | 1F                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 32                       | 20                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 33                       | 21                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 34                       | 22                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 35                       | 23                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 36                       | 24                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 37                       | 25                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 38                       | 26                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 39                       | 27                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |
| 40                       | 28                       |                          | 1             |                                   | 00             | 00              | 00              | 00              | 0                |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

#### MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



| 41 | 29       | 36~13  | 1 | Product Name                      | 00  | 00  | 00  | 00  | 0  |
|----|----------|--------|---|-----------------------------------|-----|-----|-----|-----|----|
| 42 | 29<br>2A | 30.413 | 1 | Froduct Name                      | 00  | 00  | 00  | 00  | 0  |
| 43 | 2B       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 44 | 2C       |        | 1 |                                   | 00  | 00  | 00  | 00  | E8 |
| 44 | 20       |        | ' | Product Part/Model Number Type/   | 00  | 00  | 00  | 00  | LO |
| 45 | 2D       | 37     | 1 | Length                            | E8  | E8  | E8  | E8  | E8 |
| 46 | 2E       | 77~38  | 1 | Product Part/Model Number         | 4D  | 4D  | 4D  | 4D  | 4D |
| 47 | 2F       |        | 1 |                                   | 5A  | 5A  | 5A  | 5A  | 5A |
| 48 | 30       |        | 1 |                                   | 51  | 51  | 51  | 51  | 51 |
| 49 | 31       |        | 1 |                                   | 4C  | 4C  | 4C  | 4C  | 4C |
| 50 | 32       |        | 1 |                                   | 32  | 32  | 32  | 32  | 32 |
| 51 | 33       |        | 1 |                                   | 39  | 31  | 33  | 37  | 31 |
| 52 | 34       |        | 1 |                                   | 36  | 54  | 54  | 54  | 35 |
| 53 | 35       |        | 1 |                                   | 30  | 39  | 38  | 36  | 54 |
| 54 | 36       |        | 1 |                                   | 48  | 48  | 48  | 48  | 48 |
| 55 | 37       |        | 1 |                                   | 43  | 43  | 43  | 42  | 42 |
| 56 | 38       |        | 1 |                                   | 4A  | 4A  | 4C  | 4C  | 4C |
| 57 | 39       |        | 1 |                                   | 52  | 52  | 53  | 41  | 41 |
| 58 | 3A       |        | 1 |                                   | 2D  | 2D  | 2D  | 2D  | 2D |
| 59 | 3B       |        | 1 |                                   | 30  | 30  | 30  | 30  | 30 |
| 60 | 3C       |        | 1 |                                   | 30  | 30  | 30  | 30  | 30 |
| 61 | 3D       |        | 1 |                                   | 'B' | 'B' | 'B' | 'B' | 41 |
| 62 | 3E       |        | 1 |                                   | '7' | '7' | '7' | '7' | 30 |
| 63 | 3F       |        | 1 |                                   | 'C' | 'C' | 'C' | 'C' | 37 |
| 64 | 40       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 65 | 41       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 66 | 42       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 67 | 43       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 68 | 44       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 69 | 45       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 70 | 46       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 71 | 47       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 72 | 48       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 73 | 49       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 74 | 4A       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 75 | 4B       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 76 | 4C       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 77 | 4D       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 78 | 4E       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 79 | 4F       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 80 | 50       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 81 | 51       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 82 | 52       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 83 | 53       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 84 | 54       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 85 | 55       |        | 1 |                                   | 00  | 00  | 00  | 00  | 0  |
| 86 | 56       | 78     | 1 | Product Version Type/Length       | C2  | C2  | C2  | C2  | C2 |
| 87 | 57       | 80~79  | 1 | Product Version                   | 00  | 00  | 00  | 00  | 00 |
| 88 | 58       |        | 1 |                                   | 00  | 00  | 00  | 00  | 00 |
| 89 | 59       | 81     | 1 | Product Serial Number Type/Length | D4  | D4  | D4  | D4  | D4 |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07

|     |    |         |   | Product Serial Number(variable)         |    |              |            |              |    |
|-----|----|---------|---|-----------------------------------------|----|--------------|------------|--------------|----|
| 90  | 5A | 101~82  | 1 | Product Serial Number                   | 00 | 00           | 00         | 00           | 00 |
| 91  | 5B |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 92  | 5C |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 93  | 5D |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 94  | 5E |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 95  | 5F |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 96  | 60 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 97  | 61 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 98  | 62 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 99  | 63 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 100 | 64 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 101 | 65 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 102 | 66 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 103 | 67 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 104 | 68 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 105 | 69 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 106 | 6A |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 107 | 6B |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 108 | 6C |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 109 | 6D |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 110 | 6E | 102     | 1 | Asset Tag Type/Length                   | 00 | 00           | 00         | 00           | 00 |
| 111 | 6F | 103     | 1 | FRU File ID Type/Length                 | 00 | 00           | 00         | 00           | 00 |
| 112 | 70 | 104     | 1 | End of Record                           | C1 | C1           | C1         | C1           | C1 |
| 113 | 71 | 110~105 | 1 | Reserved                                | 00 | 00           | 00         | 00           | 00 |
| 114 | 72 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 115 | 73 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 116 | 74 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 117 | 75 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 118 | 76 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 119 | 77 | 111     | 1 | Product Info Area CheckSum              | F  | Product Info | Area Check | Sum(variable | e) |
| 120 | 78 | 0       | 1 | Record Type ID                          | 0B | 0B           | 0B         | 0B           | 0B |
| 121 | 79 | 1       | 1 | End of List / Record Format             | 02 | 02           | 02         | 02           | 02 |
| 122 | 7A | 2       | 1 | Record Length                           | 3B | 3B           | 3B         | 3B           | 3B |
| 123 | 7B | 3       | 1 | Record Checksum                         | C8 | C8           | C8         | C8           | C9 |
| 124 | 7C | 4       | 1 | Header Checksum                         | F0 | F0           | F0         | F0           | EF |
| 125 | 7D | 5       | 1 | NVMe MultiRecord Area Version Number:   | 00 | 00           | 00         | 00           | 00 |
| 126 | 7E | 6       | 1 | Management Endpoint Form Factor (MEFF): | 12 | 12           | 12         | 12           | 12 |
| 127 | 7F | 12~7    | 1 | Reserved                                | 00 | 00           | 00         | 00           | 00 |
| 128 | 80 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 129 | 81 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 130 | 82 |         | 1 | ]                                       | 00 | 00           | 00         | 00           | 00 |
| 131 | 83 |         | 1 |                                         | 00 | 00           | 00         | 00           | 00 |
| 132 | 84 |         | 1 | ]                                       | 00 | 00           | 00         | 00           | 00 |
| 133 | 85 | 13      | 1 | Initial 1.8V Power Supply Requirements  | 00 | 00           | 00         | 00           | 00 |
| 134 | 86 | 14      | 1 | Maximum 1.8V Power Supply Requirements: | 00 | 00           | 00         | 00           | 00 |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07

| 135 | 87 | 15    | 1 | Initial 3.3V Power Supply Requirements:     | 00 | 00 | 00 | 00 | 00 |
|-----|----|-------|---|---------------------------------------------|----|----|----|----|----|
| 136 | 88 | 16    | 1 | Maximum 3.3V Power Supply Requirements:     | 00 | 00 | 00 | 00 | 00 |
| 137 | 89 | 17    | 1 | Reserved                                    | 00 | 00 | 00 | 00 | 00 |
| 138 | 8A | 18    | 1 | Maximum 3.3V aux Power Supply Requirements: | 02 | 02 | 02 | 02 | 02 |
| 139 | 8B | 19    | 1 | Initial 5V Power Supply Requirements:       | 00 | 00 | 00 | 00 | 00 |
| 140 | 8C | 20    | 1 | Maximum 5V Power Supply Requirements:       | 00 | 00 | 00 | 00 | 00 |
| 141 | 8D | 21    | 1 | Initial 12V Power Supply Require-<br>ments: | 04 | 04 | 04 | 04 | 04 |
| 142 | 8E | 22    | 1 | Maximum 12V Power Supply Requirements:      | 0E | 0E | 0E | 0E | 0E |
| 143 | 8F | 23    | 1 | Maximum Thermal Load:                       | 0E | 0E | 0E | 0E | 0E |
| 144 | 90 | 36~24 | 1 | Total NVM Capacity:                         | 00 | 00 | 00 | 00 | 00 |
| 145 | 91 |       | 1 |                                             | 60 | 60 | 60 | 60 | 60 |
| 146 | 92 |       | 1 |                                             | 35 | C5 | E5 | 25 | A5 |
| 147 | 93 |       | 1 |                                             | 90 | 1F | 3E | 7D | F9 |
| 148 | 94 |       | 1 |                                             | DF | BF | 7E | FC | F8 |
| 149 | 95 |       | 1 |                                             | 00 | 01 | 03 | 06 | 0D |
| 150 | 96 |       | 1 | ]                                           | 00 | 00 | 00 | 00 | 00 |
| 151 | 97 |       | 1 | ]                                           | 00 | 00 | 00 | 00 | 00 |
| 152 | 98 |       | 1 |                                             | 00 | 00 | 00 | 00 | 00 |
| 153 | 99 |       | 1 |                                             | 00 | 00 | 00 | 00 | 00 |
| 154 | 9A |       | 1 | ]                                           | 00 | 00 | 00 | 00 | 00 |
| 155 | 9B |       | 1 | ]                                           | 00 | 00 | 00 | 00 | 00 |
| 156 | 9C |       | 1 | ]                                           | 00 | 00 | 00 | 00 | 00 |
| 157 | 9D | 63~37 | 1 | Reserved                                    | 00 | 00 | 00 | 00 | 00 |
| 158 | 9E |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 159 | 9F |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 160 | A0 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 161 | A1 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 162 | A2 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 163 | A3 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 164 | A4 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 165 | A5 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 166 | A6 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 167 | A7 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 168 | A8 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 169 | A9 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 170 | AA |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 171 | AB |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 172 | AC |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 173 | AD |       | 1 | 1 1                                         | 00 | 00 | 00 | 00 | 00 |
| 174 | AE |       | 1 | 1 1                                         | 00 | 00 | 00 | 00 | 00 |
| 175 | AF |       | 1 | 1 1                                         | 00 | 00 | 00 | 00 | 00 |
| 176 | В0 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 177 | B1 |       | 1 | 1                                           | 00 | 00 | 00 | 00 | 00 |
| 178 | B2 |       | 1 | †                                           | 00 | 00 | 00 | 00 | 00 |
|     | 1  |       |   |                                             |    |    |    |    |    |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07

| 180 | B4       | 63~37 | 1 | Reserved                                           | 00 | 00 | 00 | 00 | 00       |
|-----|----------|-------|---|----------------------------------------------------|----|----|----|----|----------|
| 181 | B5       | 03 37 | 1 | Reserved                                           | 00 | 00 | 00 | 00 | 00       |
| 182 | B6       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 183 | B7       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
|     |          | 0     | 1 | NIVMa DCIa Dort Docard Type ID                     |    |    |    |    |          |
| 184 | B8       | 0     |   | NVMe PCIe Port Record Type ID                      | 0C | 0C | 0C | 0C | 0C       |
| 185 | B9       | 1     | 1 | End of List / Record Format                        | 82 | 82 | 82 | 82 | 82<br>8B |
| 186 | BA       | 2     | 1 | Record Length (RLEN):                              | 0B | 0B | 0B | 0B | 0B       |
| 187 | BB       | 3     | 1 | Record Checksum:                                   | EA | EA | EA | EA | EA       |
| 188 | ВС       | 4     | 1 | Header Checksum:                                   | 7D | 7D | 7D | 7D | 7D       |
| 189 | BD       | 5     | 1 | NVMe PCIe Port MultiRecord Area<br>Version Number: | 01 | 01 | 01 | 01 | 01       |
| 190 | BE       | 6     | 1 | PCIe Port Number:                                  | 00 | 00 | 00 | 00 | 00       |
| 191 | BF       | 7     | 1 | Port Information:                                  | 01 | 01 | 01 | 01 | 01       |
| 192 | C0       | 8     | 1 | PCle Link Speed:                                   | 0F | 0F | 0F | 0F | 0F       |
| 193 | C1       | 9     | 1 | PCIe Maximum Link Width:                           | 04 | 04 | 04 | 04 | 04       |
| 194 | C2       | 10    | 1 | MCTP Support:                                      | 00 | 00 | 00 | 00 | 00       |
| 195 | C3       | 11    | 1 | Ref Clk Capability:                                | 01 | 01 | 01 | 01 | 01       |
| 196 | C4       | 12~15 | 1 | Reserved                                           | 00 | 00 | 00 | 00 | 00       |
| 197 | C5       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 198 | C6       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 199 | C7       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 200 | C8       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 201 | C9       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 202 | CA       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 203 | СВ       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 204 | CC       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 205 | CD       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 206 | CE       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 207 | CF       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 208 | D0       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 209 | D1       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 210 | D2       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 211 | D3       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 212 | D4       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 213 | D5       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 214 | D6       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 215 | D7       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 216 | D8       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 217 | D8       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 217 | D9<br>DA | -     | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 219 | DB       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 219 | DC       |       | 1 |                                                    | 00 | 00 |    | 00 | 00       |
|     |          |       |   |                                                    |    |    | 00 |    |          |
| 221 | DD       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 222 | DE       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 223 | DF       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 224 | E0       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 225 | E1       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 226 | E2       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 227 | E3       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |
| 228 | E4       |       | 1 |                                                    | 00 | 00 | 00 | 00 | 00       |

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07

#### MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



| 229 | E5 | 12~15 | 1 | Reserved | 00 | 00 | 00 | 00 | 00 |
|-----|----|-------|---|----------|----|----|----|----|----|
| 230 | E6 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 231 | E7 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 232 | E8 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 233 | E9 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 234 | EA |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 235 | EB |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 236 | EC |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 237 | ED |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 238 | EE |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 239 | EF |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 240 | F0 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 241 | F1 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 242 | F2 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 243 | F3 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 244 | F4 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 245 | F5 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 246 | F6 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 247 | F7 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 248 | F8 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 249 | F9 |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 250 | FA |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 251 | FB |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 252 | FC |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 253 | FD |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 254 | FE |       | 1 |          | 00 | 00 | 00 | 00 | 00 |
| 255 | FF |       | 1 |          | 00 | 00 | 00 | 00 | 00 |

| B15/B07 | B14/B06 | B13/B05 | B12/B04 | B11/B03 | B10/B02 | B09/B01 | B08/B00 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| N/A     | N/A     | N/A     | Sign    | 128     | 64      | 32      | 16      |
| 8       | 4       | 2       | 1       | N/A     | N/A     | N/A     | N/A     |

The 16-bit value is 2s complement representation of a temperature with the Bit 4 equal to the minimum granularity of 1 °C. Bit 12 is the sign bit. For example:

- 1. a value of 0190h represents 25 °C,
- 2. a value of 07C0 h represents 124 °C, and
- 3. a value of 1E80 h represents -24 °C

By choosing the starting of the lowest bit the resolution of the temperature sensor can be defined. For SMBus temperature capability support PM9A3's temperature sensor is at resolution of 1°C (8-bit)

MZQL23T8HCLS-00A07

MZQL215THBLA-00A07

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



## 9.0 UEFI EXPANSION ROM

The expansion ROM integrated in Samsung SSD PM9A3 support booting UEFI operating system

### 9.1 Supported Operating Systems

| Index | Operating Systems bootable on PM9A3 drive |
|-------|-------------------------------------------|
| 1     | RHEL 7.2 (Kernel 3.10.327)                |
| 2     | RHEL 7.6 (Kernel 3.10.957)                |
| 3     | CentOS 7.3 (Kernel 3.10.0-514)            |
| 4     | CentOS 7.6 (Kernel 3.10.0-957)            |
| 5     | Ubuntu 16.10 (Kernel 4.08)                |
| 6     | Ubuntu 18.10 (Kernel 4.18)                |

MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



### 10.0 PRODUCT COMPLIANCE

## 10.1 Product regulatory compliance and Certifications

[Table 150] Certifications and Declarations

| Category | Certifications   |  |  |  |
|----------|------------------|--|--|--|
|          | c-UL-us          |  |  |  |
| Safety   | CE               |  |  |  |
| Salety   | TUV              |  |  |  |
|          | СВ               |  |  |  |
|          | CE (EU)          |  |  |  |
|          | BSMI (Taiwan)    |  |  |  |
|          | KC (South Korea) |  |  |  |
| EMC      | VCCI (Japan)     |  |  |  |
|          | RCM (Australia)  |  |  |  |
|          | FCC (USA)        |  |  |  |
|          | IC (CANADA)      |  |  |  |

The three existing compliance marks (C-Tick, A-Tick and RCM) are consolidated into a single compliance mark - the RCM.



Caution: Any changes or modifications in construction of this device which are not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications, However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

Modifications not expressly approved by the manufacturer could void the user's authority to operated the equipment under FCC rules.



1. 기자재 명칭 : SSD (Solid State Drive)

2. 모델명(Model): 라벨 별도 표기 3. 제조연월 : 라벨 별도 표기 4. 제조자 : 삼성전자(주)

5. 제조국가 : 대한민국 6. 상호명 : 삼성전자(주)

Industry Canada ICES-003 Compliance Label: CAN ICES-3 (B)/NMB-3(B)

IF THERE IS ANY OTHER OPERATION TO IMPLEMENT IN ADDITION TO SPECIFICATION IN THE DATASHEET OR JEDEC STANDARD, PLEASE CONTACT EACH BRANCH OFFICE OR HEADQUARTERS OF SAMSUNG ELECTRONICS.

MZQL2960HCJR-00A07 MZQL23T8HCLS-00A07 MZQL215THBLA-00A07 MZQL21T9HCJR-00A07 MZQL27T6HBLA-00A07



# 11.0 References

[Table 151] Standards References

| Item                                                                | Website                                                |
|---------------------------------------------------------------------|--------------------------------------------------------|
| PCI Express Base Specification Revision 3.1                         | http://www.pcisig.com/specifications/pciexpress/base3/ |
| PCI Express CEM Specification Revision 3.0                          | http://www.pcisig.com/specifications/                  |
| NVM Express Specification Rev. 1.4                                  | http://www.nvmexpress.org/                             |
| NVM Express Management Interface, Revision 1.1                      | http://www.nvmexpress.org/                             |
| Enterprise SSD Form Factor Version 1.0a                             | http://www.ssdformfactor.org/                          |
| Solid-State Drive Requirements and Endurance Test Method (JESD218A) | http://www.jedec.org/standards-documents/docs/jesd218a |
| Solid-State Drive Requirements and Endurance Test Method (JESD219A) | http://www.jedec.org/standards-documents/docs/jesd219a |