## **Mentor - Mentee Training Plan**

Mentor: Nguyen Viet Hung Mentee: Tran Lam Hai An AIS Solutions 2 Group

Version 1.0 Jun 2017



## **AGENDA**

| □ OUR TARGET                | 3  |
|-----------------------------|----|
| SCHEDULE                    | 6  |
| □ PLAN TO ACHIEVE           | 7  |
| ■ MONTOR-MENTEE INTERACTION | 15 |
| □REFERENCES                 | 18 |



## **TARGET**

Become a Functional Verification Engineer with level 3 in Jun 2019.

| ROLES                   | CURRENT LEVEL | TARGETED LEVEL |
|-------------------------|---------------|----------------|
| Functional Verification | 1             | 3              |
| Logic design            | 1             | 2.83           |
| Functional Design       | 1             | 2              |
| Average                 | 1             | 2.61           |

|                                              | Skill                                                     | 17-Jun | 17-Dec | 18-Jun | 18-Dec | 19-Jun |
|----------------------------------------------|-----------------------------------------------------------|--------|--------|--------|--------|--------|
|                                              | To determine verification strategy                        | 1      | 1      | 2      | 2      | 3      |
|                                              | To check specification                                    | 1      | 1      | 2      | 2      | 3      |
| Functional Verification                      | To create verification item list (checklist)              | 1      | 2      | 2      | 3      | 3      |
| i dilotional verification                    | To create test patterns for functional verification       | 1      | 2      | 2      | 3      | 3      |
|                                              | To conduct test patterns verification of RTL              | 1      | 1      | 2      | 3      | 3      |
|                                              | To evaluate functional verification result                | 1      | 2      | 2      | 3      | 3      |
|                                              | Average                                                   | 1      | 1.5    | 2      | 2.67   | 3      |
|                                              | To synthesis and to do formal verification                | 1      | 2      | 2      | 3      | 3      |
|                                              | To determine checker strategy                             | 1      | 1      | 2      | 2      | 3      |
| Logic Deign                                  | To analyze and fix checker errors (HLDRC, DFTcheck)       | 1      | 2      | 2      | 2      | 3      |
| Logic Deign                                  | To analyze and fix checker errors (STAcheck)              | 1      | 2      | 2      | 2      | 3      |
|                                              | To create SDC (Synopsys design constraint)                | 1      | 1      | 2      | 2      | 2      |
| To analyze timing report and optimize timing |                                                           | 1      | 1      | 2      | 2      | 3      |
|                                              | Average                                                   |        | 1.5    | 2      | 2.17   | 2.83   |
|                                              | To create functional/logic specifications for chip design | 1      | 1      | 1      | 1      | 2      |
|                                              | To create module design specifications                    | 1      | 1      | 1      | 1      | 2      |
|                                              | To create LSI functional description at behavior level    | 1      | 1      | 1      | 1      | 2      |
| Functional Design                            | To create RTL description                                 | 1      | 1      | 2      | 2      | 2      |
|                                              | To create top level netlist                               | 1      | 1      | 2      | 2      | 2      |
|                                              | To create timing budget                                   | 1      | 1      | 2      | 2      | 2      |
|                                              | To determine strategies of evaluation and testing         | 1      | 1      | 1      | 2      | 2      |
|                                              | Average                                                   | 1      | 1      | 1.43   | 1.57   | 2      |
|                                              | Summary                                                   | 1      | 1.33   | 1.81   | 2.14   | 2.61   |



### **SCHEDULE**



## PLAN TO ACHIEVE Functional Verification

Module: LBSC/LPD

| Skill                                                    | Input                                                                                                                        | Action                                                                                                                                                                                                                     | Output                                                                                                             |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| To determine verification strategy (verification policy) | <ul><li>Verification phase of project demand</li><li>Guideline</li></ul>                                                     | <ul> <li>Investigate design and choose verification solution</li> <li>Make basic checking item list and its priority in verification</li> </ul>                                                                            | <ul><li>Basic checking item lists</li><li>Checking item priority</li><li>Verifications plan and schedule</li></ul> |
| To check specification                                   | <ul><li>Hardware manual</li><li>Basic checking item of project</li></ul>                                                     | <ul><li>Analyze basic checking item of the project</li><li>Self-investigate chip and module specification</li><li>Make document to explanation purpose</li></ul>                                                           | <ul><li>Module checking items</li><li>Document explains for checking item</li></ul>                                |
| To create verification item list (checklist)             | <ul><li>Basic checklist of project</li><li>Hardware manual</li><li>Checking items</li><li>Verification plan</li></ul>        | <ul> <li>Investigate module hardware manual.</li> <li>Analyze basic checklist and module checking item</li> <li>Create module verification checklist</li> </ul>                                                            | Module verification item lists                                                                                     |
| To create test patterns for functional verification.     | <ul><li>Module verification checklist</li><li>Hardware manual, spec</li><li>RTL, net list</li></ul>                          | <ul><li>Investigate module hardware manual and sample pettern</li><li>Create pattern cover check list</li></ul>                                                                                                            | <ul><li>Test pattern (CT,UT)</li><li>Test pattern description</li></ul>                                            |
| To conduct functional verification of RTL                | <ul><li>Module verification item lists (CT,UT)</li><li>Module modification record</li><li>Module verification plan</li></ul> | <ul><li>Analyze verification item lists</li><li>Analyze modification record</li><li>Estimate the bug curve of project</li><li>Modify inputs data if errors are found</li></ul>                                             | <ul><li>Bug-curve estimation (doc)</li><li>Verification coverage</li><li>Verification results</li></ul>            |
| To evaluate functional verification result               | <ul><li>Module checklist and hardware manual.</li><li>Test pattern description</li><li>Verification result</li></ul>         | <ul> <li>-Analyze test pattern description, module checklist and hardware manual</li> <li>- Reading test pattern description</li> <li>- Evaluate coverage result</li> <li>- Using checker to judge verification</li> </ul> | - Checked verifications result - Coverage result                                                                   |

**Target Level** 

- Test pattern description

· Verification result



Reading test pattern description

Q&A, confirm with mentor

| LPD        | Skill                                                    | Input                                                                                                                                                                    | Action                                                                                                                                                            | Output                                                                                                             | Target Level |
|------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------|
| ule: LBSC/ | To determine verification strategy (verification policy) | <ul><li>Verification phase of project<br/>demand</li><li>Guideline</li></ul>                                                                                             | <ul> <li>Investigate design</li> <li>Make basic checking item list and its priority in verification</li> <li>Ivestigate and confirm result with mentor</li> </ul> | <ul><li>Basic checking item lists</li><li>Checking item priority</li><li>Verifications plan and schedule</li></ul> | 2            |
| Mod        | To check specification                                   | - Hardware manual - Analyze basic checking item of the project - Module checking items - Basic checking item of project - Investigate and confirm understand with mentor |                                                                                                                                                                   | 2                                                                                                                  |              |
|            | To create verification item list (checklist)             |                                                                                                                                                                          | <ul><li>Investigate module hardware manual.</li><li>Analyze basic checklist and module checking item</li><li>Q&amp;A, confirm with mentor</li></ul>               | Module verification item lists                                                                                     | 2            |
|            | To create test patterns for functional verification.     | <ul><li>Hardware manual, spec</li><li>RTL, net list</li></ul>                                                                                                            | <ul> <li>Investigate module hardware manual and sample pettern</li> <li>Create pattern cover check list</li> <li>Confirm result with mentor</li> </ul>            | <ul><li>Test pattern (CT,UT)</li><li>Test pattern description</li></ul>                                            | 2            |
|            | To conduct functional verification of RTL                | <ul><li>- Module verification item lists</li><li>(CT,UT)</li><li>- Module modification record</li><li>- Module verification plan</li></ul>                               | <ul><li>Analyze verification item lists</li><li>Analyze modification record</li><li>Confirm with mentor</li></ul>                                                 | <ul><li>Verification coverage</li><li>Verification results</li></ul>                                               | 2            |
|            |                                                          |                                                                                                                                                                          |                                                                                                                                                                   |                                                                                                                    |              |



Dec 2017 Jun 2018 Dec 2018 Jun 2019

| ם         | Skill                                                | Input                                                                                                                                      | Action                                                                                                                                                                                                                                                | Output                                                                                                   | Target Level |
|-----------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------|
| a: LBSC/L |                                                      | <ul><li>Verification phase of project demand</li><li>Guideline</li></ul>                                                                   | <ul> <li>Investigate design and choose verification solution</li> <li>Make basic checking item list and its priority in verification</li> <li>Ivestigate and confirm result with mentor</li> </ul>                                                    | - Basic checking item lists - Checking item priority - Verifications plan and schedule                   |              |
| Module    | Fo check specification                               | - Hardware manual<br>- Basic checking item of project                                                                                      | <ul> <li>Analyze basic checking item of the project</li> <li>Investigate and confirm understand with mentor</li> </ul>                                                                                                                                | <ul><li>- Module checking items</li><li>- Document explains for checking item</li></ul>                  | 2            |
|           | Fo create verification item list checklist)          | <ul><li>Basic checklist of project</li><li>Hardware manual</li><li>Checking items</li><li>Verification plan</li></ul>                      | <ul> <li>Investigate module hardware manual.</li> <li>Analyze basic checklist and module checking item</li> <li>Create module verification checklist</li> </ul>                                                                                       | Module verification item lists                                                                           | 3            |
|           | Fo create test patterns for functional verification. | <ul><li>- Module verification checklist</li><li>- Hardware manual, spec</li><li>- RTL, net list</li></ul>                                  | <ul><li>Investigate module hardware manual</li><li>Create pattern cover check list</li><li>Make plan and evaluate results</li></ul>                                                                                                                   | <ul><li>Test pattern (CT,UT)</li><li>Test pattern description</li><li>Verification plan report</li></ul> | 3            |
|           | Fo conduct functional verification of RTL            | <ul><li>- Module verification item lists</li><li>(CT,UT)</li><li>- Module modification record</li><li>- Module verification plan</li></ul> | <ul> <li>Analyze verification item lists</li> <li>Analyze modification record</li> <li>Estimate the bug curve of project</li> <li>Modify inputs data if errors are found</li> </ul>                                                                   | <ul><li>Bug-curve estimation (doc)</li><li>Verification coverage</li><li>Verification results</li></ul>  | 3            |
|           | Fo evaluate functional verification esult            | <ul><li>- Module checklist and hardware manual.</li><li>- Test pattern description</li><li>- Verification result</li></ul>                 | <ul> <li>Analyze test pattern description, module checklist and hardware manual</li> <li>Reading test pattern description</li> <li>Evaluate coverage result</li> <li>Using checker to judge verification</li> <li>Make verification report</li> </ul> | <ul><li>Checked verifications result</li><li>Coverage result</li><li>Verification report</li></ul>       | 3            |



| Skill  To determine verification strategy                                        | Input                                                                                                                                      | Action                                                                                                                                                                              | Output                                                                                                                                     | Target Level |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| To determine verification strategy (verification policy)  To check specification | <ul><li>Verification phase of project demand</li><li>Guideline</li></ul>                                                                   | <ul> <li>Investigate design and choose verification solution</li> <li>Make basic checking item list and its priority in verification</li> </ul>                                     | <ul><li>Basic checking item lists</li><li>Checking item priority</li><li>Verifications plan and schedule</li></ul>                         | 3            |
| To check specification                                                           | <ul><li>Hardware manual</li><li>Basic checking item of project</li></ul>                                                                   | <ul> <li>Analyze basic checking item of the project</li> <li>Self-investigate chip and module<br/>specification</li> <li>Make document to explanation purpose</li> </ul>            | <ul> <li>Module checking items</li> <li>Document explains for checking item</li> </ul>                                                     | 3            |
| To create verification item list (checklist)                                     | <ul><li>Basic checklist of project</li><li>Hardware manual</li><li>Checking items</li><li>Verification plan</li></ul>                      | <ul> <li>Investigate module hardware manual.</li> <li>Analyze basic checklist and module checking item</li> <li>Create module verification checklist</li> </ul>                     | Module verification item lists                                                                                                             | 3            |
|                                                                                  |                                                                                                                                            |                                                                                                                                                                                     |                                                                                                                                            |              |
|                                                                                  | <ul><li>- Module verification item lists</li><li>(CT,UT)</li><li>- Module modification record</li><li>- Module verification plan</li></ul> | <ul> <li>Analyze verification item lists</li> <li>Analyze modification record</li> <li>Estimate the bug curve of project</li> <li>Modify inputs data if errors are found</li> </ul> | <ul><li>Bug-curve estimation (doc)</li><li>Verification coverage</li><li>Verification results</li><li>Confirm result with mentor</li></ul> |              |
|                                                                                  |                                                                                                                                            |                                                                                                                                                                                     |                                                                                                                                            |              |



# PLAN TO ACHIEVE Logic design

Module: LBSC/LPD

| Skill                                            | Input                                              | Action                                                                                                                                                                              | Output                                                                                                                                                   |
|--------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| To synthesize and do formal verification.        | - Synthesis Env document.<br>- Module RTL/IO file. | <ul><li>and option</li><li>Investigate Formality document and do formality verification</li><li>Run synthesis and analyze log file and check result. Optimize net-list to</li></ul> | <ul> <li>Synthesis Constraint explanation document.</li> <li>Optimization guideline.</li> <li>Gate net-list met project demand (timing, area)</li> </ul> |
| To determine checker strategy                    | item.                                              | <ul><li>Analyze project demand for checker item</li><li>Create checker running constrain</li><li>Give feedback to checker leader about checker running constrain</li></ul>          | - Checker running constrain.                                                                                                                             |
| To analyze and fix checker error (HLDRC)         | - HLDRC User's Guide.<br>- Gate net-list.          | - Make document to explain HLDRC error                                                                                                                                              | <ul><li>HLDRC contrains explantation<br/>(document).</li><li>HLDRC Error explantation (document).</li></ul>                                              |
| To analyze and fix checker error (DFTcheck)      | - DFT User's Guide.<br>- Gate net-list.            | - Make document to explain DFT error and DFT constrain                                                                                                                              | <ul><li>DFTCheck constrain explanation<br/>(document).</li><li>DFTCheck Error explanation (document).</li></ul>                                          |
| To analyze and fix checker error (STAcheck)      | - STAcheck design rule.<br>- Gate netlist          | - Make document to explain STA error and STA constrain                                                                                                                              | <ul><li>STAcheck constrain explanation<br/>(document).</li><li>STAcheck Error explanation (document).</li></ul>                                          |
| To create SDC<br>(synopsys design<br>constraint) | - Sample individual constraint                     | <ul> <li>Read module's Hardware manual</li> <li>Learn how to make SDC file</li> <li>Debug on STA environment</li> <li>Confirm with mentor</li> </ul>                                | SDC file                                                                                                                                                 |
| To analyze timing report and optimize timing     | - Timing report<br>- Module STA constrain.         | · · · · · · · · · · · · · · · · · · ·                                                                                                                                               | <ul><li>Timing ECO command</li><li>No timing violation</li></ul>                                                                                         |

| De                                           | ec 2017                           | > Jun 2018 > Dec 2018                                                                                                                                                            | 3 / Jun 2019                                                                                                    |              |
|----------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|
| Skill                                        | Input                             | Action                                                                                                                                                                           | Output                                                                                                          | Target Level |
| To synthesize and do formal verification.    | document.<br>- Module RTL/IO file | Read synthesis environment document, focus to synthesis constrain and option Investigate Formality document and do formality verification Confirm each error/warning with mentor | <ul> <li>Synthesis Constraint explanation document.</li> <li>Optimization guideline.</li> </ul>                 | 2            |
| To determine checker strategy                |                                   |                                                                                                                                                                                  |                                                                                                                 |              |
| To analyze and fix checker error (HLDRC)     | - Gate net-list.                  | Read HLDRC User's guide Q&A, confirm each analysis with IP designer Confirm each analysis with mentor                                                                            | <ul><li>- HLDRC contrains explantation (document).</li><li>- HLDRC Error explantation (document).</li></ul>     | 2            |
| To analyze and fix checker error (DFTcheck)  | - Gate net-list.                  | Read DFT User's guide Q&A, confirm each analysis with IP designer Confirm each analysis with mentor                                                                              | <ul><li>DFTCheck constrain explanation<br/>(document).</li><li>DFTCheck Error explanation (document).</li></ul> | 2            |
| To analyze and fix checker error (STAcheck)  | rule.                             | Read STACheck design rule Q&A, confirm each analysis with IP designer Confirm each analysis with mentor                                                                          | <ul><li>STAcheck constrain explanation (document).</li><li>STAcheck Error explanation (document).</li></ul>     | 2            |
| To create SDC (synopsys design constraint)   |                                   |                                                                                                                                                                                  |                                                                                                                 |              |
| To analyze timing report and optimize timing |                                   |                                                                                                                                                                                  |                                                                                                                 |              |



| Ded | c 2017 | Jun 2018 | Dec 2018 |          |
|-----|--------|----------|----------|----------|
|     | 1      | Λ .:     |          | <u> </u> |

| 7        | Skill                                             | Input                                                 | Action                                                                                                                                                                                                                 | Output                                                                                                      | Target Level |
|----------|---------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------|
| : LBSC/L | To synthesize and do formal verification.         | - Synthesis Env<br>document.<br>- Module RTL/IO file. | <ul> <li>Read synthesis environment document, focus to synthesis constrain and option</li> <li>Investigate Formality document and do formality verification</li> <li>Confirm each error/warning with mentor</li> </ul> | <ul> <li>Synthesis Constraint explanation document.</li> <li>Optimization guideline.</li> </ul>             | 2            |
| Module   | To determine checker<br>strategy                  |                                                       | <ul><li>Analyze project demand for checker item</li><li>Confirm each analysis with mentor</li></ul>                                                                                                                    | - Checker running constrain.                                                                                | 2            |
| •        | To analyze and fix<br>checker error<br>(HLDRC)    | - HLDRC User's Guide.<br>- Gate net-list.             | <ul> <li>Read HLDRC User's guide</li> <li>Q&amp;A, confirm each analysis with IP designer</li> <li>Confirm each analysis with mentor</li> </ul>                                                                        | <ul><li>- HLDRC contrains explantation (document).</li><li>- HLDRC Error explantation (document).</li></ul> | 2            |
|          |                                                   |                                                       |                                                                                                                                                                                                                        |                                                                                                             | 2            |
|          | To analyze and fix<br>checker error<br>(STAcheck) | - STAcheck design<br>rule.<br>- Gate netlist          | <ul> <li>Read STACheck design rule</li> <li>Q&amp;A, confirm each analysis with IP designer</li> <li>Confirm each analysis with mentor</li> </ul>                                                                      | - STAcheck constrain explanation (document) STAcheck Error explanation (document).                          | 2            |
|          | (synopsys design<br>constraint)                   | - SDC document                                        | <ul> <li>Read module's Hardware manual</li> <li>Learn how to make SDC file</li> <li>Debug on STA environment</li> <li>Confirm with mentor about constraint</li> </ul>                                                  | SDC file                                                                                                    | 2            |
|          | To analyze timing report and optimize timing      | - Timing report<br>- Module STA<br>constrain.         | <ul> <li>Check timing report and analyze each violation point</li> <li>Solving solution with mentor</li> </ul>                                                                                                         | <ul><li>- Timing ECO command</li><li>- No timing violation</li></ul>                                        | 2            |



| Dec 2017 | > Jun 2018 Dec 2018 | 3 Jun 2019 |
|----------|---------------------|------------|
| 1        | A . C               | O 1. 1     |

| ב      | Skill                                             | Input                               | Action                                                                                                                                                                         | Output                                                                                                                                                       | Target Level |
|--------|---------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
|        | To synthesize and do formal verification.         | document.<br>- Module RTL/IO file   | constrain and option - Investigate Formality document and do formality verification                                                                                            | <ul> <li>Synthesis Constraint explanation document.</li> <li>Optimization guideline.</li> <li>Gate net-list met project demand<br/>(timing, area)</li> </ul> | 3            |
| Module | To determine checker strategy                     | - Project demand for - checker item | <ul> <li>Analyze project demand for checker item</li> <li>Create checker running constrain</li> <li>Give feedback to checker leader about checker running constrain</li> </ul> | - Checker running constrain.                                                                                                                                 | 2            |
|        |                                                   |                                     |                                                                                                                                                                                |                                                                                                                                                              | 2            |
|        | To analyze and fix<br>checker error<br>(DFTcheck) |                                     |                                                                                                                                                                                |                                                                                                                                                              | 2            |
|        | To analyze and fix<br>checker error<br>(STAcheck) |                                     |                                                                                                                                                                                |                                                                                                                                                              | 2            |
|        | To create SDC<br>(synopsys design<br>constraint)  |                                     |                                                                                                                                                                                |                                                                                                                                                              | 2            |
|        | To analyze timing report and optimize timing      |                                     |                                                                                                                                                                                |                                                                                                                                                              |              |



### Dec 2018

### Jun 2019

| 2       | Skill                                             | Input                                                     | Action                                                                                                                                                                                                                                 | Output                                                                                                          | Target Level |
|---------|---------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|
| LBSC/L  |                                                   | - Synthesis Env<br>document.<br>- Module RTL/IO file<br>- | Read synthesis environment document, focus to synthesis constrain and option Investigate Formality document and do formality verification Run synthesis and analyze log file and check result. Optimize net-list to solve timing error |                                                                                                                 | 3            |
| Module: | To determine checker strategy                     | - Project demand for -<br>checker item<br>-               | Analyze project demand for checker item Create checker running constrain Give feedback to checker leader about checker running constrain                                                                                               | - Checker running constrain.                                                                                    | 2            |
|         | To analyze and fix checker error (HLDRC)          | - Gate net-list                                           | Read HLDRC User's guide Q&A, confirm each analysis with IP designer Make document to explain HLDRC error Sefl-investigate and give solution for each error/warning                                                                     | <ul> <li>HLDRC contrains explantation (document).</li> <li>HLDRC Error explantation (document).</li> </ul>      | 3            |
|         | To analyze and fix checker error (DFTcheck)       | - Gate net-list.                                          | Read DFT User's guide Q&A, confirm each analysis with IP designer Make document to explain DFT error and DFT constrain Sefl-investigate and give solution for each error/warning                                                       | <ul><li>DFTCheck constrain explanation<br/>(document).</li><li>DFTCheck Error explanation (document).</li></ul> | 3            |
|         | To analyze and fix<br>checker error<br>(STAcheck) |                                                           | Read STACheck design rule Q&A, confirm each analysis with IP designer Make document to explain STA error and STA constrain Sefl-investigate and give solution for each error/warning                                                   | <ul> <li>STAcheck constrain explanation (document).</li> <li>STAcheck Error explanation (document).</li> </ul>  | 3            |
|         | To create SDC<br>(synopsys design<br>constraint)  |                                                           | Read module's Hardware manual Learn how to make SDC file Debug on STA environment Confirm with mentor about constraint                                                                                                                 | SDC file                                                                                                        | 2            |
|         | To analyze timing report and optimize timing      | - Module STA constrain                                    | Check timing report and analyze each violation point Make Timing ECO to solve timing violation Sefl-investigate and give solution for any violation                                                                                    | <ul><li>- Timing ECO command</li><li>- No timing violation</li></ul>                                            | 3            |



# PLAN TO ACHIEVE Functional design

Module: LBSC/LPD

| Skill                                                     | Input                                                                                                                           | Action                                                                                                                                                                                                         | Output                                                                                                                                       |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| To create functional/logic specifications for chip design | - Module hardware manual                                                                                                        | <ul> <li>Analyze design requirement and module hardware manual</li> <li>Make the schematic to explain the connection between in-charged module and other modules</li> </ul>                                    | - Connection schematic between module with others in whole chip                                                                              |
| To create module design specifications                    | <ul><li>Required specification</li><li>Module hardware manual</li><li>Reference output from project</li><li>Guideline</li></ul> | <ul> <li>Analyze module design requirement, module hardware manual</li> <li>Make design specification</li> <li>Confirm with mentor</li> </ul>                                                                  | <ul><li>Design specification</li><li>Interface specification</li></ul>                                                                       |
| To create LSI functional description at behavior level    | - Design document<br>- Original IO<br>- Module hardware manual                                                                  | <ul> <li>Investigate module hardware manual and design document.</li> <li>Change module IO file.</li> </ul>                                                                                                    | <ul><li>- Modified IO</li><li>- Behavior description</li></ul>                                                                               |
| To create RTL description                                 | <ul><li>Modification specification</li><li>Legacy design (RTL)</li></ul>                                                        | <ul><li>Make RTL description</li><li>Code review and design review with mentor</li></ul>                                                                                                                       | - Modified RTL without errors                                                                                                                |
| To analyze and fix RTL checker (Spyglass)                 | <ul><li>- Modified RTL file</li><li>- Spyglass document</li><li>- Spyglass environment</li></ul>                                | <ul> <li>Run spyglass.</li> <li>Check spyglass log file and analysis each warning/error</li> <li>Fix warning/error and run spyglass again to confirm</li> <li>Check the result</li> </ul>                      | <ul><li>Spyglass log file</li><li>Spyglass Error explanation<br/>(document)</li><li>Final RTL</li></ul>                                      |
| To create top level netlist                               | - Modified RTL/IO<br>- Synthesis env.                                                                                           | <ul> <li>Analyze synthesis environment and make document to explain about synthesis constrain.</li> <li>Run synthesis.</li> <li>Analyze synthesis result, solve timing violation and checker error.</li> </ul> | <ul><li>Synthesis constrain explanation.</li><li>Chip top netlist.</li><li>Checker error explanation &amp; confirmation (document)</li></ul> |
| To create timing budget                                   | <ul> <li>Original IO file</li> <li>IO timing budget constrain of project.</li> </ul>                                            | <ul> <li>Analyze original IO file and timing constrain of project.</li> <li>Modified timing budget of module IO file.</li> </ul>                                                                               | - New IO timing budget for module                                                                                                            |



| Dec 2017 Jun 2018 > Dec 2018 > Jun 201 |
|----------------------------------------|
|----------------------------------------|

| כ         | Skill                                                     | Input                                                                                                                                | Action                                                                                                                                                                                                         | Output                                                                                                                                       | Target Level |
|-----------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| DOC/LI    | To create functional/logic specifications for chip design | <ul> <li>Module design requirement</li> <li>Module hardware manual</li> </ul>                                                        | <ul> <li>Analyze design requirement and module hardware manual</li> <li>Make the schematic to explain the connection between incharged module and other modules</li> <li>Confirm result with mentor</li> </ul> | - Connection schematic between module with others in whole chip                                                                              | 1            |
| Module: L | To create module design specifications                    | <ul> <li>Required specification</li> <li>Module hardware manual</li> <li>Reference output from project</li> <li>Guideline</li> </ul> | <ul> <li>Analyze module design requirement, module hardware manual</li> <li>Make design specification</li> <li>Confirm with mentor</li> </ul>                                                                  | <ul> <li>Design specification</li> <li>Interface specification</li> </ul>                                                                    | 1            |
|           | To create LSI functional description at behavior level    | <ul><li>Design document</li><li>Original IO</li><li>Module hardware manual</li></ul>                                                 | <ul> <li>Investigate module hardware manual and design document.</li> <li>Change module IO file.</li> </ul>                                                                                                    | <ul><li>- Modified IO</li><li>- Behavior description</li></ul>                                                                               | 1            |
|           | To create RTL description                                 | <ul><li>Modification specification</li><li>Legacy design (RTL)</li></ul>                                                             | <ul><li>Make RTL description</li><li>Code review and design review with mentor</li></ul>                                                                                                                       | - Modified RTL without errors                                                                                                                | 1            |
|           | To analyze and fix RTL checker<br>(Spyglass)              | <ul><li>- Modified RTL file</li><li>- Spyglass document</li><li>- Spyglass environment</li></ul>                                     | <ul> <li>Run spyglass.</li> <li>Check spyglass log file and analysis each warning/error</li> <li>Fix warning/error and run spyglass again to confirm</li> <li>Check the result</li> </ul>                      | <ul><li>Spyglass log file</li><li>Spyglass Error explanation<br/>(document)</li><li>Final RTL</li></ul>                                      | 1            |
|           | To create top level netlist                               | - Modified RTL/IO<br>- Synthesis env.                                                                                                | <ul> <li>Analyze synthesis environment and make document to explain about synthesis constrain.</li> <li>Run synthesis.</li> <li>Analyze synthesis result, solve timing violation and checker error.</li> </ul> | <ul><li>Synthesis constrain explanation.</li><li>Chip top netlist.</li><li>Checker error explanation &amp; confirmation (document)</li></ul> | 1            |
| _         | To create timing budget                                   | <ul> <li>Original IO file</li> <li>IO timing budget constrain of project.</li> </ul>                                                 | <ul> <li>Analyze original IO file and timing constrain of project.</li> <li>Modified timing budget of module IO file.</li> </ul>                                                                               | - New IO timing budget for module                                                                                                            | 1            |



| Skill                                                     | Input                                                                                            | Action                                                                                                                                                                                                                                            | Output                                                                                                                                           | Target Level |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| To create functional/logic specifications for chip design |                                                                                                  |                                                                                                                                                                                                                                                   |                                                                                                                                                  |              |
| To create module design specifications                    |                                                                                                  |                                                                                                                                                                                                                                                   |                                                                                                                                                  |              |
| To create LSI functional description at behavior level    |                                                                                                  |                                                                                                                                                                                                                                                   |                                                                                                                                                  | 1            |
| To create RTL description                                 | <ul><li>Modification specification</li><li>Legacy design (RTL)</li></ul>                         | <ul><li>- Make RTL description</li><li>- Code review and design review with mentor</li></ul>                                                                                                                                                      | - Modified RTL without errors                                                                                                                    | 2            |
| To analyze and fix RTL checker (Spyglass)                 | <ul><li>- Modified RTL file</li><li>- Spyglass document</li><li>- Spyglass environment</li></ul> | <ul> <li>Run spyglass.</li> <li>Check spyglass log file and analysis each warning/error</li> <li>Fix warning/error and run spyglass again to confirm</li> <li>Check the result and confirm with mentor</li> </ul>                                 | <ul><li>Spyglass log file</li><li>Spyglass Error explanation<br/>(document)</li><li>Final RTL</li></ul>                                          | 2            |
| To create top level netlist                               | - Modified RTL/IO<br>- Synthesis env.                                                            | <ul> <li>Analyze synthesis environment and make document to explain about synthesis constrain.</li> <li>Run synthesis.</li> <li>Analyze synthesis result, solve timing violation and checker error</li> <li>Confirm result with mentor</li> </ul> | <ul> <li>Synthesis constrain explanation.</li> <li>Chip top netlist.</li> <li>Checker error explanation &amp; confirmation (document)</li> </ul> | 2            |
| To create timing budget                                   |                                                                                                  |                                                                                                                                                                                                                                                   |                                                                                                                                                  | 1            |



| 7         | Skill                                                     | Input                                                             | Action                                                                                                                                                              | Output                                                                                                                                                    | Target Level |
|-----------|-----------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| こうつに      | To create functional/logic specifications for chip design |                                                                   |                                                                                                                                                                     |                                                                                                                                                           |              |
| MODALE: L | To create module design specifications                    |                                                                   |                                                                                                                                                                     |                                                                                                                                                           |              |
|           | To create LSI functional description at behavior level    |                                                                   |                                                                                                                                                                     |                                                                                                                                                           | 1            |
|           |                                                           |                                                                   |                                                                                                                                                                     |                                                                                                                                                           |              |
|           |                                                           |                                                                   |                                                                                                                                                                     |                                                                                                                                                           |              |
|           | To create top level netlist                               | - Modified RTL/IO<br>- Synthesis env.                             |                                                                                                                                                                     | <ul> <li>Synthesis constrain</li> <li>explanation.</li> <li>Chip top netlist.</li> <li>Checker error explanation &amp; confirmation (document)</li> </ul> | 2            |
|           |                                                           | - Original IO file<br>- IO timing budget constrain of<br>project. | <ul> <li>Analyze original IO file and timing constrain of project.</li> <li>Modified timing budget of module IO file.</li> <li>Review result with mentor</li> </ul> | - New IO timing budget for module                                                                                                                         | 2            |



| Skill                                                     | Input                                                                                                                           | Action                                                                                                                                                                                                         |                                                                        | Target Level |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------|
| To create functional/logic specifications for chip design | <ul><li>Module design requirement</li><li>Module hardware manual</li></ul>                                                      | <ul> <li>Analyze design requirement and module hardware manual</li> <li>Make the schematic to explain the connection between incharged module and other modules</li> <li>Confirm result with mentor</li> </ul> | - Connection schematic between module with others in whole chip        | 2            |
| To create module design specifications                    | <ul><li>Required specification</li><li>Module hardware manual</li><li>Reference output from project</li><li>Guideline</li></ul> | <ul> <li>Analyze module design requirement, module hardware manual</li> <li>Make design specification</li> <li>Confirm with mentor</li> </ul>                                                                  | <ul><li>Design specification</li><li>Interface specification</li></ul> | 2            |
| To create LSI functional description at behavior level    | <ul><li>Design document</li><li>Original IO</li><li>Module hardware manual</li></ul>                                            | <ul> <li>Investigate module hardware manual and design document.</li> <li>Change module IO file.</li> </ul>                                                                                                    | - Modified IO<br>- Behavior description                                | 2            |
| To create RTL description                                 | - Modification specification<br>- Legacy design (RTL)                                                                           | Make RTL description     Code review and design review with mentor                                                                                                                                             | - Modified RTL without errors                                          | 2            |
| To analyze and fix RTL checker (Spyglass)                 |                                                                                                                                 |                                                                                                                                                                                                                |                                                                        |              |
| To create top level netlist                               |                                                                                                                                 |                                                                                                                                                                                                                |                                                                        |              |
| To create timing budget                                   |                                                                                                                                 |                                                                                                                                                                                                                |                                                                        |              |



## **MENTOR – MENTEE INTERACTION**



| Convention |                            |                                                                                                                                                      |  |
|------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Discussion | Email (Q&A, Weekly report) |                                                                                                                                                      |  |
| channel    | Direct contact at desk     |                                                                                                                                                      |  |
|            | Meeting                    |                                                                                                                                                      |  |
| Review     | 6-month<br>review          | <ul> <li>Evaluate the result, compare with training plan target</li> <li>Propose the next activities for the next 6-month</li> </ul>                 |  |
|            | 3-month review             | - Check the progress of training - Check whether the results are mapped with training plan - Propose the next activities to reach the 6-month target |  |
|            | Monthly                    | - Summarize the results of tasks                                                                                                                     |  |
|            | Weekly                     | - Review the task process                                                                                                                            |  |



