# **Firmware Freedom**

# coreboot for RISC-V

Xiang Wang & Shawn Chang

- Xiang Wang
- Day job at TYA infotech
- Member of HardenedLinux



### **Self intro**

- Shawn C[a.k.a "citypw"]
- Day job at TYA infotech
  - Open source security consulting
- GNU/Linux security engineer
- Free/libre SW/FW/HW enthusaists
- Member of EFF/FSF/FSFE/RISC-V
- Patient Zer0 at HardenedLinux community(https://hardenedlinux.gith ub.io/)



- What's wrong with x86 firmware
- Intro to RISC-V & coreboot
- Porting story
- Conclusion



# Wait, which CORE exactly?

### RING 0 is **not** the CORE anymore





### From a libre FW's perspective



- >[Hardening the COREs] solution has its limits in x86
- Too many things can not be audited

- > Pronounced "risk-five".
- Design by University of California, Berkeley.
- > Open ISA under BSD license.
- RISC architecture
- load-store type
- conditional jump without status register
- Variable length of instruction encoding
- Instruction set modular



### register

| XLEN-1 |           | 0 |
|--------|-----------|---|
|        | x0 / zero |   |
|        | x1        |   |
|        | x2        |   |
|        | x3        |   |
|        | x4        |   |
|        | х5        |   |
|        | х6        |   |
|        | x7        |   |
|        | x8        |   |
|        | x9        |   |
|        | x10       |   |
|        | x11       |   |
|        | x12       |   |
|        | x13       |   |
|        | x14       |   |
|        | x15       |   |
|        | x16       |   |
|        | x17       |   |
|        | x18       |   |
|        | x19       |   |
|        | x20       |   |
|        | x21       |   |
|        | x22       |   |
|        | x23       |   |
|        | x24       |   |
|        | x25       |   |
|        | x26       |   |
|        | x27       |   |
|        | x28       |   |
|        | x29       |   |
|        | x30       |   |
|        | x31       |   |
| 1      | XLEN      |   |
| XLEN-1 |           | 0 |
|        | pc        |   |
|        | XLEN      |   |

| FLEN-1 | 0 |
|--------|---|
| f0     |   |
| f1     |   |
| f2     |   |
| f3     |   |
| f4     |   |
| f5     |   |
| f6     |   |
| f7     |   |
| f8     |   |
| f9     |   |
| f10    |   |
| f11    |   |
| f12    |   |
| f13    |   |
| f14    |   |
| f15    |   |
| f16    |   |
| f17    |   |
| f18    |   |
| f19    |   |
| f20    |   |
| f21    |   |
| f22    |   |
| f23    |   |
| f24    |   |
| f25    |   |
| f26    |   |
| f27    |   |
| f28    |   |
| f29    |   |
| f30    |   |
| f31    |   |
| FLEN   |   |
| 31     | 0 |
| fcsr   |   |
| 32     |   |

| 31 |          | 8 7              | 5    | 4    | 3     | 2       | 1      | 0     |
|----|----------|------------------|------|------|-------|---------|--------|-------|
|    | Reserved | Rounding Mode (: | frm) | Accr | ued E | ception | ns (ff | lags) |
|    |          | ·                |      | NV   | DZ    | OF      | UF     | NX    |
|    | 24       | 3                |      | 1    | 1     | 1       | 1      | 1     |

| Rounding Mode | Mnemonic | Meaning                                                     |
|---------------|----------|-------------------------------------------------------------|
| 000           | RNE      | Round to Nearest, ties to Even                              |
| 001           | RTZ      | Round towards Zero                                          |
| 010           | RDN      | Round Down (towards $-\infty$ )                             |
| 011           | RUP      | Round Up (towards $+\infty$ )                               |
| 100           | RMM      | Round to Nearest, ties to Max Magnitude                     |
| 101           |          | Invalid. Reserved for future use.                           |
| 110           |          | Invalid. Reserved for future use.                           |
| 111           |          | In instruction's $rm$ field, selects dynamic rounding mode; |
|               |          | In Rounding Mode register, <i>Invalid</i> .                 |

| Flag Mnemonic | Flag Meaning      |
|---------------|-------------------|
| NV            | Invalid Operation |
| DZ            | Divide by Zero    |
| OF            | Overflow          |
| UF            | Underflow         |
| NX            | Inexact           |



### Variable length of instruction encoding

|               |               | xxxxxxxxxxxxaa   | 16-bit (aa $\neq$ 11)              |
|---------------|---------------|------------------|------------------------------------|
|               | xxxxxxxxxxxx  | xxxxxxxxxxbbb11  | $32	ext{-bit} (bbb  eq 111)$       |
| · · · · xxxx  | xxxxxxxxxxxxx | xxxxxxxxxx011111 | 48-bit                             |
|               |               |                  |                                    |
| · · · · xxxx  | xxxxxxxxxxxx  | xxxxxxxxx0111111 | 64-bit                             |
| $\cdots$ xxxx | xxxxxxxxxxxx  | xnnnxxxxx1111111 | $(80+16*nnn)$ -bit, $nnn \neq 111$ |
|               |               |                  |                                    |
| $\cdots$ xxxx | xxxxxxxxxxxx  | x111xxxxx1111111 | Reserved for $\geq 192$ -bits      |
|               |               |                  |                                    |

Byte Address:

base+4

base+2

base



### Base Instruct Formats

| 31      | 30 25     | 24 21  | . 20  | 1  | 19  | $15 \ 14$ | 4 12   | 2 11     | 8                   | 7     | 6    | 0  |        |
|---------|-----------|--------|-------|----|-----|-----------|--------|----------|---------------------|-------|------|----|--------|
| fur     | nct7      | r      | s2    |    | rs1 | 1         | funct3 |          | $^{\mathrm{rd}}$    |       | opco | de | R-type |
|         |           |        |       |    |     |           |        |          |                     |       |      |    |        |
|         | imm[1]    | 1:0]   |       |    | rs1 | 1         | funct3 |          | $^{\mathrm{rd}}$    |       | opco | de | I-type |
|         |           |        |       |    |     |           |        |          |                     |       |      |    |        |
| imm     | n[11:5]   | r      | s2    |    | rs1 | 1         | funct3 | imr      | n[4:0]              |       | opco | de | S-type |
|         |           |        |       |    |     |           |        |          |                     |       | •    |    |        |
| imm[12] | imm[10:5] | r      | s2    |    | rs1 | 1         | funct3 | imm[4:1] | imn                 | n[11] | opco | de | B-type |
|         |           |        |       |    |     | ·         |        |          | •                   |       |      |    |        |
|         |           | imm[3] | 1:12] |    |     |           |        |          | $\operatorname{rd}$ |       | opco | de | U-type |
|         |           |        |       |    |     |           |        |          |                     |       |      |    |        |
| imm[20] | imm[1]    | 0:1]   | imm[1 | 1] | imn | n[19:     | 12]    |          | rd                  |       | opco | de | J-type |



### Privilege levels & Privileged Software Stack

|   | Level | Encoding | Name             | Abbreviation |
|---|-------|----------|------------------|--------------|
| Ī | 0     | 00       | User/Application | U            |
|   | 1     | 01       | Supervisor       | S            |
|   | 2     | 10       | Reserved         |              |
|   | 3     | 11       | Machine          | M            |

| Number of levels | Supported Modes | Intended Usage                              |
|------------------|-----------------|---------------------------------------------|
| 1                | M               | Simple embedded systems                     |
| 2                | M, U            | Secure embedded systems                     |
| 3                | M, S, U         | Systems running Unix-like operating systems |

| Application |
|-------------|
| ABI         |
| AEE         |







### Instruction set modular

XLEN-1 XLEN-2 XLEN-3 26 25 0

| MXL[1:0] (WARL) | WIRI    | Extensions[25:0] (WARL) |
|-----------------|---------|-------------------------|
| 2               | XLEN-28 | 26                      |

| MXL | XLEN |
|-----|------|
| 1   | 32   |
| 2   | 64   |
| 3   | 128  |

- RISC-V can be implemented as 32/64/128-bit architecture.
- > Only Interger instruction set must be implemented.
- Instruction info can be read from misa CSR.

| Bit | Character | Description                                                         |  |  |
|-----|-----------|---------------------------------------------------------------------|--|--|
| 0   | A         | Atomic extension                                                    |  |  |
| 1   | В         | Tentatively reserved for Bit operations extension                   |  |  |
| 2   | C         | Compressed extension                                                |  |  |
| 3   | D         | Double-precision floating-point extension                           |  |  |
| 4   | E         | RV32E base ISA                                                      |  |  |
| 5   | F         | Single-precision floating-point extension                           |  |  |
| 6   | G         | Additional standard extensions present                              |  |  |
| 7   | Н         | Reserved                                                            |  |  |
| 8   | I         | RV32I/64I/128I base ISA                                             |  |  |
| 9   | J         | Tentatively reserved for Dynamically Translated Languages extension |  |  |
| 10  | K         | Reserved                                                            |  |  |
| 11  | L         | Tentatively reserved for Decimal Floating-Point extension           |  |  |
| 12  | M         | Integer Multiply/Divide extension                                   |  |  |
| 13  | N         | User-level interrupts supported                                     |  |  |
| 14  | О         | Reserved                                                            |  |  |
| 15  | P         | Tentatively reserved for Packed-SIMD extension                      |  |  |
| 16  | Q         | Quad-precision floating-point extension                             |  |  |
| 17  | R         | Reserved                                                            |  |  |
| 18  | S         | Supervisor mode implemented                                         |  |  |
| 19  | T         | Tentatively reserved for Transactional Memory extension             |  |  |
| 20  | U         | User mode implemented                                               |  |  |
| 21  | V         | Tentatively reserved for Vector extension                           |  |  |
| 22  | W         | Reserved                                                            |  |  |
| 23  | X         | Non-standard extensions present                                     |  |  |
| 24  | Y         | Reserved                                                            |  |  |
| 25  | Z         | Reserved                                                            |  |  |
|     |           |                                                                     |  |  |



### Intro to coreboot

- Began in winter of 1999 in LANL( Los Alamos National Laboratory)
- formerly known as LinuxBIOS
- Armed at replacing proprietary firmware
- > Open source under GPLv2
- Platform support: x86,ARM,MIPS,RISC-V and so on
- Written in mostly C, and about 1% in assembly.



- > The start up divided into multiple stage.
  - Bootblock stage : initialize flash memory
  - Rom stage : initialize memory and chipset
  - Ram stage : set environment for payload
  - Payload: It can be Linux kernel image (including Heads) or stand-alone EFI executable, such as iPXE, gPXE, GRUB, SeaBIOS, TianoCore an so on.
- Each stage is separate program
- bootblock is located at the reset entry of SoC.
- Other stage loaded by previous stage (which could be utilized by HardenedBoot).



bootblock stage

- First, there are a little assembly code to initialize stack point, exception and interrupt.
- Then jmp to frame code(src/lib/bootblock.c), the code export four interface.
  - void bootblock soc early init(void);
  - > void bootblock\_mainboard\_early\_init(void);
  - > void bootblock soc init(void);
  - void bootblock mainboard init(void);



# Design of coreboot for RISC-V rom stage

Do noting but to load and boot next stage.



ram stage

- Pam stage have a frame code(src/lib/hardwaremain.c).
- Ram stage divided into 12 steps, which is defined by boot state t.

```
tpedef enum {
    BS_PRE_DEVICE, BS_DEV_INIT_CHIPS, BS_DEV_ENUMERATE,
    BS_DEV_RESOURCES, BS_DEV_ENABLE, BS_DEV_INIT,
    BS_POST_DEVICE, BS_OS_RESUME_CHECK, BS_OS_RESUME,
    BS_WRITE_TABLES, BS_PAYLOAD_LOAD, BS_PAYLOAD_BOOT,
} boot_state_t;
```

- Each step is describe by boot\_state.
- There are three sets of callback functions in boot\_state, through which each step is divided into three phases.

```
Entry callbacks
State Actions
Exit callbacks
```

State Actions defined by system, which mainly used to process device tree.



ram stage

- Callbacks can be describe by boot\_state\_init\_entry. So we can insert the desired operation in a specific location.
- boot\_state\_schedule\_static\_entries function used to associate boot\_state and callbacks.
- bs\_walk\_state\_machine function used to iterate boot\_state array and perform callbacks step by step.



struct of firmware file

- Top layout of firmware file is some continuous blocks.
- One of blocks records the layout of blocks.
- This block holds two structures that describe layout information

```
struct fmap {
/* "__FMAP__" (0x5F5F464D41505F5F) */
    uint8_t signature[8];
    uint8_t ver_major;
    uint8_t ver_minor;
/* address of the firmware binary */
    uint64_t base;
/* size of firmware binary in bytes */
    uint32_t size;
/* name of this firmware binary */
    uint8_t name[FMAP_STRLEN];
    uint16_t nareas;
    struct fmap_area areas[];
} __attribute__((packed));
```

```
struct fmap_area {
/* offset relative to base */
    uint32_t offset;
/* size in bytes */
    uint32_t size;
/* descriptive name */
    uint8_t name[FMAP_STRLEN];
/* flags for this area */
    uint16_t flags;
} __attribute__((packed));
```



struct of firmware file

- > A block named **COREBOOT** used to store cbfs.
- cbfs consists of components.





struct of firmware file

Component structure as shown.



### board info

Board: HiFive1

SoC: SiFive Freedom E310 (FE310)

Architecture: RV32IMAC

Speed: 320MHz

Memory: 16KB instruction cache, 16KB data scratchpad

Flash Memory: 16Mbit SPI Flash

Host Interface(microUSB FTD2232HL): Program, Debug

and Serial Communication

SPI controller

External Interrupt pin: 19

External Wakeup pin: 1

Dimensions: 68 mm x 51 mm

Weight: 22g





# Porting story Problem & Scheme

- > Problem
  - Source of coreboot base on RV64
  - Ram is to little, can't load firmware to memory
- Solution
  - Modify build option to support RV32.
  - Delete firmware file structure. Layout program directly in flash.



### build option

- Create directory :
  - > src/soc/sifive
  - » src/mainboard/sifive
- Create Kconfig in soc directory, add build option in it.
- Modify src/arch/riscv/Makefile.inc pass macro to toolchain.

```
config SOC_SIFIVE_E300
.....
bool
default n
if SOC_SIFIVE_E300
config RISCV_ARCH
string
default "rv32imac"
config RISCV_ABI
string
default "ilp32"
endif
```

```
riscv_flags = ... -march=$(CONFIG_RISCV_ARCH) -mabi=$(CONFIG_RISCV_ABI)
riscv_asm_flags = -march=$(CONFIG_RISCV_ARCH) -mabi=$(CONFIG_RISCV_ABI)
```



### memory layout

- Linker script (src/lib/program.ld) and memory layout (src/include/memlayout.h) limit code and data segments must be adjacent.
- > FE310 program run in flash memory, not closely data segments.

```
#define RAM START
                    0x80000000
#define FLASH START 0x20400000
SECTIONS
    BOOTBLOCK (
                     FLASH START, 64K)
    ROMSTAGE (FLASH START + 64K, 64K)
    RAMSTAGE (FLASH START + 128K, 64K)
    SRAM START
                        (RAM START)
                        (RAM START + 4K, 4K)
    STACK
    PAGETABLES
                        (RAM START + 8K, 4K)
    PRERAM CBMEM CONSOLE(RAM START + 12K, 4K)
    SRAM END
                         (RAM START + 16k)
```



### console support

- Reference BSP code and src/console/console.c
- Define macro HAVE\_UART\_SPECIAL
- Then implement five functions

```
void uart_init(int idx);
uint8_t uart_rx_byte(int idx);
void uart_tx_byte(int idx,unsigned char data);
void uart_tx_flush(int idx);
void uart_fill_lb(void *data);
```



# Porting story jump to next stage

- Because know where each stage is in memory, so can use jump instructions to jump directly to the next stage.
- Can use function pointer to do this in C language.
- > Ex: ((void (\*)(void))0x20410000)();



> link

### **Porting story**

### link

- Convert each stage to binary by objcopy.
- Pack binary to ELF

```
.global start
    .section .text
start:
    .incbin "bootblock.bin"
ENTRY( start)
SECTIONS
        .text 0x20400000 : {
                = 0x00000;
                bootblock-raw.o(.text)
                . = 0x10000;
                romstage-raw.o(.text)
                . = 0x20000;
                ramstage-raw.o(.text)
                . = 0x30000;
                hello-raw.o(.text)
}
```



### **Download**

Start openocd

```
openocd -f openocd.cfg >/dev/null 2>&1 &
```

Download to board by gdb

```
riscv64-unknown-elf-gdb coreboot-raw.elf \
    --batch \
    -ex "set remotetimeout 500" \
    -ex "target extended-remote localhost:3333" \
    -ex "monitor reset halt" \
    -ex "monitor flash protect 0 64 last off" \
    -ex "load" \
    -ex "monitor resume" \
    -ex "monitor shutdown" \
    -ex "quit" && echo Successfully uploaded coreboot-raw.elf
```



### running screenshorts





### board info

- Board: HiFive-Unleadshed
- SoC: SiFive Freedom U540 (FU540)
  - World's fastest RISC-V Processor
  - World's only GNU/Linux-capable RISC-V SoC
  - Architecture: 4xRV64GC + 1xRV64IMAC
  - Speed: 1.5GHz
  - Cache: Coherent 2M L2 Cache
- Memory: 8G DDR4 with ECC
- Flash: 32MB Quad SPI flash
- MicroSD Card
- Gigabit Ethernet Port





# Porting story original boot procrss

- SoC has 4 pins called MSEL to choose where boot loader is.
- ZSBL(Zeroth Stage Boot Loader) is stored in the mask ROM of SoC. Download FSBL from a partition with GUID type 5B193300-FC78-40CD-8002-E86C45580B47.
- FSBL download BBL from a partition with GUID type 2E54B353-1271-4842-806F-E436D6AF69851.

| MSEL | Reset address | Purpose                            |
|------|---------------|------------------------------------|
| 0000 | 0x0000_1004   | loops forever waiting for debugger |
| 0001 | 0x2000_0000   | memory-mapped QSPI0                |
| 0010 | 0x3000_0000   | memory-mapped QSPI1                |
| 0011 | 0x4000_0000   | uncached ChipLink                  |
| 0100 | 0x6000_0000   | cached ChipLink                    |
| 0101 | 0x0001_0000   | ZSBL                               |
| 0110 | 0x0001_0000   | ZSBL                               |
| 0111 | 0x0001_0000   | ZSBL                               |
| 1000 | 0x0001_0000   | ZSBL                               |
| 1001 | 0x0001_0000   | ZSBL                               |
| 1010 | 0x0001_0000   | ZSBL                               |
| 1011 | 0x0001_0000   | ZSBL                               |
| 1100 | 0x0001_0000   | ZSBL                               |
| 1101 | 0x0001_0000   | ZSBL                               |
| 1110 | 0x0001_0000   | ZSBL                               |
| 1111 | 0x0001_0000   | ZSBL                               |

| MSEL | FSBL    | BBL     | Purpose                                           |
|------|---------|---------|---------------------------------------------------|
| 0000 | -       | -       | loops forever waiting for debugger                |
| 0001 | -       | -       | jump directly to 0x2000_0000 (memory-mapped SPI0) |
| 0010 | -       | -       | jump directly to 0x3000_0000 (memory-mapped SPI1) |
| 0011 | -       | -       | jump directly to 0x4000_0000 (uncached ChipLink)  |
| 0100 | -       | -       | jump directly to 0x6000_0000 (cached ChipLink)    |
| 0101 | SPI0 x1 | SPI0 x1 | -                                                 |
| 0110 | SPI0 x4 | SPI0 x4 | Rescue image from flash (preprogrammed)           |
| 0111 | SPI1 x4 | SPI1 x4 | -                                                 |
| 1000 | SPI1 SD | SPI1 SD | -                                                 |
| 1001 | SPI2 x1 | SPI2 x1 | -                                                 |
| 1010 | SPI0 x4 | SPI1 SD | -                                                 |
| 1011 | SPI2 SD | SPI2 SD | Rescue image from SD card                         |
| 1100 | SPI1 x1 | SPI2 SD | -                                                 |
| 1101 | SPI1 x4 | SPI2 SD | -                                                 |
| 1110 | SPI0 x1 | SPI2 SD | -                                                 |
| 1111 | SPI0 x4 | SPI2 SD | Default boot mode                                 |



### our target

The original boot process:

```
+----+ +----+ +----+ +----+
| MSEL |--->| ZSBL |--->| FSBL |--->| BBL |
+----+ +----+
```

Our target should looks like this:



# Porting story <u>Problem & S</u>cheme

#### Problem

- Different hart instruction set are different
- PPL, clock and DDR controler initialization code is not open source.
- Not support SMP

#### Solution

- Modify compiler options to support the smallest instruct set.
- Welcome to the party: Reverse-engineering the "evil" blob(FSBL).



### build option

- Management Core RV64IMAC
- → Application Cores RV64GC → RV64IMAFDC
- To support the smallest instruct set.

```
ifeq ($(CONFIG_SOC_SIFIVE_FU540),y)
    riscv_flags = -I$(src)/arch/riscv/ -mcmodel=medany -march=rv64imac -mabi=lp64
    riscv_asm_flags = -march=rv64imac -mabi=lp64
    COMPILER_RT_bootblock = $(top)/util/crossgcc/xgcc/lib/gcc/riscv64-elf/6.3.0/rv64imac/lp64/libgcc.a
    COMPILER_RT_romstage = $(top)/util/crossgcc/xgcc/lib/gcc/riscv64-elf/6.3.0/rv64imac/lp64/libgcc.a
    COMPILER_RT_ramstage = $(top)/util/crossgcc/xgcc/lib/gcc/riscv64-elf/6.3.0/rv64imac/lp64/libgcc.a
endif
```



# **Porting story**

# **SMP** support

Initialize stack point for each hart.

```
# initialize stack point for each hart
la t0, _stack
slli t1, a0, RISCV_PGSHIFT
add t0, t0, t1
li t1, 0xDEADBEEF
sd t1, 0(t0)
li t1, RISCV_PGSIZE - HLS_SIZE
add sp, t0, t1
```

- # OxDEADBEEF it used to check stack overflow.
- Stack is continuous page-aligned memory.
- Hart-local storage(HLS) is a block memory at top of stack.
- HLS can be access by follow code.

```
#define MACHINE_STACK_TOP() ({ \
    register uintptr_t sp asm ("sp"); \
    (void*)((sp + RISCV_PGSIZE) & -RISCV_PGSIZE); })
#define HLS() ((hls_t*)(MACHINE_STACK_TOP() - HLS_SIZE))
#define OTHER_HLS(id) ((hls_t*)((void*)HLS() + RISCV_PGSIZE * ((id) - HLS()->hart_id)))
```



## **Porting story**

# **SMP** support

Add a field to HLS used this memory to communicate between harts.

```
void wake other hart(void (*entry)(int,const void*)) {
void select bp(void) {
                                                                     for(int i = 0; i < 5; i++) {
     static int cnt;
     const void* entry;
                                                                          OTHER HLS(i)->entry = entry;
     int hartid = read csr(mhartid);
                                                                          mb();
     const void *fdt = (const void *)read csr(mscratch);
     HLS()->entry = NULL;
     if(atomic add(&cnt, 1) == 0)
           return;
     do {
           entry = HLS()->entry;
           mb();
     }while(!entry);
     printk(BIOS SPEW, "resume %d hart, fdt at %p, entry at %p\n",hartid,fdt,entry);
     HLS()->entry(hartid,fdt);
```



# **Porting story**

#### use coreboot instead of BBL

- Original code of coreboot adds FSBL GPT partition head for to bootblock. Remove this (src/soc/sifive/fu540/Makefile.inc).
- Partition SD card in advance. Retain partition for coreboot, which partition type must be 2E54B353-1271-4842-

```
806F-E436D6AF69851.
```

- > Then used **bbl** compiled by BSP as payload.
- Finally write coreboot.rom to BBL partition through dd.



# What need firmware to do

- Hardware-related initialization
- Initialize SBI(supervisor binary interface)



- Trigger SBI via ecall instruction
- > a0,a1 and a2 registers is used to parameter passing
- > a7 register is used to select function
- > a0 used to pass back the result

### **Functions of SBI**

#### SBI function used by current linux

```
#define SBI_SET_TIMER 0
#define SBI_CONSOLE_PUTCHAR 1
#define SBI_CONSOLE_GETCHAR 2
#define SBI_CLEAR_IPI 3
#define SBI_SEND_IPI 4
#define SBI_REMOTE_FENCE_I 5
#define SBI_REMOTE_SFENCE_VMA 6
#define SBI_REMOTE_SFENCE_VMA_ASID 7
#define SBI_SHUTDOWN 8
```

It used to set timed events.

Appear in

```
drivers/clocksource/riscv_timer.c
    static int next_event(unsigned long delta, struct clock_event_device *ce);
```

# SBI\_CONSOLE\_PUTCAHR SBI\_CONSOLE\_GETCHAR

It used to early printk. Appear in

```
arch/riscv/kernel/setup.c
    static void sbi_console_write(struct console *co, const char *buf, unsigned int n);
    struct console riscv_sbi_early_console_dev;
    void __init setup_arch(char **cmdline_p);
kernel/printk/printk.c
    struct console *early_console;
    asmlinkage __visible void early_printk(const char *fmt, ...);
```

It used for tty driver. Appear in

```
drivers/tty/hvc/hvc_riscv_sbi.c
```

> It used to scheduling hart. Appear in

arch/riscv/kernel/smp.c

> It used to scheduling hart. Appear in

arch/riscv/kernel/smp.c



### sbi\_remote\_fence\_i sbi\_remote\_sfence\_vma sbi\_remote\_sfence\_vma\_asid

> It used to operate cache. Appear in

arch/riscv/include/asm/cacheflush.h
arch/riscv/include/asm/tlbflush.h

# Conclusion

- From firmware freedom's perspective, x86 is pretty much dead unless Intel open everything which is unlikely.
- Firmware freedom can be benefits from the nature of RISC-V.
- We should support free/libre firmware projects like coreboot in the 1<sup>st</sup> place.

- https://riscv.org/
- https://coreboot.org/
- https://www.sifive.com/products/hifive1/
- https://www.sifive.com/products/hifive-unleashed/
- Try Harder 2 Hardening the COREs
- Fuck the binary of FSBL
- >



