

Pull requests



Projects

Wiki

Security

Insights

Setti

0

Actions

## Digital-Electronics-1 / 08-traffic\_lights /

Issues 2



#Digital-Electronics-1

README.md

 $\equiv$ 

Code

https://github.com/AnaSampaio13/Digital-Electronics-1

# ##Exercise 1

#### ###State table

| Input<br>P  | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|---|---|---|---|
| Clock       | † | † | † | † | † | † | † | † | † | † | † | † |
| State       | Α | Α | В | С | С | D | Α | В | С | D | В | В |
| Output<br>R | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |

###Image









| IC8C    |  |
|---------|--|
| BANK 16 |  |

| RGB LED | Artix-7 pin names | Red   | Yellow | Green |
|---------|-------------------|-------|--------|-------|
| LD16    | N15, M16, R12     | 1,0,0 | 1,1,0  | 0,1,0 |
| LD17    | N16, R11, G14     | 1,0,0 | 1,1,0  | 0,1,0 |

## ##Exercise 2

#### ###State diagram



## ###Listing of VHDL code of sequential process

```
-- Synchronous reset
if (reset = '1') then
    s state <= STOP1;
                             -- Set initial state
    s_cnt <= c_ZERO;</pre>
                             -- Clear all bits
elsif (s_en = '1') then
    -- Every 250 ms, CASE checks the value of the s_state
    -- variable and changes to the next state according
    -- to the delay value.
    case s_state is
        -- If the current state is STOP1, then wait 1 sec
        -- and move to the next GO_WAIT state.
        when STOP1 =>
             -- Count up to c DELAY 1SEC
             if (s_cnt < c_DELAY_1SEC) then</pre>
                 s_cnt <= s_cnt + 1;
             else
                 -- Move to the next state
                 s_state <= WEST_GO;</pre>
                 -- Reset local counter value
                 s_cnt <= c_ZERO;</pre>
             end if;
        when WEST_GO =>
             if (s_cnt < c_DELAY_2SEC) then</pre>
                 s_cnt <= s_cnt + 1;
             else
                 s_state <= WEST_WAIT;</pre>
                 s_cnt <= c_ZERO;</pre>
             end if;
        when WEST_WAIT =>
             if (s_cnt < c_DELAY_4SEC) then</pre>
                 s_cnt <= s_cnt + 1;
             else
                 s_state <= STOP2;</pre>
                 s_cnt <= c_ZERO;</pre>
             end if;
        when STOP2 =>
             if (s cnt < c DELAY 1SEC) then</pre>
                 s_cnt <= s_cnt + 1;
             else
                 s_state <= SOUTH_GO;</pre>
                 s_cnt <= c_ZERO;</pre>
             end if;
        when SOUTH GO =>
             if (s_cnt < c_DELAY_2SEC) then</pre>
                 s_cnt <= s_cnt + 1;
             else
                 s_state <= SOUTH_WAIT;</pre>
                 s_cnt <= c_ZERO;</pre>
             end if;
        when SOUTH WAIT =>
             if (s_cnt < c_DELAY_4SEC) then</pre>
                 s_cnt <= s_cnt + 1;</pre>
             else
                 s_state <= STOP1;</pre>
                 s_cnt <= c_ZERO;</pre>
             end if;
```

#### ###Listing of VHDL code of combinatorial process

```
p_output_fsm : process(s_state)
   begin
       case s_state is
           when STOP1 =>
               south_o <= "100"; -- Red
               west_o <= "100";
                                 -- Red
           when WEST_GO =>
               south_o <= "100";
                                   -- Red
               west_o <= "010";
                                   -- Green
           when WEST_WAIT =>
               south_o <= "100";
                                   -- Red
               west_o <= "110"; -- Yellow</pre>
           when STOP2 =>
               south_o <= "100";
                                   -- Red
               west_o <= "100"; -- Red
           when SOUTH_GO =>
               south_o <= "010"; -- Green
               west_o <= "100";
                                   -- Red
           when SOUTH_WAIT =>
               south_o <= "110"; -- Yellow</pre>
               west_o <= "100"; -- Red
           when others =>
               south_o <= "100"; -- Red
               west o <= "100"; -- Red
       end case;
   end process p_output_fsm;
```

#### ###Screenshot



# ##Exercise 3

#### ###State table

| Input  | No bikes            | West_i               | West_i                 | No bikes               | South_i                | South_i              |
|--------|---------------------|----------------------|------------------------|------------------------|------------------------|----------------------|
| Delay  | 4 seconds           | 1 second             | 4<br>seconds           | 4<br>seconds           | 4<br>seconds           | 1 second             |
| State  | South_go            | South_wait           | West_go                | West_go                | West_go                | West_wait            |
| Output | S: Green;<br>W: Red | S: Yellow;<br>W: Red | S: Red;<br>W:<br>Green | S: Red;<br>W:<br>Green | S: Red;<br>W:<br>Green | S: Red; W:<br>Yellow |

### ###State diagram



```
p_smart_traffic_fsm : process(clk)
    begin
        if rising_edge(clk) then
            if (reset = '1') then
                                        -- Synchronous reset
                 s_state <= STOP1 ;
                                         -- Set initial state
                 s_cnt <= c_ZERO;</pre>
                                         -- Clear all bits
            elsif (s_en = '1') then
                 -- Every 250 ms, CASE checks the value of the s_state
                 -- variable and changes to the next state according
                 -- to the delay value.
                 case s_state is
                     when South_go =>
                         -- Count up to c DELAY 4SEC
                         if (s_cnt < c_DELAY_4SEC) then</pre>
                                  s_cnt <= s_cnt + 1;</pre>
                         elsif (west_i = '1') then
                              -- Move to the next state
                              s_state <= South_wait;</pre>
                              -- Reset local counter value
                              s_cnt <= c_ZERO;</pre>
                         end if;
                     when South_wait =>
                         -- Count up to c_DELAY_1SEC
                         if (s_cnt < c_DELAY_1SEC) then</pre>
                                  s_cnt <= s_cnt + 1;
                         else
                              -- Move to the next state
                              s_state <= West_go;</pre>
                              -- Reset local counter value
                              s_cnt <= c_ZERO;</pre>
                         end if;
                     when West_go =>
                         -- Count up to c_DELAY_4SEC
                         if (s_cnt < c_DELAY_4SEC) then</pre>
                                  s_cnt <= s_cnt + 1;</pre>
                         elsif (South i = '1') then
                              -- Move to the next state
                              s_state <= West_wait;</pre>
                              -- Reset local counter value
                              s_cnt <= c_ZERO;</pre>
                         end if;
                     when West wait =>
                         -- Count up to c_DELAY_1SEC
                         if (s_cnt < c_DELAY_1SEC) then</pre>
                                  s_cnt <= s_cnt + 1;
                         else
                              -- Move to the next state
                              s_state <= South_go;</pre>
                              -- Reset local counter value
                              s cnt
                                      <= c ZERO;
                         end if;
                     -- It is a good programming practice to use the
```