## MIPS Microarchitecture



## Instruction Set Architectures

- The ISA is one level above the physical architecture
- Defines the following:
  - Supported instruction and their semantics
  - Supported data types
  - Registers: size, number, and purpose
  - Memory: layout, addressing, alignment, endiance
    - Memory is an array of bytes
  - OS interface:
- Does not define the following:
  - technology used
  - chip layout
  - memory implementation
  - o etc
- Very Similar to an API:
- RISC versus CISC
  - Reduced Instruction Set Computer (RISC)
  - Complex Instruction Set Computer (CISC)

endiance: the order of bytes within a word

- big: 1,2,3,4 (yy/mm/dd)
- little: 4,3,2,1 (dd/mm/yy)
- middle: 3,4,1,2 (mm/dd/yy)

### **RISC Examples**

**ARM** 

**MIPS** 

### CISC Examples

**AMD** 

x86

INTEL

x86

Easy Read: <a href="https://medium.com/swlh/what-does-risc-and-cisc-mean-in-2020-7b4d42c9a9de">https://medium.com/swlh/what-does-risc-and-cisc-mean-in-2020-7b4d42c9a9de</a>

**Universal** Computer

• TM(Q,  $\Sigma$ ,  $\Gamma$ ,  $\delta$ , q0)

Tape: sufficiently large

- A specialized control unit (aka firmware)
- A specialized program placed on tape
- A generic program placed on tape
- Input coming from an I/O device

input string:



memory The OS control unit Sufficiently Large Tape

Your program

**Universal Computer** 

# Generalized Execution Cycle

### 1. Fetch:

Move the instruction into the control unit

### 2. Decode

Set control lines to allow data to flow to ALU

### 3. Execute

Activate the ALU

### 4. Writeback

Write the data to a register or memory



## MIPS Microarchitecture



# MIPS Pipeline Execution



| Instruction | Clock 1 | Clock 2 | Clock 3 | Clock 4 | Clock 5 | Clock 6     | Clock 7 | Clock 8 |
|-------------|---------|---------|---------|---------|---------|-------------|---------|---------|
| #1          | Fetch   | Decode  | Execute | Mem     | WB      | Fetch<br>#6 |         |         |
| #2          |         | Fetch   | Decode  | Execute | Mem     | WB          |         |         |
| #3          |         |         | Fetch   | Decode  | Execute | Mem         | WB      |         |
| #4          |         |         |         | Fetch   | Decode  | Execute     | Mem     | WB      |
| #5          |         |         |         |         | Fetch   | Decode      | Execute | Mem     |

## Instruction Set Architectures

- The ISA is one level above the physical architecture
- Defines the following:
  - Supported instruction and their semantics
  - Supported data types
  - Registers: size, number, and purpose
  - Memory: layout, addressing, alignment, endiance
    - Memory is an array of bytes
  - OS interface:
- Does not define the following:
  - technology used
  - chip layout
  - memory implementation
  - o etc
- Very Similar to an API:
- RISC versus CISC
  - Reduced Instruction Set Computer (RISC)
  - Complex Instruction Set Computer (CISC)

endiance: the order of bytes within a word

- big: 1,2,3,4 (yy/mm/dd)
- little: 4,3,2,1 (dd/mm/yy)
- middle: 3,4,1,2 (mm/dd/yy)

### **RISC Examples**

**ARM** 

**MIPS** 

### CISC Examples

**AMD** 

x86

INTEL

x86

Easy Read: <a href="https://medium.com/swlh/what-does-risc-and-cisc-mean-in-2020-7b4d42c9a9de">https://medium.com/swlh/what-does-risc-and-cisc-mean-in-2020-7b4d42c9a9de</a>

## MIPS ISA Architecture: Instructions

- Three basic instruction types
  - o Arithmetic, bitwise logic, etc.
  - Data transfers
  - Basic control flow
- Examples:

```
o add $v0, $v0, $a0  # $v0 = $v0 + $a0

o addi $v0, $v0, 2  # $v0 = $v0 + 2

o srl $a0, $a1, 4  # $a0 = $a1 >>> 4

o li $t0, 4  # $t1 = $t2

o lb $s0, 0($t0)  # $s0 = MEM[$t0]

lh $s1, 3($t0)  # $s1 = concat(MEM[$t0+3+1], MEM[$t0+3+0])

o beq $t3, $t5, label # if ($t3 == $t5) goto label

o jal proc  # method()
```

MEM

t0:

0

3

4

# Category of Instructions

a change in control-flow a ownership of registers

native instructions: defined by the ISA, directly corresponds to a hardware operation idioms: defined by the ISA, an alternate form of a hardware instruction .macro average(%d, %s, %t) b label addu %d, %s, %t ■ beg \$zero, \$zero, label srl %d, 2 pseudo instructions: .end\_macro an alternate syntactic form of an instruction pseudo instruction is textual replaced with native instruction lb \$t1, label+offset lui \$at, &label lb \$t1, offset(\$at) macros: user-defined pseudo instruction average \$v0, \$t2, \$t3 .text average(\$v0, \$t2, \$t3) subroutine: nop subroutines jr \$ra user defined abstraction, resulting ial subroutine nop

# MIPS ISA Architecture: Registers

- Data types:
  - byte, half, word
  - o integer (signed/unsigned), binary32, binary64
- Registers:
  - 32: 32-bit integer registers
  - o 32: 32-bit floating point registers
    - binary32: \$fp0 .. \$fp31
    - binary64: {\$fp0, \$fp1} .. {\$fp30, \$fp31}
  - o 3: system registers: pc, hi, lo

### **Integer Registers**

| Name Register Number |       | Usage                             |  |  |
|----------------------|-------|-----------------------------------|--|--|
| \$zero               | 0     | the constant value 0              |  |  |
| \$at                 | 1     | reserved for the assembler        |  |  |
| v0-v1                | 2-3   | value for results and expressions |  |  |
| \$a0-\$a3            | 4-7   | arguments (procedures/functions)  |  |  |
| \$t0-\$t7            | 8-15  | temporaries                       |  |  |
| \$s0-\$s7            | 16-23 | saved                             |  |  |
| \$t8-\$t9            | 24-25 | more temporaries                  |  |  |
| \$k0-\$k1            | 26-27 | reserved for the operating system |  |  |
| \$gp                 | 28    | global pointer                    |  |  |
| \$sp                 | 29    | stack pointer                     |  |  |
| \$fp                 | 30    | frame pointer                     |  |  |
| \$ra                 | 31    | return address                    |  |  |



## MIPS ISA Architecture: OS interface

```
# Print the integer '1'
# Macro: print_di %imm
li $a0, %imm
li $v0, 1
syscall
```

Service Requests to the operating system via the 'syscall' instruction

| Service Name \$v0 |    | input: \$a0\$a3                                         | output: \$v0\$v1                             |  |
|-------------------|----|---------------------------------------------------------|----------------------------------------------|--|
| print integer     | 1  | \$a0 = value                                            | none                                         |  |
| read integer      | 5  | none                                                    | \$v0 = value                                 |  |
| malloc            | 9  | \$a0 = size                                             | \$v0 = buffer address                        |  |
| exit              | 10 | none                                                    | none                                         |  |
| file read         | 14 | \$a0 = fd,<br>\$a1 = buffer address<br>\$a2 = num bytes | \$v0 = bytes read<br>-1 == error<br>0 == eof |  |