## 1.7pJ/SOP, 0.5V Scalable Neuromorphic Processor with Integrated Partial Sum Router for In-Network Computing

B. Wang\*2, M. M. Wong\*1, D. Li1,2, Y.S. Chong1, J. Zhou3, W. F. Wong<sup>3</sup>, L. Peh<sup>3</sup>, A. Mani<sup>1</sup>, M. Upadhyay<sup>3</sup>, A. Balaji<sup>3</sup>, and A. T. Do<sup>1</sup> \*Equally contributed.

<sup>1</sup>Institute of Microelectronics, A\*STAR, Singapore; <sup>2</sup>Singapore University of Technology and Design, Singapore; 3Department of Computer Science, National University of Singapore.

Recent Spiking Neural Network (SNN) processors have successfully demonstrated impressive performance in digit recognition [1], object detection [2], robotic control [3] and event-based perception [4]. They leverage neuron cores for synaptic weight accumulation while deploying Networks-on-Chip (NoCs - routers & wire links) for spike delivery across the cores [5-7]. This leads to (1) information lost due to spike quantization and (2) area and power overheads due to the need for split-and-merge scheme to map a layer with large number of neurons on a SNN hardware (Fig. 1 (a), existing solutions [1,2]). To overcome these issues, we have proposed in-network computing (INC) in Shenjing architecture [8] with compute-enabled NoCs to achieve lossless, flexible and energy-efficient SNN operations (Fig. 1 (b)). It (1) prevents the accuracy loss due to within-core quantization by enforcing partial sums to aggregate within the routers until a full total sum is formulated and (2) allows efficient core mapping with less physical cores (Fig. 1 (a)). Moreover, our softwaredefined NoC circuitry offloads the routing computation and the flow control from the processor. Combined with local hibernation techniques, the chip consumes only 0.5 mW power and 1.7pJ/SOP energy with lossless mapping from the algorithm to the hardware. Fig. 2 (a) details the mapping of an illustrative 768×512×10 SNN onto Shenjing for MNIST digit inference. Layer 1 (i.e., L1 - 768×512) is mapped to the first 8 cores (i.e., red color cores) of the 4×3 array while Layer 2 (i.e., L2 - 512×10) is mapped to core (0,2) and (1,2) (i.e., yellow color). Note that we still require multiple cores to map a large layer, but the number of cores is 1/3 lesser than split-andmerge scheme [1,2], thanks to the partial sum router. Considering L1, instead of quantizing the spikes to Yes/No within each core, the partial sum router integrates an adder for accumulation along the data propagation until it arrives at core (0,0) and core (0,1) where the final spikes are sent to L2. Eventually, the data flow forms an adder tree, starting from the 8 cores and aggregating at the root node core (0,2) where the classification is made (Fig. 2 (b)). This allows direct mapping of a logical core on the SNN hardware without retraining to recover the classification accuracy loss due to the binary decision of the spike within each core. Fig. 2 (c) depicts the circuit diagram of a Neural Process Unit (NPU), including a neuron core, a partial sum router and a spike router. The neuron core is implemented with SRAM banks with the multiplication for synaptic weight translated into memory read. The local partial sum from each neuron can be injected to the partial sum NoC via output ports (N/S/E/W) or added with the incoming partial sums for multiple times in the router. The router addresses the routing requirements of the 256 neurons one by one via time multiplexing. All the operations are orchestrated by an FSM controller.

Low power circuit techniques are incorporated in the Shenjing SNN chip to further reduce its power and to improve the energy efficiency (Fig. 3). First, the neuron core is divided into 2×2 sub-cores, each implemented with 128×128 SRAM banks such that the 2 vertical cores can be operated in parallel to improve throughput and reduce latency (Fig. 3 (a)). This partitioning of SRAM banks at the sub-core level allows fine-grained power gating in the synaptic memory when a smaller number of neurons is needed. In the scenario where only one sub-core is in operation, we can suppress the dynamic and the leakage power values of an NPU by 44% and 50% respectively by enabling power gating on the remaining sub-cores (Fig. 3 (b)). As synaptic activities can be determined (offline) by using our in-house compilation flow, sub-core power gating control bit is set and programmed to the chip, depending on the network requirement. Second, at the core level, memory sleep and clock gating are applied to the sub-cores and the router circuits, respectively. In conjunction

with the power gating technique, the dynamic and the leakage power per NPU can be eventually reduced by 53% and 56%, respectively (Fig. 3 (b)). Third, the number of NoC links and the power associated with the core dimension are investigated to determine the optimal core size (i.e., 256×256) where the power overhead and the SRAM utilization is balanced (Fig. 3 (c)). Finally, atomic-operation-level configuration is supported by the processor via control signals from our toolchain. This promotes efficient core mapping and effective energy breakdown by decomposing a complex task into a population of atomic operations. An example is illustrated in Fig. 3 (d).

Our routers implementation is illustrated in Fig. 4(a). In the partial sum router, the output of the adder is registered and fed back to the accumulation data path for consecutive additions. The receiving input, if not needed locally, will bypass adjacent cores instantly. Similarly, the spike router registers or bypasses the incoming spike as a crossbar switch between the input and the output ports. All the routing operations are defined by the instructions that are preloaded in a tiny register file and a LUT, depending on the network structure and the connectivity between the cores. The neuron core consists of sub-cores, MUX and combinational circuits and adopts a crossbar array architecture [2] to generate a local partial sum. To minimize routing congestion and power consumption due to the large clock tree of multicore SNN processor, we employed hierarchical layout with each NPU as a hard IP. As shown in Fig. 4 (a), each NPU occupies an area of 1.02 mm<sup>2</sup> in 40nm CMOS technology node with the NoC routers placed at the center to ease the communication with multiple SRAM-based synaptic memories and the nearby sub-cores. Ultra-low leakage SRAM cells are chosen to minimize the overall chip leakage. Area breakdown of the NPU circuitry is exhibited in Fig. 4 (a), with 80% of the area occupied by the SRAM-based synapse memories.

A 12-NPU Shenjing prototype has been fabricated in 40nm CMOS technology, occupies a total area of 19.76 mm<sup>2</sup>, including I/O pads. Fig. 4 (b) depicts the interconnectivity of our neuromorphic processor with the FPGA-based host CPU via a µBlaze subsystem that incorporates a BRAM, control logic and a CPU-SNN bridge. The bridge is built to transfer data, instructions as well as to activate the Neuromorphic Computing (NC) chip. Fig. 7 shows the die micrograph, measurement setup and our chip's specification.

Fig. 5 (a) exhibits the dependency of accuracy and weight precision for the MNIST-MLP task. We adopt 5b weight values for a satisfactory accuracy (> 96%) with minimal hardware cost. Besides, the Shenjing architecture is demonstrated with a shape sensing application where an 8-core mapping can successfully recognize 5 different shapes (i.e., container, TV remote, laptop, toy gun, cup) with an accuracy of 97.8% by leveraging Al-on-Skin technique [9] (Fig. 5 (b)). Fig. 5 (c) shows that the chip is fully functional down to 0.42V at 5 KHz while the leakage and the dynamic power against VDD are shown in Fig. 5 (d) and (e), respectively. The test chip achieves a minimum energy per spiking operation of 1.7pJ at 0.5V. Typical output waveforms between Shenjing and FPGA host at 0.5V were also captured and shown in Fig. 6.

Finally, we benchmark our test chip with the existing state-of-the-art. As the table shows, our design consumes 1.7pJ/SOP, and 62.9pJ/step for the MNIST task, achieving 18.6% and 16.8% improvement compared to the reported best metrics, respectively. This is primarily due to our in-network computing circuits that eliminate extra core usage, the lightweight NoCs that remove the routing computation and the low power techniques that gate the inactive memory banks and routers.

Acknowledgements:

The work was partially supported by NRF, Singapore (NRF-CRP23-2019-0003) and SUTD, Singapore (SRG-ISTD-2020-162, SGP-AIRS1841).

## References:

- V. P. Nambiar et al., A-SSCC 2020, pp. 1-4.
- F. Akopyan et al., in IEEE TCAD, 2015, pp. 1537-1557. J. Dupeyroux et al., ICRA 2021, pp. 96-102.
- C. Frenkel et al., ISSCC 2022, pp. 1-3.
- J. Pu et al., in IEEE TCAS-I, 2021, pp. 5081-5094. M. M. Wong et al., ESSCIRC 2021, pp. 95-98.
- G. K. Chen et al., in JSSC, 2019, pp. 992-1002. B. Wang et al., DATE 2020, pp. 240-245.
- A. Balaji et al., CHI Extended Abstracts 2021, pp. 1-7.



Fig. 1. (a) Core-saving of Shenjing thanks to the proposed INC concept which includes (b) partial-sum & spike routers.



Fig. 3. (a) Sub-cores can be activated individually according to the neurons needed. (b) Core and routers hibernate when not in use for power saving. (c) Optimal core size vs. power w.r.t. MNIST L1 layer. (d) Atomic operations supported in neuro core and NoCs.



Fig. 5. Simulation inference accuracy for (a) MNIST and (b) Al-on-Skin applications and power and frequency measurements (c-e)



Fig. 2. (a) MNIST-MLP mapping using Shenjing chip. (b) Adder tree structure is pre-mapped to partial sum addition to eliminate accuracy loss. (c) Detailed architecture of the proposed NPU design.



Fig. 4. (a) NPU layout and circuit designs for the sub-neuron core and NoCs with the area breakdown are shown. (b) Microblaze (FPGA) is used to connect Shenjing chip and CPÚ/host.



From [5], the work is synthesized using 40nm tech node

Fig. 6. Measurement observations at 0.5 V supply voltage and comparison with state-of-the-art.

