

# **Faculty of Engineering and Technology**

### **Electrical and Computer Engineering Department**

# DIGITAL ELECTRONICS AND COMPUTER

ORGANIZATION LABORATORY

**ENCS2110** 

Report 1

**Encoders, Decoders, Multiplexers, and Demultiplexers** 

Prepared by:

Anas Al Sayed 1221020

**Partners:** 

Ahmad Toffaha 1220476

**Instructor:** Hanya Radwan

**Teaching assistant:** 

Section: 10

Date: 29/3/2025

# I. Abstract

The aim of this experiment is to explore the fundamental principles and construction techniques of Encoders/Decoders and Multiplexers/Demultiplexers using basic gates and integrated circuits (ICs). Additionally, this hands-on experience will provide insight into the design and optimization of digital circuits.

# II. Tables

# A. Table of Content

| I.   | Abs | stract                                           | I           |
|------|-----|--------------------------------------------------|-------------|
| II.  | 7   | Tables                                           | . <b></b> I |
| A    | . Т | Table of Content                                 | . <b></b> I |
| В    | . Т | Table of Figures                                 | II          |
| C    | . I | ist of Tables                                    | II          |
| III. | T   | heory                                            | 3           |
| A    | . Г | Decoder                                          | 3           |
| В    | . E | Encoder                                          | 3           |
| C    | . N | Multiplexers                                     | 4           |
| D    | . Г | Demultiplexer                                    | 4           |
| IV.  | F   | Procedure                                        | 6           |
| Α.   | . Е | ncoder Circuit                                   | 6           |
|      | 1.  | 4-to-2 Encoder with Basic Gates                  | 6           |
|      | 2.  | 9-to-4-Line Encoder with TTL IC                  | 8           |
| В    | . Г | Decoder Circuits.                                | 10          |
|      | 1.  | 2-to-4 Line Decoder with Basic Gates             | 10          |
|      | 2.  | 4-to-10 Line Decoder with TTL IC                 | 11          |
| C    | . N | Multiplexer Circuit.                             | 14          |
|      | 1.  | 2-to-1-Line Multiplexer with basic Gates         | 14          |
|      | 2.  | 8-to-1 Line Multiplexer with IC                  | 15          |
|      | 3.  | Multiplexer to implement a Logic Function        | 16          |
| A    | . Г | Demultiplexer Circuit.                           | 18          |
|      | 1.  | 1-to-2 Line Demultiplexer with Basic Logic Gates | 18          |
|      | 2.  | 1-to-8 Line Demultiplexer with CMOS IC           | 20          |
| V    | Cor | refusion                                         | 21          |

| VI.    | References                                          | 22 |
|--------|-----------------------------------------------------|----|
|        | P Table of Figures                                  |    |
| F:     | B. Table of Figures                                 | 2  |
|        | e 1: N to 2 <sup>N</sup> line decoder               |    |
| -      | e 2: 2 <sup>N</sup> to N Encoder                    |    |
| •      | e 3: 2 <sup>N</sup> to N Mux block diagram          |    |
| •      | e 4: 2N to N De-Mux block diagram                   |    |
| •      | e 5:wiring diagram of 4-to-2-line Encoder.          |    |
| _      | e 6:wiring connection of 4-to-2-line Encoder        |    |
| _      | e 7: 74147 BCD Priority Encoder.                    |    |
|        | e 8:wiring connection of 74147 BCD Priority Encoder |    |
| _      | e 9: 2-to-4 Decoder                                 |    |
|        | e 10:wiring connection of 2-to-4 Line Decoder       |    |
| _      | e 11: 4-to-10-line Decoder.                         |    |
| •      | e 12:wiring connection of 4-to-10 Line Decoder      |    |
| •      | e 13:2-to-1 Multiplexer                             |    |
| _      | e 14:wiring connection of 2-to-1 Multiplexer        |    |
| Figure | e 15: 8-to-1 MUX                                    | 15 |
| Figure | e 16:wiring connection of 8-to-1 Multiplexer        | 16 |
| Figure | e 17:Function implementation                        | 18 |
| Figure | e 18:1-to-2 Line Demultiplexer                      | 19 |
| Figure | 19:wiring connection of 1-to-2 Demultiplexer        | 19 |
| Figure | e 20:1-to-8 Demultiplexer                           | 20 |
| Figure | e 21:wiring connection of 1-to-8 Demultiplexer      | 20 |
|        | C. List of Tables                                   |    |
| Table  | 1:2 to 4 decoder truth table                        | 3  |
|        | 2:4 to 2 encoder truth table                        |    |
|        | 3:4 to 2 MUX truth table                            |    |
|        | 4: Truth table of 1 to 4 De-Multiplexer             |    |
|        | 5:Data for 4-to-2 Encoder with Basic Gates          |    |
|        | 6:Data for 74147 BCD Priority Encoder.              |    |
|        | 7:Data for 2-to-4 Decoder.                          |    |
|        | 8:Data for 4-to-10-line Decoder.                    |    |
|        |                                                     |    |
|        | 9:Data for 2-to-1 Multiplexer                       |    |
|        | 1                                                   |    |
|        | 11:Function truth table.                            |    |
|        | 12:Data for 1-to-2 Demultiplexer                    |    |
| i able | 13:Data for 1-to-8-Line Demultiplexer               |    |

# III. Theory

#### A. Decoder

Decoders are a combinational circuit that changes the N binary information into  $2^N$  output lines. At a time, only one input line is activated for simplicity, each output line corresponds to one of the possible min-terms of the (N) input variables[1].



Figure 1: N to 2<sup>N</sup> line decoder

| Inp | outs |    | Out | puts |    |
|-----|------|----|-----|------|----|
| I1  | 10   | O3 | O2  | O1   | O0 |
| 0   | 0    | 0  | 0   | 0    | 1  |
| 0   | 1    | 0  | 0   | 1    | 0  |
| 1   | 0    | 0  | 1   | 0    | 0  |
| 1   | 1    | 1  | 0   | 0    | 0  |

Table 1:2 to 4 decoder truth table

#### B. Encoder

**Encoders** are a combinational circuit that change the binary information in the form of  $2^N$  into N output lines. In simple words, the **Encoder** performs the reverse operation of the **Decoder**. At a time, only one input line is activated for simplicity[3].



Figure 2: 2<sup>N</sup> to N Encoder

|           | Inj |    | Out | puts |    |
|-----------|-----|----|-----|------|----|
| <b>Y3</b> | Y2  | Y1 | Y0  | A1   | A0 |
| 0         | 0   | 0  | 1   | 0    | 0  |
| 0         | 0   | 1  | 0   | 0    | 1  |
| 0         | 1   | 0  | 0   | 1    | 0  |
| 1         | 0   | 0  | 0   | 1    | 1  |

Table 2:4 to 2 encoder truth table

# C. Multiplexers

Multiplexer, or Mux, is a combinational circuit that selects one of several input signals and forwards the selected input into a single line. A multiplexer of  $2^N$  inputs has N select lines, which are used to select which input line to send to the output[5].



Figure 3: 2<sup>N</sup> to N Mux block diagram

| S1 | S0 | Output |
|----|----|--------|
| 0  | 0  | I0     |
| 0  | 1  | I1     |
| 1  | 0  | I2     |
| 1  | 1  | I3     |

Table 3:4 to 2 MUX truth table

# D. Demultiplexer

**Demultiplexer**, or **De-Mux** is a digital circuit that takes a single input signal and chooses one of  $2^N$  output lines based on a set of N control signals (data selectors which are used to select which output line to send to the input signal to it). It essentially serves the opposite purpose from a multiplexer[7].



Figure 4: 2N to N De-Mux block diagram

| Sele | ctions |    | Outputs |    |    |  |  |
|------|--------|----|---------|----|----|--|--|
| S1   | S0     | O0 | O1      | O2 | O3 |  |  |
| 0    | 0      | I  | 0       | 0  | 0  |  |  |
| 0    | 1      | 0  | I       | 0  | 0  |  |  |
| 1    | 0      | 0  | 0       | I  | 0  |  |  |
| 1    | 1      | 0  | 0       | 0  | I  |  |  |

Table 4: Truth table of 1 to 4 De-Multiplexer

### IV. Procedure

#### A. Encoder Circuit

#### 1. 4-to-2 Encoder with Basic Gates

The circuit can be constructed using the Module IT-3004 block Encoder 1 circuit. From the 4-to-2 Encoder circuit, it will have 4 inputs and 2 outputs. The first input A will be connected to A1 and to Switch 0, input B also connected to B1 and to Switch 1, input C connected to C1 and to Switch 2, input D to Switch 3, and the outputs F8 and F9 to Logic Indicator L0 and L1. Also, we Connect +5V of module IT-3004 to the +5V output of fixed power supply section of IT-3000. The figure below shows it clearly.



Figure 5:wiring diagram of 4-to-2-line Encoder.

Below we find figure for the circuit connection of 4 to 2 Encoder in the lab.



Figure 6:wiring connection of 4-to-2-line Encoder

|   | Inp | uts |   | Out | puts |
|---|-----|-----|---|-----|------|
| D | С   | В   | Α | F9  | F8   |
| 0 | 0   | 0   | 0 | 0   | 0    |
| 0 | 0   | 0   | 1 | 0   | 0    |
| 0 | 0   | 1   | 0 | 0   | 1    |
| 0 | 0   | 1   | 1 | 0   | 0    |
| 0 | 1   | 0   | 0 | 1   | 0    |
| 0 | 1   | 0   | 1 | 0   | 0    |
| 0 | 1   | 1   | 0 | 0   | 0    |
| 0 | 1   | 1   | 1 | 0   | 0    |
| 1 | 0   | 0   | 0 | 1   | 1    |
| 1 | 0   | 0   | 1 | 0   | 0    |
| 1 | 0   | 1   | 0 | 0   | 0    |
| 1 | 0   | 1   | 1 | 0   | 0    |
| 1 | 1   | 0   | 0 | 0   | 0    |
| 1 | 1   | 0   | 1 | 0   | 0    |
| 1 | 1   | 1   | 0 | 0   | 0    |
| 1 | 1   | 1   | 1 | 0   | 0    |

Table 5:Data for 4-to-2 Encoder with Basic Gates

After testing the 4 to 2 encoder, and collect this data we verify that for each unique input, the encoder produces the correct binary output, and same as encoder truth table. Otherwise, the output is wrong.

#### 2. 9-to-4-Line Encoder with TTL IC

In this part we will use 74147 (U5) block Encoder 2 of module IT-3004. First, we need to connect +5V of the module the +5V output of the fixed power supply, then we will connect the inputs of the IC A1-A8 to the DIP Switches 1.1-1.8 and A9 to 2.1. after that we connect outputs F1-F4 to Logic indicators L1-L4. Finally, we Follow the input sequences given in Table 6 and record output states. Below figure of the IC inputs and outputs.



Figure 7: 74147 BCD Priority Encoder.

CLUSION 20

COC NOUNTING

DIGITAL LOCIC LAB

OF THE STOCK AND THE STOCK

Here we find figure for the circuit connection in the lab.

Figure 8:wiring connection of 74147 BCD Priority Encoder.

|    |    |    |    | Inputs |    |    |    |    |    | Out | puts |    |
|----|----|----|----|--------|----|----|----|----|----|-----|------|----|
| А9 | A8 | Α7 | A6 | A5     | A4 | A3 | A2 | A1 | F4 | F3  | F2   | F1 |
| 0  | 1  | 1  | 1  | 1      | 1  | 1  | 1  | 1  | 0  | 1   | 1    | 0  |
| 0  | 0  | 1  | 1  | 1      | 1  | 1  | 1  | 1  | 0  | 1   | 1    | 0  |
| 1  | 1  | 1  | 1  | 1      | 1  | 1  | 1  | 0  | 0  | 1   | 1    | 1  |
| 1  | 1  | 1  | 1  | 1      | 1  | 1  | 0  | 0  | 1  | 0   | 1    | 1  |
| 1  | 1  | 1  | 1  | 1      | 1  | 0  | 1  | 1  | 0  | 0   | 1    | 1  |
| 1  | 1  | 1  | 1  | 1      | 0  | 0  | 0  | 0  | 1  | 1   | 0    | 1  |
| 1  | 1  | 1  | 1  | 0      | 1  | 1  | 1  | 1  | 0  | 1   | 0    | 1  |
| 1  | 1  | 1  | 1  | 0      | 0  | 0  | 1  | 1  | 0  | 1   | 0    | 1  |
| 1  | 1  | 1  | 0  | 1      | 1  | 1  | 0  | 0  | 1  | 0   | 0    | 1  |
| 1  | 1  | 0  | 1  | 1      | 0  | 1  | 1  | 0  | 0  | 0   | 0    | 1  |
| 1  | 1  | 0  | 0  | 0      | 1  | 1  | 1  | 1  | 0  | 0   | 0    | 1  |
| 1  | 0  | 0  | 0  | 0      | 1  | 1  | 1  | 1  | 1  | 1   | 1    | 0  |

Table 6:Data for 74147 BCD Priority Encoder.

The table lists various combinations of inputs, In the operation of the IC, when multiple inputs are active, it gives priority to the highest numbered active input. And the data we collect equal to the IC truth data, so that's mean the circuit done correctly.

#### **B.** Decoder Circuits.

#### 1. 2-to-4 Line Decoder with Basic Gates

In this section of the experiment, we will be use Decoder 1 Block of module IT-3004. So first we need to connect +5V of the module to the +5V output of the fixed power supply, and inputs A, B to Data Switches SW0 and SW1, second, we connect outputs F1-F4 to Logic Indicators L0-L3. Finally, we follow the input sequences for A and B that given table 7 and record output states. Below figure of the Decoder diagram inputs and outputs.



Figure 9: 2-to-4 Decoder.

Here we find figure for the circuit connection in the lab.

Figure 10:wiring connection of 2-to-4 Line Decoder

| Inp | outs |    | Outputs |    |    |  |  |  |
|-----|------|----|---------|----|----|--|--|--|
| В   | Α    | F1 | F2      | F3 | F4 |  |  |  |
| 0   | 0    | 1  | 0       | 0  | 0  |  |  |  |
| 0   | 1    | 0  | 1       | 0  | 0  |  |  |  |
| 1   | 0    | 0  | 0       | 1  | 0  |  |  |  |
| 1   | 1    | 0  | 0       | 0  | 1  |  |  |  |

Table 7:Data for 2-to-4 Decoder.

From the collected table the 2 to 4 decoder activates only one output for each input combination, ensuring a distinct output for every possible input pair. And this is what actually the decoder does.

#### 2. 4-to-10 Line Decoder with TTL IC

In this part we will use 74147 (U5) on block Decoder 2 of module IT-3004, 7442 is a BCD-to-Decimal decoder IC. First, we need to connect +5V of the module

the +5V output of the fixed power supply, Then, connect inputs A, B, C and D to the Data Switches SW0, SW1, SW2 and SW3, respectively. And connect the 10 outputs to corresponding Indicators L0-L9. Finally, we follow the input sequences for A, B, C and D that given table 8 and record output states. Below figure of the Decoder IC inputs and outputs.



Figure 11: 4-to-10-line Decoder.

DOTAL LOGIC TRAINER

SOUTH AND THE STATE OF THE STATE OF

Here we find figure for the circuit connection in the lab.

Figure 12:wiring connection of 4-to-10 Line Decoder

|   |   | Inp | uts |   |   |   |   |   | Out | puts |   |   |   |   |
|---|---|-----|-----|---|---|---|---|---|-----|------|---|---|---|---|
|   | D | С   | В   | Α | 0 | 1 | 2 | 3 | 4   | 5    | 6 | 7 | 8 | 9 |
| 0 | 0 | 0   | 0   | 0 | 0 | 1 | 1 | 1 | 1   | 1    | 1 | 1 | 1 | 1 |
| 1 | 0 | 0   | 0   | 1 | 1 | 0 | 1 | 1 | 1   | 1    | 1 | 1 | 1 | 1 |
| 2 | 0 | 0   | 1   | 0 | 1 | 1 | 0 | 1 | 1   | 1    | 1 | 1 | 1 | 1 |
| 3 | 0 | 0   | 1   | 1 | 1 | 1 | 1 | 0 | 1   | 1    | 1 | 1 | 1 | 1 |
| 4 | 0 | 1   | 0   | 0 | 1 | 1 | 1 | 1 | 0   | 1    | 1 | 1 | 1 | 1 |
| 5 | 0 | 1   | 0   | 1 | 1 | 1 | 1 | 1 | 1   | 0    | 1 | 1 | 1 | 1 |
| 6 | 0 | 1   | 1   | 0 | 1 | 1 | 1 | 1 | 1   | 1    | 0 | 1 | 1 | 1 |
| 7 | 0 | 1   | 1   | 1 | 1 | 1 | 1 | 1 | 1   | 1    | 1 | 0 | 1 | 1 |
| 8 | 1 | 0   | 0   | 0 | 1 | 1 | 1 | 1 | 1   | 1    | 1 | 1 | 0 | 1 |
| 9 | 1 | 0   | 0   | 1 | 1 | 1 | 1 | 1 | 1   | 1    | 1 | 1 | 1 | 0 |

Table 8:Data for 4-to-10-line Decoder.

From the collected table, the 4 to 10 decoder activates only one output for each input combination, ensuring a distinct output for every possible input pair. And this is what actually the decoder does.

# C. Multiplexer Circuit.

#### 1. 2-to-1-Line Multiplexer with basic Gates

In this section of the experiment, we will be use Multiplexer 1 Block of module IT-3005 as a 2-to-1 MUX1. So first we need to connect +5V of the module to the +5V output of the fixed power supply, and inputs A, B, Selector C to Data Switches SW0, SW1, and SW2, second, we connect output F3 to Logic Indicators L0. Finally, we follow the input sequences that given table 9 and record output states. Below figure of the Multiplexer diagram inputs and outputs.



Figure 13:2-to-1 Multiplexer

Here we find figure for the circuit connection in the lab.



Figure 14:wiring connection of 2-to-1 Multiplexer

|   | Inputs |   | Outputs |
|---|--------|---|---------|
| С | А      | В | F3      |
| 0 | 0      | 0 | 0       |
| 0 | 0      | 1 | 1       |
| 0 | 1      | 0 | 0       |
| 0 | 1      | 1 | 1       |
| 1 | 0      | 0 | 0       |
| 1 | 0      | 1 | 0       |
| 1 | 1      | 0 | 1       |
| 1 | 1      | 1 | 1       |

Table 9:Data for 2-to-1 Multiplexer.

From the collected table, the circuit acts as 2-to-1 Multiplexer.

#### 2. 8-to-1 Line Multiplexer with IC

In this part we will use U3 (74LS151) on block Multiplexer 2 of module IT-3005. First, we need to connect +5V of the module the +5V output of the fixed power supply, Then, connect inputs D0-D7 to DIP Switch 1.0-1.7, and inputs C, B, A to Data Switches SW2, SW1, SW0, STROBE to "0". And connect the output Q to Indicator L0. Finally, we follow the input sequences for A, B, C that given table 10 and record output states. Below figure of the Multiplexer IC inputs and outputs.



Figure 15: 8-to-1 MUX

Here we find figure for the circuit connection in the lab.



Figure 16:wiring connection of 8-to-1 Multiplexer

|   | Inputs |   | Outputs |
|---|--------|---|---------|
| С | В      | Α | Q       |
| 0 | 0      | 0 | D0      |
| 0 | 1      | 0 | D2      |
| 0 | 0      | 1 | D1      |
| 0 | 1      | 1 | D3      |
| 1 | 0      | 0 | D4      |
| 1 | 1      | 0 | D6      |
| 1 | 0      | 1 | D5      |
| 1 | 1      | 1 | D7      |

Table 10:Data for 8-to-1 Multiplexer

The table lists various combinations of inputs, In the operation of the Multiplexer IC, And the data we collect equal to the IC truth data, so that's mean the circuit done correctly.

### 3. Multiplexer to implement a Logic Function

In this part we will use U3 (74LS151) on block Multiplexer 2 of module IT-3005 to implement the function F (A, B, C, D) =  $\sum$  (0,2,4,5,7,8,10,11,15). First, we need to connect +5V of the module the +5V output of the fixed power supply, Then, connect input D, C, B, A to Data Switches SW3, SW2, SW1, SW0, STROBE to "0", D0, D1,

D4 to ~D, D2, D5 to "1", D3, D7 to D, D6 to "0", And output Q to L0. This connection come from the truth table of the function shown below.

|   | Inp | uts | Outputs |   |    |  |
|---|-----|-----|---------|---|----|--|
| Α | В   | С   | D       | Υ |    |  |
| 0 | 0   | 0   | 0       | 1 | ~D |  |
| 0 | 0   | 0   | 1       | 0 |    |  |
| 0 | 0   | 1   | 0       | 1 | ~D |  |
| 0 | 0   | 1   | 1       | 0 |    |  |
| 0 | 1   | 0   | 0       | 1 | 1  |  |
| 0 | 1   | 0   | 1       | 1 |    |  |
| 0 | 1   | 1   | 0       | 0 | D  |  |
| 0 | 1   | 1   | 1       | 1 |    |  |
| 1 | 0   | 0   | 0       | 1 | ~D |  |
| 1 | 0   | 0   | 1       | 0 |    |  |
| 1 | 0   | 1   | 0       | 1 | 1  |  |
| 1 | 0   | 1   | 1       | 1 |    |  |
| 1 | 1   | 0   | 0       | 0 | 0  |  |
| 1 | 1   | 0   | 1       | 0 |    |  |
| 1 | 1   | 1   | 0       | 0 | D  |  |
| 1 | 1   | 1   | 1       | 1 |    |  |

Table 11:Function truth table.

DOTAL LOGIS TRAINER

DEED

ON THE STANKER

ON

Here we find figure for the circuit connection in the lab.

Figure 17:Function implementation

### D. **Demultiplexer** Circuit.

### 1. 1-to-2 Line Demultiplexer with Basic Logic Gates

In this section of the experiment, we will be use Multiplexer 1 Block of module IT-3005 as a 2-to-1 MUX1. So first we need to connect +5V of the module to the +5V output of the fixed power supply, and inputs A, C to Data Switches SW0, SW3, and B to A, second, we connect output F1, F2 to Logic Indicators L1, L2. Finally, we follow the input sequences that given table 12 and record output states. Below figure of the Demultiplexer diagram inputs and outputs.



Figure 18:1-to-2 Line Demultiplexer

Here we find figure for the circuit connection in the lab.



Figure 19:wiring connection of 1-to-2 Demultiplexer

| Inp | outs | Outputs |    |  |  |
|-----|------|---------|----|--|--|
| С   | Α    | F1      | F2 |  |  |
| 0   | 0    | 0       | 0  |  |  |
| 0   | 1    | 1       | 0  |  |  |
| 1   | 0    | 0       | 0  |  |  |
| 1   | 1    | 0       | 1  |  |  |

Table 12:Data for 1-to-2 Demultiplexer

From the collected table, the circuit acts as 1-to-2 Demultiplexer.

#### 2. 1-to-8 Line Demultiplexer with CMOS IC

In this part we will use U6 (4051) on block Demultiplexer of module IT- 3005. First, we need to connect +5V of the module the +5V output of the fixed power supply, Then, connect E to DIP1.0; D to DIP1.1; A to SW0; B to SW1; C to SW2; outputs Y0-Y7 to Logic Indicators L0-L7 respectively. Finally, we follow the input sequences for A, B, C that given table 13 and record output states. Below figure of the Multiplexer IC inputs and outputs.



Figure 20:1-to-8 Demultiplexer

Here we find figure for the circuit connection in the lab.



Figure 21:wiring connection of 1-to-8 Demultiplexer

| Inputs |   |   |    | Outputs |    |    |    |    |    |    |
|--------|---|---|----|---------|----|----|----|----|----|----|
| С      | Α | В | Y0 | Y1      | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| 0      | 0 | 0 | 1  | 0       | 0  | 0  | 0  | 0  | 0  | 0  |
| 0      | 0 | 1 | 0  | 1       | 0  | 0  | 0  | 0  | 0  | 0  |
| 0      | 1 | 0 | 0  | 0       | 1  | 0  | 0  | 0  | 0  | 0  |
| 0      | 1 | 1 | 0  | 0       | 0  | 1  | 0  | 0  | 0  | 0  |
| 1      | 0 | 0 | 0  | 0       | 0  | 0  | 1  | 0  | 0  | 0  |
| 1      | 0 | 1 | 0  | 0       | 0  | 0  | 0  | 1  | 0  | 0  |
| 1      | 1 | 0 | 0  | 0       | 0  | 0  | 0  | 0  | 1  | 0  |
| 1      | 1 | 1 | 0  | 0       | 0  | 0  | 0  | 0  | 0  | 1  |

Table 13:Data for 1-to-8-Line Demultiplexer

The table lists various combinations of inputs, In the operation of the Demultiplexer IC, And the data we collect equal to the IC truth data, so that's mean the circuit done correctly.

### V. Conclusion

In conclusion the experiment went smoothly with no complications, everything was giving the same answers as the theoretical datasheets. This proved that everything was correct. This experiment was simply to understand how encoders, decoders, multiplexers, and demultiplexers work and how to implement each one. The construction of each design was done through basic gates and IC's. It was also found that any function can be implemented using multiplexers and other circuits properly.

### VI. References

- [1] : https://www.tutorialspoint.com/digital\_circuits/digital\_circuits\_decoders.htm[ Accessed 21 March 2024,22:28]
- [2] : <a href="https://www.javatpoint.com/decoder-digital-electronics">https://www.javatpoint.com/decoder-digital-electronics</a> [Accessed 21 March 2024,22:35]
- [3]: <a href="https://www.javatpoint.com/encoders-digital-electronics">https://www.javatpoint.com/encoders-digital-electronics</a> [Accessed 22 March 2024,4:34]
- [4]: <a href="https://www.javatpoint.com/encoders-digital-electronics">https://www.javatpoint.com/encoders-digital-electronics</a> [Accessed 22 March 2024,4:41]
- [5]: <a href="https://www.javatpoint.com/multiplexer-digital-electronics">https://www.javatpoint.com/multiplexer-digital-electronics</a> [Accessed 22 March 2024,5:25]
- [6]: https://www.geeksforgeeks.org/difference-between-multiplexer-and-demultiplexer/ [Accessed 22 March 2024,5:25]
- [7]: <a href="https://www.prepbytes.com/blog/digital-electronics/what-is-demultiplexer/">https://www.prepbytes.com/blog/digital-electronics/what-is-demultiplexer/</a> [Accessed 22 March 2024,7:03]
- [8]: https://www.geeksforgeeks.org/difference-between-multiplexer-and-demultiplexer/ [Accessed 22 March 2024,7:10]