Project Drawing Numbers
 Raw PCB 100-0321329-A1 Raw PCB
Gerber Files
PCB Design Files
Assembly Drawing
Fab Drawing
Fab Drawing
PCB Film
Bill of Materials
Schematic Design Files
Functional Specification
PCB Layout Guidelines
Assembly Rework 110-0321329-A1 120-0321329-A1 130-0321329-A1 130-0321329-A1 140-0321329-A1 150-0321329-A1 160-0321329-A1 170-0321329-A1 180-0321329-A1 210-0321329-A1 220-0321329-A1 320-0321329-A1 Altera FMC Note: The Parallel NOR flashes are LPC+ updated from JTAG REFOLK XZ CLKIN x2 MAX10 x32 NOR Flash 10M08SAU169 FPP x16 PFL JTAG Chain x40@933MHz MAX10 Micro-USB EMIF 10M08SAU169 On-Board USB Interface 2.0 USB Blaster™ II USB3.1 TX/RX-A/B Super Speed XCVR x1 Cyclone® 10 GX MUX/DRV USB3.1 Type-C DP/DM USB2.0 ULPI PHY GigE PHY 10CX220YF780E5G SGMII RJ45 88E1111 QSPI TX/RX SFP+ XCVR x1 TX/RX SFP+ XCVR x1 LVCMOS XCVR x4 PCI>> **Os cillators** LVDS 50M, 100M, **EXPRESS** x4 XCVRs programmable

NOTES:

| REV DATE | PAGE | DESCRIPTION                                                          |
|----------|------|----------------------------------------------------------------------|
| 0.1      |      | initial schematic                                                    |
| 0.2      |      | Released schematic, R406=22K, R343=1.2K                              |
| 0.3      |      | Released schematic, BoM Change:<br>Install Y2(Si570) and U7(Si53307) |
|          |      |                                                                      |
|          |      |                                                                      |
|          |      |                                                                      |

| PAGE | DESCRIPTION                     | PAGE | DESCRIPTION                 |
|------|---------------------------------|------|-----------------------------|
| 1    | 01 - Title, Note, Block Diagram | 24   | 24 - INTERFACE - USB3.1     |
| 2    | 02 - Clock Diagram              | 25   | 25 - INTERFACE - USB2.0     |
| 3    | 03 - Power Tree Diagram         | 26   | 26 - INTERFACE - GIGE - 1   |
| 4    | 04 - I2C JTAG Chain Diagram     | 27   | 27 - INTERFACE - GIGE - 2   |
| 5    | 05 - C10GX BANK CSS - Config    | 28   | 28 - SYS MAX10 - CTRL       |
| 6    | 06 - C10GX BANK1C/1D - XCVR     | 29   | 29 - SYS MAX10 - UBII       |
| 7    | 07 - C10GX BANK2K - EMIF        | 30   | 30 - CFG MAX10 - FPP        |
| 8    | 08 - C10GX BANK2J - EMIF        | 31   | 31 - CFG MAX10 - PFL        |
| 9    | 09 - C10GX BANK3A - FMC LVDS    | 32   | 32 - CFG PFL FLASH          |
| 10   | 10 - C10GX BANK3B - FMC LVDS    | 33   | 33 - LED & PB & SW          |
| 11   | 11 - C10GX BANK2A - FPP/GPIO    | 34   | 34 - POWER - INPUT          |
| 12   | 12 - C10GX BANK2L - GPIO        | 35   | 35 - POWER - 12V to 0.9V    |
| 13   | 13 - C10GX POWER                | 36   | 36 - POWER - 12V to 3.3V    |
| 14   | 14 - C10GX PWR Filter           | 37   | 37 - POWER - 12V to 5V      |
| 15   | 15 - C10GX GND                  | 38   | 38 - POWER - 3.3V to 0.95V  |
| 16   | 16 - CLOCK - SI570/Si5332       | 39   | 39 - POWER - 3.3V to 1.5V   |
| 17   | 17 - CLOCK - SI5340             | 40   | 40 - POWER - 3.3V to 1.8V   |
| 18   | 18 - EMIF-DDR3-1                | 41   | 41 - POWER - 3.3V to VADJ   |
| 19   | 19 - EMIF-DDR3-2                | 42   | 42 - POWER - CURRENT SENSE  |
| 20   | 20 - INTERFACE - PCIe           | 43   | 43 - POWER - Fast Discharge |
| 21   | 21 - INTERFACE - SFP+           |      |                             |
| 22   | 22 - INTERFACE - FMC - 1        |      |                             |
| 23   | 23 - INTERFACE - FMC - 2        |      |                             |



Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved.

Title Cyclone® 10 GX Development Kit Board

Size | Decument Number

 Size
 Document Number
 Rev A1

 B
 6XX-44528R
 A1

 Date:
 Sunday, November 19, 2017
 Sheet
 1
 of
 43

\_\_\_\_

3

DDR3

256Mx40

**Buttons** 

Switches

LEDs

EPCQ-L For Config

256Mbit

QSPI Flash For NIOS

SMA CLK

OUT

SMA CLK

IN





### I2C / JTAG Chain Diagram TMP512A EM2130 EM2130 LTC2497 3.3V 0.9V I/V/T-Sense I-Sense (110\_0000) (110\_0110) (001\_0100) (101\_1100) PMBUS @3.3V I2C SYS M<sub>10</sub> Dongle HDR4x1 (101\_0000) CFG M10 HDR2x5 I2C @3.3V For C10GX @3.3V Si5340 Si5332 Si570 C10 JTAG (110\_1010) (111\_0100) (110\_0110) FX2 BUS@3.3V @1.8V C10GX I2C @2.5V 12C@1.8V Level **FPGA USB CFG USB PHY** Shifter CY7C68013 @1.8V PD[3:0](JTAG) SYS M<sub>10</sub> @3.3V SFP+0 10 M10 JTAG (101\_0000) Expander CFG M10 @3.3V $(101 \ 0001)$ (010\_0000) HDR2x5 For SYS M10 Level I2C @3.3V I2C @1.8V Shifter **FMC JTAG** FMC @3.3V SFP+1 10 $(101_0000)$ Expander (101\_0001) (010\_0000) C10GX Level I2C @3.3V 12C **FPGA** Shifter **USB 3.1** Level @3.3V 12C Switch @1.8V Shifter (110\_0111) Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. Title Cyclone® 10 GX Development Kit Board **FMC** @3.3V 'intel' Level 12C DT Card @1.8V Shifter (User Def) Size B 6XX-44528R A1 Friday, November 17, 2017 Sheet

# C10GX BANK CSS - Config



| 0.9V<br>R519<br>1K,DNI       | C10_nIO_PULLUP                 | IQ |
|------------------------------|--------------------------------|----|
| R16 10K<br>R18 10K<br>R20 1K | C10_TDO<br>C10_TMS<br>C10_TRST |    |
| R21 10K                      | C10_TDI<br>C10_TCK             |    |

| IQ | 1.8V |     |               |
|----|------|-----|---------------|
|    | R10  | 10K | C10_nSTATUS   |
|    | R11  | 10K | C10_CONF_DONE |
|    | R12  | 10K | C10_nCONFIG   |
|    | R13  | 10K | C10_CS0n      |
|    | R14  | 10K | C10_AS_D0     |
|    | R15  | 10K | C10_AS_D1     |
|    | R17  | 10K | C10_AS_D2     |
|    | R19  | 10K | C10_AS_D3     |

| Configuration Scheme     | V <sub>CCPGM</sub> (V) | Power-On Reset (POR)<br>Delay | Valid MSEL[20]                        |
|--------------------------|------------------------|-------------------------------|---------------------------------------|
| JTAG-based configuration | =                      | -                             | Use any valid MSEL pin settings below |
| AS (x1 and x4)           | 1.8                    | Fast                          | 010                                   |
|                          |                        | Standard                      | 011                                   |
| PS and                   | 1.2/1.5/1.8            | Fast                          | 000                                   |
| FPP (x8, x16, and x32)   |                        | Standard                      | 001                                   |

Note: MSEL2 is fixed '0', MSEL1 and MSEL0 are '0' when corresponding switch is ON



A1

Sheet

# C10GX BANK1C/1D - XCVR





Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. Title Cyclone® 10 GX Development Kit Board В 6XX-44528R A1 Tuesday, November 14, 2017 Sheet 6 of

## C10GX BANK2K - EMIF



### C10GX BANK2J - EMIF











Intel Corporation, 301, Bibo Rd #888, Shanghal, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. Title Cyclone® 10 GX Development Kit Board

В 6XX-44528R

Tuesday, November 14, 2017

Sheet

A1

of

### C10GX BANK3A - FMC LVDS





FMCA\_CLK\_M2C\_N1 R34 100 FMCA\_CLK\_M2C\_P1

10CX220YF780E5G



Intel Corporation, 301, Bibo Rd #888, Shanghal, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. Title Cyclone® 10 GX Development Kit Board

6XX-44528R Tuesday, November 14, 2017 Sheet of

A1

### C10GX BANK3B - FMC LVDS







Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. Title Cyclone® 10 GX Development Kit Board

В A1 6XX-44528R Tuesday, November 14, 2017 Sheet 10 of

### C10GX BANK2A - FPP/GPIO







Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved.

Title Cyclone® 10 GX Development Kit Board

4 3

#### C10GX BANK2L - GPIO IO 1.8V 10CX220YF780E5G IO BANK 2L, 3V 3 of 15 VCCIO2L\_ VCCIO2L\_2 VCCIO2L 3 K16 VREFB2LN0 IO\_1.8V U58 25 25 25 25 25 25 25 25 USB NXT VCC C10\_QSPI\_D0 DQ0/SI ВЗ C582 DQ1/SO VSS USB D6 C4 D4 USB\_D7 DQ2/W# USB DO DNU6 DQ3 16V USB\_D1 10 2L 41 F18/DIFFIO2L 4N/NOCDR/X4DQSN1 X8DQSN0/CQN0 X16DQ0 X32DQ0 DNU7 C10\_QSPI\_CLK B2 H18 IO\_2L\_40\_F17/DIFFIO2L\_4P/NOCDR/X4DQS1\_X8DQS0/CQ0\_X16DQ0\_X32DQ0 DNU8 USB\_D2 DNU9 D1 × 25 25 USB DIR **DNU10** A4 D5 × DNU11 RESET#/DNU3 25 21 21 21 21 21 VBUS\_DET IO\_2L\_36\_G20/DIFFIO2L\_6P/NOCDR/X4DQ1\_X8DQ0\_X16DQS0/CQ0\_X32DQ0 X A3 X A5 DNU12 E3 × E4 × DNU1 DNU13 SEP SCI SFP SDA DNI 12 DNI 114 SFP INT 0 DNU4 DNU15 E5 X B1 DNU5 DNU16 SFP\_INT\_1 USB\_SCL IO 2L 32 D23/DIFFIO2L 8P/NOCDR/X4DQS2 X8DQ1 X16DQ0 X32DQ0 24 IO 2L 31 F22/DIFFIO2L 9N/NOCDR/X4DQ2 X8DQ1 X16DQ0 X32DQ0 IS25WP256D-RHLE USB SDA 24 R37 \_\_\_\_\_ 33.2 C23 IO\_2L\_26\_F21/RZQ\_2L/DIFFIO2L\_11PNOCDR/X4DQ3\_X8DQ1\_X16DQ0\_X32DQ0 IO\_2L\_26\_G23/CLK\_2L\_1N/DIFFIO2L\_12N/NOCDR/X4DQ3\_X8DQ1\_X16DQ0\_X32DQ0 IO\_2L\_24\_F23/CLK\_2L\_1P/DIFFIO2L\_12PNOCDR/X4DQ3\_X8DQ1\_X16DQ0\_X32DQ0 C10\_REFCLK2n IO\_1.8V 16,17 IO\_2L\_23\_H23/CLK\_2L\_0N/DIFFIO2L\_13N/NOCDR/X4DQ4\_X8DQ2\_X16DQ1\_X32DQ0 C10 CLK50M C10\_QSPI\_RESETn R509 USB\_PWEN USB\_RESETn C10 QSPI CSn R510 10K CLK\_OUT R504 33.2 J22 C10\_QSPI\_D0 21 SFP SCL 1 SFP SDA K19 IO\_2L\_15\_K20/DIFFIO2L\_17N/NOCDR/X4DQ5\_X8DQ2\_X16DQ1\_X32DQC USB\_SW\_INTn\_1.8V USB\_ID\_1.8V | IO\_2L\_14\_K19/DIFFIO2L\_17P/NOCDR/X4DQ5\_X8DQ2\_X16DQ1\_X32DQ0 | IO\_2L\_13\_K22/DIFFIO2L\_18N/NOCDR/X4DQ5\_X8DQ2\_X16DQ5N1/CQN1\_X32DQ0 PCIE WAKEN D18 IO\_2L\_12\_K23/DIFFIO2L\_18P/NOCDR/X4DQ5\_X8DQ2\_X16DQS1/CQ1\_X32DQ0 PCIE\_SMBCLE PCIE SMBDAT IO 2L 11 D18/DIFFIO2L 19N/NOCDR/X4DQ6 X8DQ3 X16DQ1 X32DQ0 | D\_2L 11 D18/DIFFIO2L 19N/NOCDR/X4DQ6 X8DQ3 X16DQ1 X32DQ0 | D12L 10\_D19/DIFFIO2L=9P/NOCDR/X4DQ6 X8DQ3 X16DQ1 X32DQ0 | D2L 9 E17/DIFFIO2L 20N/NOCDR/X4DQSN6 X8DQ3 X16DQ1 X32DQ0 | D2L 8 E16/DIFFIO2L 20P/NOCDR/X4DQSN6 X8DQ3 X16DQ1 X10DQ0 X10DQ0 | D2L 8 E16/DIFFIO2L 20P/NOCDR/X4DQ0 X10DQ0 X10DQ0 X10DQ0 X10DQ0 X10DQ0 X10DQ0 X10DQ0 X10DQ0 ETH\_RESETn\_C10 ETH\_INTn\_C10 ETH MDIO C10 4 C10\_QSPI\_CLK IO 2L 7 F19/DIFFIO2L 21N/NOCDR/X4DQ6 X8DQ3 X16DQ1 X32DQ0 ETH\_MDC\_C10≪ D17 IO\_2L\_2\_C17/DIFFIO2L\_23P/NOCDR/X4DQ7\_X8DQ3\_X16DQ1\_X32DQ0 IO\_1.8V 10CX220YF780E5G C584 C585 0.1uF 0.1uF 4.7uF 16V 6.3V 16V CLK OUT LTI-SASF546-P26-X1 R50 C10 REFCLK2p C10\_REFCLK2n 100,DNI Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. Fitte Cyclone® 10 GX Development Kit Board В A1 6XX-44528R Tuesday, November 14, 2017 Sheet of





### C10GX GND









Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved.

Title Cyclone® 10 GX Development Kit Board

4 3

#### CLOCK - SI570/Si5332 SI570\_2.5V FR9 I2C Address = "110 0110" Freq=644.53125MHz PN=570FAA000759DG C163 C164 220ohm 0.1uF 4.7uF 16V 6.3V 4.7uF SI570\_2.5V ≱ NC VCC SI570\_OE C165 0.1uF R56 OE GND nOUT OUT C166 0.1uF CLK I2C SCL 2.5V CLK I2C SDA 2.5V SDA SCL U7 Si570 C167 0.1uF CLKIN0\_P SFP REFCLKn CLKINO N Q0n C168 0.1uF LTI-SASF546-P26-X1 S<u>I57</u>0\_2.5V 0.1uF,DNI C170 0.1uF CLKIN1 P CLKIN1\_N C171 0.1uF EXT\_REF1n R611 C172 FB10 SI570\_2.5V CLKBUF SEL IO\_1.8V R60 10K CLK\_SEL VDD C173 C174 220ohm R612 S<u>I57</u>0\_2.5V CLKBUF\_SEL 4.7K VDDO 0.1uF LTI-SASF546-P26-X1 1 OuF IO 1.8V 25V FB25 16V GND1 TDA02H0SB1 SFOUT0 GND2 SFOUT1 EPAD 220ohm,DNI Si53307-B-GM FB11 SI570\_2.5V EXT REF P C546 0.1uF C175 C176 220ohm IO\_1.8V U9 EXT\_REF\_N 0.1uF C547 0.1uF 1.0uF CLK I2C SCL 2.5V 16V 25V B0 B1 CLK\_I2C\_SDA IO\_1.8V SI570 2.5V OE IO\_1.8V VCCA VCCB 1.0uF 25V <u>C</u>182 C183 \_\_\_C641 C642 0.1uF FXMA2102UMX IO\_1.8V 0.1uF 16V 4.7uF 6.3V 4.7uF \_\_\_\_6.3V I2C Address = "110\_1010" PN=Si5332AC08493-GM2 25V 1 VDD\_DIG VDDO0 14 OUT0 13 OUT0B SFP REFCLKD C646 0.1uF,DNI VDDA 156.25MHz LVDS VDD\_XTAL 0.1uF.DNI VDD01 SCLK 12 SUSB\_REFCLKp OUT1 OUT1B 10 19 INPUT1 20 INPUT2 31 INPUT3 32 INPUT4 36 INPUT5 37 INPUT6 INPUT7 C649 0.1uF SUSB\_REFCLKn R613 0,DNI R614 0,DNI VDDO2 22 21 × 24 × 23 × IO\_1.8V SI5340 INSEL0 OUT2 OUT2B C652 C650 C651 C653 SI5340\_INSEL1 SI5340\_RSTn SI5340\_INTn OUT3 1.0uF 1.0uF 1.0uF 1.0uF OUT3B 25V 25V 25V 25V VDDO3 OUT4 EXT\_REF\_P REFCLK\_EMIF\_P REFCLK\_EMIF\_N 8,17 8,17 21.186MHz LVDS CLKIN 2 OUT4 26 OUT4B 30 R617\_\_\_\_\_49.9 CLKIN\_2B C654[ 0.1uF OUT5 OUT5B 29 × CLKIN 3 CLKIN\_3B EXT\_REF\_N VDDO4 11,17 125MHz LVDS Y8 OUT6 OUT6B XIN/CLK1 25.00MHz XOUT Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. VDD05 C10\_REFCLK2p C10\_REFCLK2n 12,17 12,17 100MHz, LVCMOS OUT7 OUT7B Title Cyclone® 10 GX Development Kit Board GNDPAD Si5332A-C-GM2R Size B 6XX-44528R A1 Friday, November 17, 2017 Sheet 16 of

#### **CLOCK - SI5340** IO\_1.8V FB12 SI570\_2.5V FB24 IO\_1.8V C185 220ohm C187 \_\_\_C188 C186 SI5340 INTn 220ohm 4.7uh 6.3V 4.7uF 4.7uF 1.0uF 1.0uF 6.3V 25V 25V 3.3V Use Default VCCTO=1.8V IO\_1.8V I2C Address = "111\_0100" SI5340\_RSTn FB13 SI5340\_I2CSEL U10 3<u>.3V</u> C189 220ohm,DNI CLK\_I2C\_SDA C609 C610 C611 C612 C195 C196 FB14 1.0uF 25V VDD VDDO0 VDDO1 32 26 39 40 1.0uF 25V 1.0uF 25V CLK\_I2C\_SCL 23 29 1.0uF 25V 1.0uF 25V 4.7uF VDD 6.3V VDDS VDD01 C190 220ohm C197 C198 SI5340\_A0 R72 1K 8 VDD VDDA 4.7uF 1.0uF 1.0uF 6.3V SI5340 A1 25V 25V 9 VDDA 0,DNI 0,DNI >REFCLK\_EMIF\_P >REFCLK\_EMIF\_N 8,16 233.25MHz LVDS OUT0 OUT0B 13 SDA\_SDIO 14 SCLK 15 A1\_SDO A0\_CSB R541 SI5340\_OEN CLK\_I2C\_SDA CLK\_I2C\_SCL 16,30 16.30 6,16 6,16 OUT1 125MHz LVDS C200 0.1uF,DNI 12 I2C SEL OEB IO\_1.8V 37 IN\_SEL0 17 RSTB R77 \\ 10K C10\_REFCLK1p R627 0,DNI R78 10K SI5340\_RSTn C10\_REFCLK1n 11,16 EXT REF1p 43 44 10 1N0 1N0 1N0 1N0 1N0 C613 0.1uF R543 49.9 R628 0,DNI R629 0,DNI 10 IN1 N 10 IN1 N 11 IN2 N 11 IN2 N C10\_REFCLK2p 12,16 12,16 OUT3 SI5340\_INSEL1 EXT REF1n OUT3B TDA02H0SB1 41 FBIN FBIN N INTRB 27 28 X ≫SI5340\_INTn 6 XA 7 XB LOS\_XAXB \_\_\_\_\_Y3 R79 390 3.3V X2 RED LED SI570 2.5V 48.00MHz 45 ePAD RSVD U8 Si5340A-A-GM,DNI 9 10 VIN1 POK C178 C177 VIN2 4.7uF 4.7uF 6.3V VOUT1 IO\_1.8V C179 S R64 C180 C181 VOUT2 FB16 2.61K 82pF 4.7uF 4.7uF 50V 6.3V 6.3V 220ohm 19,28,39,40,41 EN GROUP4 EN VFB R83 4.7K EN VCC C207 R66 R84 33.2 4.7uF GND OUT >C10 CLK50M 4./uF 6.3V 50.0MHz EPAD 649 SS GND 10nF 50V EY1501DI-ADJ 3.3V\_STB U11 FB15 VDD R81 33.2 R82 33.2 >CFG\_M10\_CLK >SYS\_M10\_CLK R80 VV 220ohm 4.7K OE CLKr C205 C206 Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. 4.7uF 0.1uF GND NC 6.3V 16V Title Cyclone® 10 GX Development Kit Board ÷ 510MCA50M0000AAGR Size B 6XX-44528R A1 Tuesday, November 14, 2017 Sheet





### INTERFACE - PCIe PCIE\_PRSNT2n\_x1 PRSNTn PCIE\_12V PCIE\_12V PRSNT1 N A1 A2 +12V A3 +12V A3 +12V A3 H A2 H A2 H A3 H A4 H A6 H A6 H A6 H A6 H A7 PRSNTn B1 +12V B3 +12V +12V B4 GND B6 GND SMCLK PCIE\_3.3V PCIE\_SMBCLK\_HOST PCIE\_3.3V U17 R117 20K B7 SMDAT GND B8 GND +3\_3V B10 JTAG TRSTN +3\_3VAUX >PCIE\_PERSTn 11 PCIE\_WAKEn\_HOST R118 0,DNI B11 +3\_3v/... WAKE\_N R657 33.2 >>PCIE PERSTn HOST C270 0.1uF 16V GND B12 RSVD1 B13 GND B14 PETOP B16 PETON B17 B18 PRSNTO PCIE\_PERSTn\_HOST1 R658 33.2 GND REFCLK+ REFCLK-GND A16 PCIE\_WAKEn\_HOST >PCIE\_WAKEn 12 PCIE\_RXN0 < PER0P PCIE PRSNT2n x1 PER0N GND B18 PRSNT2\_N\_X1 GND A18 B19 PET1P B20 PET1N B21 GND B23 GND B23 GND B24 PET2P B25 GND B26 GND B27 GND B27 GND B27 GND B27 GND SN74AUP2G17DCK RSVD2 A20 × GND A21 PER1P A22 PCIE\_RXP1 & PCIE\_RXN1 & C273 0.1uF 16V C274 0.1uF 16V PER1P PER1N A23 GND A25 PER2P A26 PER2N A27 GND A28 GND A20 PCIE RXP2 PCIE\_RXN2 C275 0.1uF 16V 3.3V IO\_1.8V PCIE\_TXP2 PCIE\_TXN2 B26 GND B27 PET3P B28 PET3N GND S30 RSVD3 B31 RSVD3 PCIE\_RXP3 ( PCIE\_RXN3 ( GND A29 PER3P A30 PER3N A31 C277 0.1uF 16V C278 0.1uF 16V R120 R121 R122 > R123 PCIE\_PRSNT2n\_x4 - 20K → 20K 4.7K > 4.7K GND RSVD4 A31 B32 PNG. PRSNT2\_N\_X4 U18 PCIE\_SMBCLK\_HOST PCIE\_SMBDAT\_HOST PCIE\_Bracket\_X4 PCIE\_SMBCLK A1 > PCIE\_SMBDAT 3.3V OE PCIe Bracket Holes Board Holes VCCB VCCA SCREW1 SCREW2 GND C279 C280 FXMA2102UMX 0.1uF 0.1uF 1 MT2 MT4 1 € \_16V SCREW SCREW BKT1 PCB1 PCle Bracket C615 1000pF C616 1000pF Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. 1000V 1000V Title Cyclone® 10 GX Development Kit Board Size B 6XX-44528R A1 Friday, November 17, 2017 Sheet 20 of





#### INTERFACE - FMC - 2 3.3V J7E VIO ADJ VREF FMC J7D D32 F39 R153 FMC\_DP\_C2M\_P0 FMC\_DP\_C2M\_N0 FMC\_DP\_C2M\_P1 >FMC\_DP\_M2C\_P0 FMC\_DP\_M2C\_N0 >FMC\_DP\_M2C\_P1 >FMC\_DP\_M2C\_N1 3P3VAUX VADJ DP0 M2C P VADJ A22 DP0\_C2M\_N A23 DP1\_C2M\_P A26 DP1\_C2M\_P DP2\_C2M\_P DP0\_C2M\_N DP0\_M2C\_N D40 C39 D36 R154 DP1\_M2C\_P DP1\_M2C\_N DP2\_M2C\_P 3P3V VAD.I C298 C299 3P3V 3P3V VAD.J A6 FMC\_DP\_M2C\_P2 FMC\_DP\_M2C\_N2 FMC\_DP\_M2C\_N2 FMC\_DP\_M2C\_N3 FMC\_DP\_M2C\_N3 FMC\_DP\_M2C\_P4 D38 VREF FMC 0.1uF 0.1uF A27 DP2 C2M N A30 DP3 C2M P DP3 C2M P DP3 C2M N DP4 C2M P DP4 C2M N DP2\_M2C\_N A10 FMC\_DP\_C2M\_N2 FMC\_DP\_C2M\_P3 3P3V VIO B M2C 12V J39 1K 16V 16V VIO\_B\_M2C DP3\_M2C\_N A10 DP3\_M2C\_N A11 FMC\_DP\_C2M\_N3 FMC\_DP\_C2M\_P4 C35 DP3\_M2C\_P A14 DP4\_M2C\_P A15 H1 × R155 0,DNI 12P0V VREF B M2C C37 FMC\_DP\_C2M\_N4 FMC\_DP\_M2C\_N4 12P0V VREF\_A\_M2C DP4\_M2C\_N A38 DP5\_C2M\_P B36 DP5\_C2M\_N DP5 M2C P DP5\_M2C\_N A19 B16 FMC\_PG\_C2M FMC\_PG\_M2C D1 B36 DP5 C2M N B37 DP6 C2M P B32 DP7 C2M P B33 DP7 C2M P B28 DP7 C2M N B29 DP8 C2M N B24 DP8 C2M N B24 DP9 C2M N B25 DP9 C2M N DP5\_MZC\_N DP6\_M2C\_P DP6\_M2C\_N DP7\_M2C\_P DP7\_M2C\_N B13 × DP7\_M2C\_N B8 × PG C2M PG M2C 28 FMC\_PRSNT 《 PRSNT\_M2C\_L D34 FMC\_TRST DP7\_M2C\_P DP7\_M2C\_N B8 TRST FMC\_SDA\_3.3V 28 28 DP8\_M2C\_P B9 FMC\_TMS FMC\_TDO FMC\_TDI TMS FMC SCL 3.3V C30 DP8\_M2C\_r DP8\_M2C\_N B4 × DP9\_M2C\_P B5 × SCL TDO TDI CLK2\_BIDIR\_P CLK2\_BIDIR\_N DP9\_C2M\_N DP9\_M2C\_N × K5 TCK J2 CLK2\_BIDIR\_N CLK3\_BIDIR\_PCLK0\_M2C\_P C595 0.1uF 16V FMC\_GBTCLK\_M2C\_P0 FMC\_GBTCLK\_M2C\_N0 FMCA\_CLK\_M2C\_P0 FMCA\_CLK\_M2C\_N0 10 10 GBTCLK0\_M2C\_P GBTCLK0\_M2C\_N GBTCLK1\_M2C\_P GBTCLK1\_M2C\_N CLK3\_BIDIR\_NCLK0\_M2C\_N CLK1\_M2C\_P FMCA CLK M2C P1 × B1 G3 CLK\_DIR CLK1\_M2C\_N XCVR input reference clock requires AC C34 B40 × ASP-134486-01 coupled, so capacitors are used here in case the FMC card doesn't have the AC coupling GAN RES0 D35 GA1 ASP-134486-01 VIO\_ADJ VIO\_ADJ 3.3V R524 R525 R158 R159 R160 R161 > 4.7K > 4.7K > 4.7K > 4.7K > 4.7K > 4.7K U59 U24 FMC\_PRSNT FMC\_SCL\_3.3V FMC\_SDA\_3.3V A0 A1 >FMC\_PRSN\_1V8 A0 FMC\_SCL 10K FMC\_RSV A1 <u>3.3</u>V 3.3V 1K R165 OE OE FMC\_TMS VCCA GND VCCB VCCB VCCA GND C597 C300 C301 C598 FXMA2102UMX FXMA2102UMX FMC\_RSV 0.1uF 0.1uF 0.1uF U.1∟ 16V J.1u 16V 0.1uF 16V FMC\_TCK R167\_\_\_\_1K







#### INTERFACE - GIGE - 1 ETH 2.5V GTX\_CLK 4 IO 1.8V COMA ETH\_RESETn RESET\_N TX\_CLK TX\_EN TX ER 65 64 63 ETH\_2.5V CONFIG0 R226 R227 R228 R229 CONFIG1 TXD0 > 4.7K > 4.7K > 4.7K > 4.7K 61 CONFIG2 CONFIG3 TXD1 TXD2 U34 RJ1 ETH\_2.5V CONFIG4 TXD3 ETH\_MDC ETH\_LED\_10 ETH\_LED\_RX ETH\_MDC\_C10 12 ETH\_MDIO\_C10 12 CONFIG5 TXD4 B0 A0 58 CONFIG6 VCC В1 12 TXD5 A1 ETH\_MDI0\_P TYD6 ETH\_2.5V TD0\_P ETH\_MDI0\_N ETH\_MDI1\_P MDI0 P TXD7 OE 31 MDI0\_F 33 MDI0\_N MDI1\_P MDI1\_N MDI2\_P RXCLK 2 X VCCB VCCA ETH\_MDI1\_N TD1\_P GND C322 C323 RX\_ER ETH\_MDI2\_N ETH\_MDI3\_P 41 MDI2\_P MDI2\_N FXMA2102UMX RXD0 RXD1 RXD1 RXD2 PXD2 PXD2 PXD2 RXD2 0.1uF 0.1uF J.1€ 16V 42 MDI3\_P MDI3\_N TD2\_P TD2\_N ETH MDI3 N RXD2 RXD3 RXD4 RXD5 RXD5 RXD6 RXD7 RXD7 RXD7 GND GND GND MDIO ETH\_MDC ETH\_INTn 25 MDIO MDC INT\_N × 38 HSDAC\_P \_\_\_ CRS 84 X HFJ11-1G02E 30 × 56 R231 4.99K RSET COL ETH\_2.5V IO\_1.8V - S\_CLK\_P S\_CLK\_N S\_IN\_P S\_IN\_N S\_OUT\_P - S\_OUT\_N SEL\_FREQ × 22 125CLK ETH 25MHz SGMII\_TXN XTAL1 R232 R233 R234 R235 SGMII\_RXP XTAL2 4.7K > 4.7K 4.7K > 4.7K S\_OUT\_N VSSC 47 49 TRST TCK TDI TDO TDO U35 LED\_TX 68 69 FD FX 70 R236 TRST\_N ETH LED RX ≫ETH\_INTn\_C10 12 \_\_ETH\_RESETn\_C10 A0 LED DUPLEX ETH\_LED\_1000 ETH\_LED\_100 LED LINK1000 ETH\_2.5V 1K R237 OE TMS LED LINK100 ETH\_LED\_10 LED\_LINK10 VCCA GND VCCB 88E1111-B2-NDC2C000 C327 C326 FXMA2102UMX 0.1uF 0.1uF 16V \_\_\_\_\_\_0.1u. \_\_\_\_\_16V ETH 2.5V ETH\_2.5V ETH\_MDI0\_P ETH\_MDI0\_N ETH\_MDI1\_P 49.9 C328 10nF 50V ETH\_2.5V ETH\_LED\_TX D8 M GREEN LED R239 49.9 R240 R241 49.9 C329 R242 49.9 C330 R244 49.9 C330 R245 49.9 C331 10nF 50V R490 EN VCC GREEN LED ETH\_MDI2\_N ETH\_MDI3\_P 10nF 50V ETH\_25MHz GND OUT ETH\_LED\_1000 D10 M GREEN LED R246 25.00MHz 10nF 50V GREEN LED R249 220 R248 49.9 ETH\_LED\_10 D12 CREEN LED R250 Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. Title Cyclone® 10 GX Development Kit Board Document Number Size B 6XX-44528R A1 Tuesday, November 14, 2017 Sheet 26 of











#### CFG PFL FLASH U42 U43 FLASH FLASH E3 H3 E4 H4 31,32 31,32 31,32 31,32 31,32 31,32 31,32 PFL\_A0 PFL\_A1 PFL\_A2 PFL\_A3 PFL\_A4 PFL\_A5 PFL\_A6 31,32 31,32 31,32 D0 D1 D2 D3 D4 D5 D6 D7 D0 D1 D2 D3 D4 D5 D6 D7 31 31 31 31 31 31 31 31 31 31 31 31 31 31 E4 PFL\_A1 PFL\_A2 PFL\_A3 PFL\_A5 PFL\_A6 PFL\_A7 PFL\_A8 PFL\_A9 PFL\_A10 PFL\_D1 PFL\_D2 PFL\_D3 PFL\_D4 PFL\_D5 PFL\_D6 PFL\_D7 PFL\_D10 PFL\_D20 PFL\_D21 31,32 31,32 31,32 H6 31,32 31,32 31,32 PFL\_A7 PFL\_A8 PFL\_A9 PFL\_A10 PFL\_A11 31,32 31,32 31,32 31 31 F3 PFL\_D8 PFL\_D9 PFL\_D10 PFL\_D11 PFL\_D12 PFL\_D13 PFL\_D14 PFL\_D15 D8 G3 D9 F4 31 31 31 31 31 31 31 31 PFL D24 31 D8 D9 31,32 31,32 31,32 31,32 PFL\_D25 PFL\_D26 PFL\_D27 31 31 31 31 31,32 31,32 D10 G4 D11 F5 D12 G6 D13 F6 D10 D11 D12 D13 G4 F5 G6 F6 G7 PFL\_A12 PFL\_A13 31,32 31,32 PFL\_A12 PFL\_A13 31,32 31,32 31,32 31,32 31,32 31,32 PFL\_A14 PFL\_A15 PFL\_A16 PFL\_A17 PFL\_A18 PFL\_A14 PFL\_A15 PFL\_A16 PFL\_A17 PFL\_A18 31 31 31 31,32 PFL D29 31,32 31,32 31,32 31,32 D14 D14 >PFL\_D31 D15/A-1 D15/A-1 A4 A4 RY/BY# >>PFL\_RDY1 RY/BY# >>PFL\_RDY2 PFL\_A19 31,32 PFL\_A19 G5 PFL\_A19 PFL\_A20 PFL\_A21 PFL\_A22 PFL\_A23 PFL\_A24 PFL\_A25 PFL\_A19 PFL\_A20 PFL\_A21 PFL\_A22 PFL\_A23 PFL\_A24 PFL\_A25 PFL\_A26 31,32 31,32 31,32 31,32 VCC1 31,32 31,32 VCC1 3.3V\_STB 3.3V\_STB D8 F1 VCCQ1 31,32 31,32 VCCQ1 VCCQ2 VCCQ2 G8 A24 B1 A25(512M) 31,32 31,32 31,32 31,32 31,32 A24 E8 H2 G8 A24 B1 A25(512M) GND1 GND2 GND1 GND2 H2 H7 31,32 A26(1G) A26(1G) GND3 GND3 B5 RESET# G2 CE# A5 OE# F7 WE# B4 WP# B5 C RESET# G2 C CE# A5 C OE# F7 WE# B4 C WP# Α1 Α1 NC1 NC2 NC3 NC7 NC8 RFU1 31,32 31,32 31,32 31,32 NC1 NC2 NC3 NC7 NC8 RFU1 RFU2 31,32 31,32 31,32 PFL\_RSTn PFL\_CEn A1 X A8 X D1 X H1 X H8 X C1 X E1 X G1 X PFL\_RSTr PFL\_CEn PFL\_OEn PFL WEr 31,32 3.3V\_STB 3.3V\_STB R316 4.7K R318 4.7K R317 4.7K R319 4.7K RFU2 RFU3 RFU3 MT28EW01GABA1LPC-0SIT MT28EW01GABA1LPC-0SIT 3.3V\_STB 3.3V\_STB PFL\_CEn R320 4.7K PFL\_OEn R321 C420 C421 C422 C423 C424 C425 PFL\_WEn R322 4.7uF 0.1uF 0.1uF 16V 0.1uF 16V 0.1uF 4.7uF PFL\_RDY1 R323, 6.3V 16V 16V 6.3V PFL\_RDY2 R324 PFL\_RSTn R325 4.7K Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. Title Cyclone® 10 GX Development Kit Board Document Number Size B 6XX-44528R A1 Tuesday, November 14, 2017 Sheet 32 of







#### POWER - 12V to 3.3V 3.3V 3.3V\_STB POK 3.3V R385 4.7K C464 C465 C466 C467 C468 C469 C470 C471 C472 C473 100uF 100uF 330uF 100uF 6.3V 6.3V 6.3V 6.3V 6.3V 6.3V 6.3V 6.3V 6.3V 1.0uF 25V VOUT 80 79 VOUT 2 VOUT R388 R387 VOUT REGH\_VCCSEN 0 0 4 VOUT VCCSEN REGH\_3.3V R391 10K,DNI 6 RTUNE 7 VINSEN NC76 NC75 PMBus Address = "110\_0000" 8 ADDR1 R393 0 R394 4.7K,DNI NC74 AGND\_H NC73 9 PWM C474 VSENN R395 11 SYNC PGOOD VSENP POK\_3.3V 1.0nF,DNI 1K POK\_3.3V EN\_GROUP1 AGND\_PAD 50V 28,35 CONTROL ĀĠND 13 CONTROL SMBALERT SDA R396 3.3V PMB ALERT DGND AGND\_H NC68 U50 PMB\_SCL 31.34.35.42 SCL NC67 REGH\_VCC 16 SCL VDD33 EM2130 5V 177 VDD32 18 PVIN 19 PVIN 20 PVIN 21 PVIN 22 PVIN 22 PVIN 23 PGND 25 PGND 26 PGND 27 PGND 28 PGND 29 PGND 29 PGND 20 PGND 21 PGND 21 PGND 22 PGND 23 PGND 26 PGND 27 PGND 28 PGND 29 PGND 20 PGND 20 PGND 20 PGND 21 PGND 22 PGND 23 PGND 26 PGND 27 PGND 28 PGND 29 PGND 20 PGND 2 VCC REGH\_3.3V EM2130H01QI C670 C671 PVCC 103 PVIN PAD 22uF 12V 22uF C475 PVIN 6.3V 6.3V 6.3V PVIN PVIN 2.2uF 10V PVIN 60 59 58 57 56 55 54 53 52 51 C476 C477 C478 C479 C480 C481 PGND PGND PGND 22uF 22uF 22uF 25V 25V 25V 22uF 10uF 25V 25V 25V PGND **PGND** EM2130\_5V FB22 PGND PGND REGH VCC 1<u>2V</u> PGND 220ohm 104 PGND PAD PGND R397 **PGND** 10K C482 R398 C483 < 11K REGH\_VCCSEN 0.1uF 2.2uF 16V 10V REGH VINSEN R400 C484 AGND\_H 3.3K R401 C485 1.0nF,DNI 50V 1.0nF,DNI AGND\_H AGND\_H AGND\_H 3.3V\_STB C678 C673 C674 C675 C676 C677 C679 C680 C681 C682 U62 3.3V for Sys Control MAX10 1<u>2V</u> ER3110DI 22uF 22uF 22uF C620 0.1uF 3.3V\_STB 6.3V PVIN BOOT R549 4.7K EN AVINO SW 22uH COMP C621 R552 C622 C623 C624 C625 C626 PGND GND(par SYNC FB R550 R609 90.9K FSW SS 0.1uF 22uF 27pF 50V 22uF C627 100K POK 6.3V 6.3V 16V 6.3V 6.3V 22uF 25V C628 R553 Intel Corporation, 301, Bibo Rd #888, Shanghai, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. 1.0uF 133k,DNI R555 C629 C630 25V R554 10K AVINO\_1 Title Cyclone® 10 GX Development Kit Board 470pF 4700pF 50V 25V 20K Size B 6XX-44528R A1 ÷ Tuesday, November 14, 2017 Sheet 36 of

### POWER - 12V to 5V



GND of input/output filter and PGND shall be connected to GND layer directly, while all signal GND and AGND shall be connected together and then go to a single via away from the PGND area



GND of input/output filter and FGND shall be connected to GND layer directly, while all signal GND and AGND shall be connected together and then go to a single via away from the PGND area







### POWER - 3.3V to 1.8V U55 3.3V\_STB EN6337QI C519 C520 POK 22uF 6.3V = 6.3V 1<u>.8V</u> C10\_1.8V 20 PVIN 21 PVIN VOUT VOUT R440 0.002 VOUT VOUT VOUT PVIN C521 \_\_\_\_C522 C523 R443 47uF 10V 28 EN\_GROUP3 ENA 47uF 10V VOUT 15pF 50V 200K R442 33 AVIN VFB SS $SS \rightarrow 22nF * 80kOhm = 1.76msec +/-25%$ R445 R444 0 SYNC/LLM **PGND** LLM -> Forced PWM mode PGND 49.9K,DNI RLLM PGND RLLM -> 0.3A to enter LLM 143K PGND PGND PGND PGND 3<u>.3V</u> AGND R447 C10\_1.8V SENSE PAD V7 2 SNS RSNS >V1\_8\_SENSEN 560.DNI 1.8V SENSE\_PAD\_V8 SNS RSNS >V1\_8\_SENSEP 3.3V\_STB 3.3V U60 EN6337QI C601 POK ≫POK\_1.8VIO 22uF 6.3V 19 20 21 1.8VIO IO\_1.8V VOUT VOUT VOUT PVIN PVIN PVIN R530 0.010 VOUT C603 C604 C605 VOUT 27 R533 17.19.28.39.41 EN\_GROUP4 ENA 47uF 10V 47uF 15pF 50V 200K VOUT 3<u>.3</u>V 10V 33 AVIN VFB $SS \rightarrow 22nF * 80kOhm = 1.76msec +/-25%$ R536 26 SYNC/LLM PGND PGND LLM -> Forced PWM mode R537 49.9K,DNI 29 RLLM PGND RLLM -> 0.3A to enter LLM 143K PGND PGND PGND 3<u>.3</u>V AGND R538 IO\_1.8V SENSE PAD V15 2 SNS RSNS >>IO1\_8\_SENSEN 560.DNI Intel Corporation, 301, Bibo Rd #888, Shanghal, China, 201203 Copyright (c) 2017, Intel Corporation. All Rights Reserved. 1.8VIO SENSE\_PAD V16 Title Cyclone® 10 GX Development Kit Board SNS RSNS >>IO1\_8\_SENSEP Size B 6XX-44528R A1 Tuesday, November 14, 2017 Sheet



# POWER - CURRENT SENSE





