# Py2HWSW

Python framework for embedded hardware/software codesign

January 27, 2025







## **Document Version History**

| Version     | Date                                         | Person | Changes from previous version |
|-------------|----------------------------------------------|--------|-------------------------------|
| May/30/2022 | Document released with product version 0.81. |        |                               |







## **Contents**

| 1 | Intro | oduction                                        | 1  |
|---|-------|-------------------------------------------------|----|
|   | 1.1   | What Is Py2HWSW?                                | 1  |
|   | 1.2   | What Is Py2HWSW For?                            | 1  |
|   | 1.3   | What Problem Does Py2HWSW Solve?                | 1  |
|   | 1.4   | What Design Principles Underlie Py2HWSW?        | 2  |
|   | 1.5   | How Does Py2HWSW Accomplish Its Goals?          | 2  |
| 2 | Gett  | ting Started                                    | 3  |
|   | 2.1   | Setup Directory                                 | 3  |
|   | 2.2   | Create An AND Gate Core: iob_and                | 4  |
|   | 2.3   | Setup And Build                                 | 5  |
| 3 | How   | v It Works                                      | 6  |
|   | 3.1   | Setup Flow Chart                                | 6  |
|   | 3.2   | Block hierarchy                                 | 8  |
|   | 3.3   | Standard Interfaces                             | 8  |
|   | 3.4   | Main launch script: py2hwsw.py                  | 9  |
|   | 3.5   | Main class for core representation: iob_core.py | 9  |
|   | 3.6   | Configuration class: iob_conf.py                | 11 |
|   | 3.7   | Signal class: iob_signal.py                     | 13 |
|   | 3.8   | Wire class: iob_wire.py                         | 14 |
|   | 3.9   | Port class: iob_port.py                         | 15 |
|   | 3.10  | Special cases                                   | 16 |



## **List of Tables**



## **List of Figures**

| 1 | High-Level Flow Chart of Py2HWSW Setup Procedure | 7 |
|---|--------------------------------------------------|---|
| 2 | Block Hierarchy of a Pv2HWSW Project             | 8 |







## 1 Introduction

Open-source Python framework for managing files, automating project flows of embedded hardware/software codesign projects, and partially generating Verilog hardware components. The framework simplifies the project structure, addresses challenges in Hardware Design Languages like Verilog and VHDL, and automates emulation, simulation, FPGA, and ASIC flows. The proposed Verilog generator offers flexibility, user control, and ease of use, producing human-readable code compatible across FPGAs and ASICs.

## 1.1 What Is Py2HWSW?

In the rapidly evolving landscape of hardware design, the need for efficient and flexible tools is paramount. Enter py2hwsw, a powerful tool designed to streamline the process of generating Verilog cores from high-level descriptions provided in Python or JSON dictionaries. With py2hwsw, engineers can easily translate their design specifications into functional hardware components, significantly reducing development time and complexity.

## 1.2 What Is Py2HWSW For?

Py2HWSW is designed to do the following:

- Core Generation: Generates Verilog cores from descriptions in Python or JSON dictionaries.
- Framework Compatibility: Integrates seamlessly with existing Verilog cores and frameworks.
- High-Level Configuration: Allows configuration of cores via high-level Python parameters.
- **Automated Resources**: Produces scripts and Makefiles for deployment in various FPGAs, simulators, and synthesis tools, along with documentation.
- Readable Code: Generates legible Verilog code with comments for better understanding and maintenance.

## 1.3 What Problem Does Py2HWSW Solve?

Py2hwsw addresses several key challenges in the hardware design process:

- Complexity of Verilog Coding: Writing Verilog code can be intricate and error-prone, especially for those who may not be deeply familiar with hardware description languages. Py2hwsw simplifies this by allowing designers to specify their hardware requirements using high-level Python or JSON dictionaries, reducing the need for extensive Verilog knowledge.
- Integration of Existing Designs: Many projects involve legacy Verilog cores that need to be integrated with new designs. Py2hwsw facilitates this integration, enabling users to leverage existing components while still benefiting from the tool's advanced features.
- Configuration Challenges: Customizing hardware components often requires deep dives into low-level code. Py2hwsw allows for high-level configuration through Python parameters, making it easier for designers to adjust their designs without getting bogged down in the details of Verilog.



- Resource Generation: The process of preparing scripts and Makefiles for various deployment environments can be tedious and time-consuming. Py2hwsw automates this process, providing users with the necessary resources to run their designs on different FPGAs, simulators, and synthesis tools.
- Code Readability and Maintenance: Maintaining and debugging hardware designs can be challenging, especially when the code is not well-documented. Py2hwsw generates legible Verilog code with comments, enhancing readability and making it easier for teams to collaborate and maintain their designs over time.

In summary, Py2hwsw streamlines the hardware design workflow, making it more accessible, efficient, and manageable for engineers and designers.

## 1.4 What Design Principles Underlie Py2HWSW?

Py2HWSW works by:

- Standard Py2HWSW syntax: Use a standard Py2HWSW syntax ?? to describe each core.
- Support Python dictionaries and JSON files: Supports Python dictionaries to generate dynamic cores based on python parameters. And supports JSON files to describe fixed cores and for compatibily with cores generated by external tools.
- Support custom verilog snippets: Each core may include custom verilog snippets for any edge-case which cannot be described using Py2HWSW syntax.
- Internal Object-Oriented structure: Py2HWSW converts core descriptions into its internal object-oriented system, creating high-level abstractions of Verilog building blocks.

## 1.5 How Does Py2HWSW Accomplish Its Goals?

Py2HWSW does this by:

- Two-Step Development Process: The core development is divided into two distinct phases: the setup phase and the build phase. During the setup phase, Verilog source files are generated based on high-level descriptions provided in Python or JSON format. The build phase then utilizes these Verilog sources to produce the necessary FPGA bitstreams, netlists, and other deployment files.
- Independent Setup Folders: Each core is organized within its own independent setup folder, containing high-level description files and, if needed, low-level files as well.
- Core Description Input: The core's specifications are provided to Py2hwsw in the form of JSON or a Python dictionary, utilizing standard Py2hwsw attributes.
- Flexible Attribute Handling: When generating the cores dictionary via a Python script, users can include a set of standard Py2hwsw attributes alongside their own custom-defined attributes.

Learn more about 3[[How It Works]] and ??[[How To Use]].



## 2 Getting Started

## 2.1 Setup Directory

The setup directory of a core may have the following structure:



Only the core\_name.py or core\_name.json file is needed to pass the core's description to Py2HWSW. The remaining directories and files are optional.

If the document, hardware, and software directories exist, they will be copied to the build directory, over-riding any files already present there, such as standard ones or files from other cores.

The \*\_build.mk files allow the user to include core specific Makefile targets and variables from the build process. These will be copied to the build directory and included in the standard build process Makefiles.

The src directories contain manually written Verilog/C/TeX sources for the core, should they be needed.

The following directories and files do not follow a mandatory structure, but are typically used for the following purposes:



The hardware/modules and submodules directories typically contain setup directories of other cores.

The scripts directory contains scripts specific to the core, and may be called by the user or from the core\_name.py script.

A simple example of a core's setup directory is available for the iob\_and core.

A more complex example of a core's setup directory is available for the iob\_soc core.

### 2.2 Create An AND Gate Core: iob\_and

The simplest core description for Py2HWSW is as follows:

```
1 # SPDX-FileCopyrightText: 2024 IObundle
 #
 # SPDX-License-Identifier: MIT
  def setup(py_params_dict):
       attributes_dict = {
7
           "version": "0.1",
           "generate_hw": True,
           "confs": [
10
                {
11
                     "name": "general",
12
                     "descr": "General group of confs",
13
                     "confs": [
14
                         {
15
                              "name": "W",
16
                              "type": "P",
17
                              "val": "21",
18
                              "min": "1",
19
                              "max": "32",
20
                              "descr": "IO width",
                         },
22
                    ],
23
                },
24
           ],
25
           "ports": [
26
                {
27
                     "name": "a_i",
28
                     "descr": "Input port",
29
                     "signals": [
30
                         {"name": "a_i", "width": "W"},
31
                    ],
32
                },
33
34
                     "name": "b_i",
35
                     "descr": "Input port",
36
                     "signals": [
37
                         {"name": "b_i", "width": "W"},
38
                    ],
39
                },
```



```
{
41
                    "name": "y_o",
42
                    "descr": "Output port",
43
                    "signals": [
44
                         {"name": "y_o", "width": "W"},
45
                    ],
               },
           ],
48
           "superblocks": [
49
                {
                    "name": "simulation",
51
                    "descr": "Blocks for simulation",
52
                    "blocks": [
53
                         # Simulation wrapper
                         {
55
                              "core_name": "iob_sim",
56
                              "instance_name": "iob_sim",
57
                              "dest_dir": "hardware/simulation/src",
58
                         },
59
                    ],
60
               },
61
           ],
           "snippets": [{"verilog_code": "
                                                  assign y_o = a_i & b_i;"}],
63
      }
64
65
      return attributes_dict
```

More examples and information can be found in the ??[[How To Use]] section.

A set of basic cores to showcase the various Py2HWSW features can be found in the basic\_tests directory.

## 2.3 Setup And Build

To checkout the source and setup the example iob\_and core:

```
1 $ git clone --recursive git@github.com:IObundle/py2hwsw.git
2 $ cd py2hwsw/
3 $ nix-shell py2hwsw/lib/ # Optional step to install environment with
    necessary dependencies
4 $ py2hwsw iob_and setup --no_verilog_lint
```

To do a clean setup:

```
py2hwsw iob_and clean
py2hwsw iob_and setup --no_verilog_lint
```

The setup process will generate a build directory containing the core's verilog sources and build files. By default, the build directory is '../[core\_name]\_V[core\_version]'.

To build and run the core in simulation:

# **Py2HWSW, Python framework, project manager, hardware/software codesign, Verilog generator** USER GUIDE, 0.81, BUILD 94E3EC1A



1 \$ make -C ../iob\_and\_V\* sim-run

## 3 How It Works

This section gives a detailed description of the Py2HWSW framework.

## 3.1 Setup Flow Chart

Figure 1 presents a high-level flow chart of the Py2HWSW setup procedure.





Figure 1: High-Level Flow Chart of Py2HWSW Setup Procedure



## 3.2 Block hierarchy

Figure 2 presents an example block hierarchy for a Py2HWSW project. Superblocks are only used if they are superblocks of the project's top module or of one of its wrappers.



Figure 2: Block Hierarchy of a Py2HWSW Project

### 3.3 Standard Interfaces

The py2hwsw framework provides the following two standard interfaces: 1) Core "setup" function receives information from py2hwsw via "Python Parameters". 2) Core "setup" function returns a core description to py2hwsw via a python dictionary.

The core's "setup" function is the python function defined by the user in the ¡core\_name¿.py file.

If the core is described by a JSON file, then the "Python Parameters" interface is not available. The JSON file gives a dictionary to py2hwsw, similar to the python dictionary of the "setup" function. This allows the user to use external tools to generate cores in JSON format.



## 3.4 Main launch script: py2hwsw.py

The main launch script for the Py2HWSW progam is the 'py2hwsw.py' script.

The following code snippet from that script processes the command line arguments and launches the program for the specified "target".

```
iob_core.global_build_dir = args.build_dir
      iob_core.global_project_root = args.project_root
      iob_core.global_project_vformat = args.verilog_format
      iob_core.global_project_vlint = args.verilog_lint
      iob_core.global_clang_format_rules_filepath = args.clang_rules
      iob_base.debug_level = args.debug_level
     if args.py2hwsw_docs:
          iob_core.setup_py2_docs(PY2HWSW_VERSION)
          exit(0)
10
11
     if not args.core_name:
12
          parser.print_usage(sys.stderr)
13
          fail_with_msg("Core name is required.")
14
15
     py_params = \{\}
      if args.py_params:
17
          for param in args.py_params.split(":"):
18
              k, v = param.split("=")
              py_params[k] = v
20
21
      if args.target == "setup":
22
          iob_core.get_core_obj(args.core_name, **py_params)
23
      elif args.target == "clean":
24
          iob_core.clean_build_dir(args.core_name)
25
      elif args.target == "print_build_dir":
26
          iob_core.print_build_dir(args.core_name, **py_params)
      elif args.target == "print_core_dict":
28
          iob_core.print_core_dict(args.core_name, **py_params)
29
      elif args.target == "print_py2hwsw_attributes":
30
          iob_core.print_py2hwsw_attributes(args.core_name, **py_params)
31
      else:
32
          fail_with_msg(f"Unknown target: {args.target}")
```

**View Source** 

### 3.5 Main class for core representation: iob\_core.py

The iob\_core class is the main class used to represent a core.

It inherits attributes from its parent classes iob\_module and iob\_instance.

```
class iob_core(iob_module, iob_instance):
```

**View Source** 



The get\_core\_obj function is used to generate an instance of a core based on a given core name and python parameters. This method will search for the corresponding Python or JSON file of the core, and generate a python object based on info stored in that file, and info passed via python parameters.

```
"""Parse attributes dictionary given, and build and set the
             corresponding
          attributes for this core, using the handlers stored in '
             ATTRIBUTE_PROPERTIES '
          dictionary.
          If there is no handler for an attribute then it will raise an error.
          # For each attribute of the dictionary, check if there is a handler,
          # and use it to set the attribute
          for attr_name, attr_value in attributes.items():
              if attr_name in self.ATTRIBUTE_PROPERTIES:
                  self.ATTRIBUTE_PROPERTIES[attr_name].set_handler(attr_value)
              else:
11
                  fail_with_msg(
12
                       f"Unknown attribute '{attr_name}' in core {attributes['
13
                          original_name']}"
                  )
14
15
      def lint_and_format(self):
16
          """Run Linters and Formatters in setup and build directories."""
17
          # Find Verilog sources and headers from build dir
18
          verilog_headers = []
          verilog_sources = []
20
          for path in Path(os.path.join(self.build_dir, "hardware")).rglob("*.
21
             vh"):
              # Skip specific Verilog headers
22
              if path.name.endswith("version.vh") or "test_" in path.name:
23
                  continue
24
              # Skip synthesis directory # TODO: Support this?
25
              if "/syn/" in str(path):
                   continue
27
              verilog_headers.append(str(path))
28
              # print(str(path))
29
          for path in Path(os.path.join(self.build_dir, "hardware")).rglob("*.
             v"):
              # Skip synthesis directory # TODO: Support this?
31
              if "/syn/" in str(path):
                  continue
33
              verilog_sources.append(str(path))
34
              # print(str(path))
35
36
          # Run Verilog linter
37
          if __class__.global_project_vlint:
38
              verilog_lint.lint_files(verilog_headers + verilog_sources)
39
          # Run Verilog formatter
41
          if __class__.global_project_vformat:
42
              verilog_format.format_files(
43
                  verilog_headers + verilog_sources,
```



```
os.path.join(os.path.dirname(__file__), "verible-format.
rules"),

Run Python formatter
sw_tools.run_tool("black")
```

## 3.6 Configuration class: iob\_conf.py

The iob\_conf class is used to represent a configuration option of the core. This class contains a set of attributes, each preceded by a comment describing the purpose of the attribute.

```
class iob_conf:
      """Class to represent a configuration option."""
2
     # Identifier name for the configuration option.
     name: str = ""
5
     \# Type of configuration option, either M (Verilog macro), P (Verilog
         parameter) or F (Verilog false-parameter).
     # False-parameters are the same as verilog parameters except that the
         its value must not be overriden.
     tvpe: str = ""
8
     # Value of the configuration option.
     val: str | int | bool = ""
10
     # Minimum value supported by the configuration option (NA if not
11
         applicable).
     min: str | int = "NA"
12
     # Maximum value supported by the configuration option (NA if not
13
         applicable).
     max: str | int = "NA"
14
     # Description of the configuration option.
     descr: str = "Default description"
16
     # Only applicable to Verilog macros: Conditionally enable this
17
         configuration if the specified Verilog macro is defined/undefined.
     if_defined: str = ""
     if_not_defined: str = ""
19
     # If enabled, configuration option will only appear in documentation.
20
         Not in the verilog code.
     doc_only: bool = False
```

#### **View Source**

The iob\_conf\_group class is used to represent a group of configuration options. This class contains a set of attributes, each preceded by a comment describing the purpose of the attribute.

```
class iob_conf_group:
    """Class to represent a group of configurations."""

# Identifier name for the group of configurations.
    name: str = ""
# Description of the configuration group.
```



```
descr: str = "Default description"

# List of configuration objects.

confs: list = field(default_factory=list)

# If enabled, configuration group will only appear in documentation. Not in the verilog code.

doc_only: bool = False

# If enabled, the documentation table for this group will be terminated by a TeX '\clearpage' command.

doc_clearpage: bool = False
```

The py2hwsw tool uses methods from the config\_gen.py script to generate the '\*\_conf.vh' file, which contains all the Verilog macros that must be held for every design instance of the core.

Each generated Verilog macro is based on the attributes from the corresponding instance of the 'iob\_conf' class.

```
for group in macros:
          # If group has 'doc_only' attribute set to True, skip it
2
          if group.doc_only:
3
              continue
          for macro in group.confs:
5
              # If macro has 'doc_only' attribute set to True, skip it
              if macro.doc_only:
                  continue
              if macro.if_defined:
                  file2create.write(f"'ifdef {macro.if_defined}\n")
10
              if macro.if_not_defined:
                  file2create.write(f"'ifndef {macro.if_not_defined}\n")
12
              # Only insert macro if its is not a bool define, and if so only
13
                 insert it if it is true
              if type(macro.val) is not bool:
                  m_name = macro.name.upper()
15
                  m_default_val = macro.val
16
                  file2create.write(f"'define {core_prefix}{m_name} {
                     m_default_val}\n")
              elif macro.val:
18
                  m_name = macro.name.upper()
19
                  file2create.write(f"'define {core_prefix}{m_name} 1\n")
20
              if macro.if_defined or macro.if_not_defined:
                  file2create.write("'endif\n")
22
```

### **View Source**

The py2hwsw tool uses methods from the param\_gen.py script to generate the Verilog parameters code that is automatically inserted in the core's Verilog module and instances.

Each generated Verilog parameter is based on the attributes from the corresponding instance of the 'iob\_conf' class.

```
lines = []
core_prefix = f"{core.name}_".upper()
for idx, parameter in enumerate(core_parameters):
    # If parameter has 'doc_only' attribute set to True, skip it
```



```
if parameter.doc_only:
              continue
          p_name = parameter.name.upper()
          p_comment = ""
          if parameter.type == "F":
10
              p_comment = " // Don't change this parameter value!"
11
          lines.append(f"
                              parameter {p_name} = '{core_prefix}{p_name},{
12
             p_comment \n")
13
      # Remove comma from last line
14
15
          lines[-1] = lines[-1].replace(",", "", 1)
```

## 3.7 Signal class: iob\_signal.py

The iob\_signal class is used to represent a signal for a hardware wire or port. This class contains a set of attributes, each preceded by a comment describing the purpose of the attribute.

```
class iob_signal:
      """Class that represents a wire/port signal"""
     # Identifier name for the signal.
4
     name: str = ""
     # Number of bits in the signal.
6
     width: str or int = 1
     # Description of the signal.
     descr: str = "Default description"
     # If enabled, signal will be generated with type 'reg' in Verilog.
10
     isvar: bool = False
11
     # Used for 'iob_comb': If enabled, iob_comb will infer a register for
13
         this signal.
     isreg: bool = False
14
     # Used for 'iob_comb': List of signals associated to the infered
15
         register.
     reg_signals: list[str] = field(default_factory=list)
16
     # Logic value for future simulation effort using global signals list.
18
     # See 'TODO' in iob_core.py for more info: https://github.com/IObundle/
19
         py2hwsw/blob/a1e2e2ee12ca6e6ad81cc2f8f0f1c1d585aaee73/py2hwsw/scripts
         /iob_core.py#L251-L259
     value: str or int = 0
```

## View Source

The py2hwsw tool uses the 'get\_verilog\_wire'/'get\_verilog\_port' methods from the 'iob\_signal' class to generate the Verilog code for the hardware wire/port based on the attributes from the corresponding instance of the 'iob\_signal' class.

```
def get_verilog_wire(self):
```



```
"""Generate a verilog wire string from this signal"""
         wire_type = "reg" if self.isvar or self.isreg else "wire"
3
         width_str = "" if self.get_width_int() == 1 else f"[{self.width
            }-1:0] "
         return f"{wire_type} {width_str}{self.name};\n"
     def get_verilog_port(self, comma=True):
         """Generate a verilog port string from this signal"""
         self.assert_direction()
3
         comma_char = "," if comma else ""
         port_type = " reg" if self.isvar or self.isreg else ""
         width_str = "" if self.get_width_int() == 1 else f"[{self.width
            }-1:0] "
         return f"{self.direction}{port_type} {width_str}{self.name}{
            comma_char}\n"
```

## 3.8 Wire class: iob\_wire.py

The iob\_wire class is used to represent a group of hardware wires (signals) used to interconnect components automatically generated. This class contains a set of attributes, each preceded by a comment describing the purpose of the attribute.

```
class iob_wire:
     """Class to represent a wire in an iob module"""
3
     # Identifier name for the wire.
     name: str = ""
     # Name of the standard interface to auto-generate with 'if_gen.py'
     interface: if_gen.interface = None
     # Description of the wire.
     descr: str = "Default description"
9
     # Conditionally define this wire if the specified Verilog macro is
10
         defined/undefined.
     if_defined: str = ""
11
     if_not_defined: str = ""
     # List of signals belonging to this wire
13
     # (each signal represents a hardware Verilog wire).
14
     signals: List = field(default_factory=list)
```

#### **View Source**

The 'signals' attribute stores a list of signal objects, represented by the 'iob\_signal' class ??.

The py2hwsw tool uses the 'generate\_wires' method from the 'wire\_gen.py' script to generate the Verilog code for the wire based on the attributes from the corresponding instance of the 'iob\_wire' class.

```
for wire in core.wires:
    # Open ifdef if conditional interface
    if wire.if_defined:
        code += f"'ifdef {wire.if_defined}\n"
```



```
if wire.if_not_defined:
5
              code += f"'ifndef {wire.if_not_defined}\n"
6
          signals_code = ""
          for signal in wire.signals:
9
              if isinstance(signal, iob_signal):
10
                   signals_code += "
                                         " + signal.get_verilog_wire()
11
          if signals_code:
12
              code += f"
                             // {wire.name}\n"
13
              code += signals_code
14
15
          # Close ifdef if conditional interface
16
          if wire.if_defined or wire.if_not_defined:
17
              code += "'endif\n"
```

## 3.9 Port class: iob\_port.py

The iob\_port class is used to represent an interface for the core. An interface is a group of hardware ports (signals) that may be generic or follow a standard. Due to the similarities between a port and a wire, this class inherits the attributes from the 'iob\_wire' ?? class. Besides the inherited attributes, the class contains a set of new port specific attributes, each preceded by a comment describing the purpose of the attribute.

```
class iob_port(iob_wire):
     """Describes an IO port."""
3
     # External wire that connects this port
4
      e_connect: iob_wire | None = None
     # Dictionary of bit slices for external connections. Name: signal name;
         Value: bit slice
     e_connect_bit_slices: list = field(default_factory=list)
     # If enabled, port will only appear in documentation. Not in the verilog
          code.
     doc_only: bool = False
9
     # If enabled, the documentation table for this port will be terminated
10
         by a TeX '\clearpage' command.
     doc_clearpage: bool = False
```

#### **View Source**

Similar to the 'iob\_wire' class, the 'signals' attribute stores a list of signal objects, represented by the 'iob\_signal' class ??.

The py2hwsw tool uses the 'generate\_ports' method from the 'io\_gen.py' script to generate the Verilog code for the port based on the attributes from the corresponding instance of the 'iob\_port' class.

```
for port_idx, port in enumerate(core.ports):
    # If port has 'doc_only' attribute set to True, skip it
    if port.doc_only:
        continue

# Open ifdef if conditional interface
```



```
if port.if_defined:
              lines.append(f"'ifdef {port.if_defined}\n")
8
          if port.if_not_defined:
              lines.append(f"'ifndef {port.if_not_defined}\n")
10
11
          lines.append(f"
                             // {port.name}\n")
12
13
          for signal_idx, signal in enumerate(port.signals):
14
              lines.append("
                                " + signal.get_verilog_port())
15
          # Close ifdef if conditional interface
17
          if port.if_defined or port.if_not_defined:
18
              lines.append("'endif\n")
19
      # Remove comma from last port line
21
      if lines:
22
          i = -1
23
          while lines[i].startswith("'endif"):
24
              i -= 1
25
          lines[i] = lines[i].replace(",", "", 1)
```

## 3.10 Special cases

Most of the cores provived by the py2hwsw's library are built using the standard interfaces mentioned in section 3.3.

However, there are some cores that due to limitations of the standard interfaces, rely instead on internal py2hwsw methods for extra features. The following list describes the cores don't rely solely on the standard interfaces.

- iob\_system: This core uses the 'is\_system' attribute to enable an internal py2hwsw method that automatically fixes the address widths of the cbus interfaces of the system's peripherals.
- iob\_csrs: The py2hwsw tool contains an internal method to automatically search for the "iob\_csrs" subblock and insert a "¡prefix¿\_cbus\_s" port on the instantiator core of this subblock. It then connects this newly created "¡prefix¿\_cbus\_s" port of the instantiator core to the iob\_csrs "control\_if\_s" port. The '¡prefix¿' is replaced by instance name of iob\_csrs subblock.