# Design and Performance Analysis of A Low Power, Low Noise 1.6GHz Charge Pump Integer-N PLL in **Different PVT Corners**

S M Mojahidul Ahsan Circuit and System Design Dept. Ulkasemi Pvt. Ltd. Dhaka, Bangladesh mojahidulahsan@gmail.com

Nosheen Afroz Circuit and System Design Dept. Ulkasemi Pvt. Ltd. Dhaka, Bangladesh nosheenafroz19.na@gmail.com

Tasnuva Hassan Circuit and System Design Dept. Ulkasemi Pvt. Ltd. Dhaka, Bangladesh tasnuvahassan@ymail.com

Sanjana Afrin Raisa Circuit and System Design Dept. Ulkasemi Pvt. Ltd. Dhaka, Bangladesh sanjana1553@gmail.com

Saad Ibn Hasan Circuit and System Design Dept. Ulkasemi Pvt. Ltd. Dhaka, Bangladesh saad.eee151@gmail.com

Abstract—A fast locking low phase noise 1.6GHz PLL has been presented in this paper. The PLL was designed in 28nm technology with 1V nominal supply voltage. The phase noise of the PLL has been reduced by implementing current starved ring oscillator VCO. The lock time of the PLL is reduced by using a current steering charge pump (CP). The PLL has been designed and simulated in different PVT corners. The simulation results show that the PLL achieves lock state at only 951ns in standard typical PVT (Process, Voltage and Temperature) corner. A low phase noise of only -60.67dBc/Hz at 1MHz has been achieved. It consumes a very low area of only 50u x 45u. The layout of the circuit along with pre and post layout simulation results have been incorporated in this paper.

Keywords— Phase Frequency detector(PFD), Charge Pump(CP), Voltage controlled Oscillator(VCO), Frequency divider, lock time, phase delay

# I. INTRODUCTION

The PLL is most commonly used as a frequency synthesizer in radio frequency or wireless applications and in electronics devices such as memories, hard disk drives, and wireless transceivers where it is responsible for stepping up the clock frequency by using a divider in the feedback loop [1]. It generates, stabilizes, modulates, demodulates, filters or recovers a signal from a noisy communications channel. The functional blocks of a PLL consists of five basic components, i.e. phase frequency detector (PFD), charge pump (CP), low pass filter (LPF), voltage controlled oscillator (VCO) and Frequency Divider (FD). Modern communication demands high speed performance in data transmission with low power consumption, low jitter, low cost, and small chip area [2]. The PFD plays a critical role affecting important performance parameters, such as jitters, phase noise and lock time. Basic PFD consists of dead zone due to which the PFD fails to detect below a certain phase difference which results in increased phase noise [3]. The high value of loop gain of VCO (KVCO) contributes to high jitter of the PLL [4]. Various non-idealities are caused by The Charge Pump such as DC mismatch of the charging/discharging currents and glitches, which degrade the performance of the overall loop thus, results in slower performance and increased phase noise [5].

Considering all these, we have designed a PLL in 28nm CMOS technology where we implemented a tri state PFD which has zero dead zone. We adopted a current steering CP technology to achieve fast-locking PLL and a low noise current starved CMOS VCO which greatly reduces the output noise and thus increases the stability of the PLL.

The paper has been organized in the following way: In section 2 the proposed topology of all the PLL blocks has been discussed. section 3 presents the functional operation of a conventional PLL. Section 4 comprises of the simulation results obtained from pre layout and post layout simulations and finally, in section 5, a summary of all the findings has been made to conclude the paper.

#### II. FUNCTIONAL BLOCKS OF PLL

#### A. Phase Frequency Detector (PFD)

Phase frequency detector is a key building block of a PLL that affects the overall performance of PLL, such as jitters, phase noise and lock time. A PFD detects both phase and frequency difference between the input reference signal and the feedback signal, which generates output voltage pulses with width proportional to the phase difference. A wide detection range of the phase difference of a PFD is a critical factor for PLL. In conventional PLL, the main problem is the presence of the dead zone which is defined as the maximum phase difference between the two inputs that cannot be detected by a PFD. Due to the presence of dead zone, the PFD fails to detect the phase error caused by a very small value of phase difference, which makes the loop essentially open and increase the phase noise of the PLL [6]. To avoid the dead zone, in this paper, a Tri state D-Flip Flop based PFD with delay logic added to reset path has been used which makes the delay in the rest path to be longer than the switching time of the charge pump currents. Due to the delay, there will be short pulses both on up and down signal, even when the PLL is in locked state. Fig. 1 shows the block diagram of the PFD architecture we have used in our PLL design.



Fig. 1. Phase Frequency Detector Topology with zero dead zone.

# B. Current Steering Charge Pump (CP)

A charge pump, consisting of a current source or sink, charges or discharges the loop filter according to its inputs which are the output of the PFD. The digital outputs from the PFD is converted to current signals which turns on or turns off the current source and sinks in the charge pump. The CP maintains a continuous flow of current which changes direction only when needed. Charge-Pump PLLs offer an infinite pull-in range and zero steady-state phase error compared to classical voltage phase-detector PLL. In this paper we used a differential current steering Charge Pump which provides the advantage of operating at low swing input signals which makes it useful for PLL with a high speed reference clock [1]. Fig. 2 shows the circuit diagram of the current steering Charge Pump topology we have used.

The up and dn switch circuits of The PFD are designed with a mirror level tracking structure where the *upb* and *dnb* of up and dn are added to the output of the PFD, in order to charge shunt and increase the switching speed and effectively suppress the switching noise [7].

#### C. Loop Filter

The loop filter plays a vital role in PLL since inappropriate values of loop filter may cause the PLL to increase its lock time [8]. Also due to variations in the loop filter, the PLL might leave the lock state. The loop filter mainly converts the current generated by the CP to the control voltage of the VCO that controls the oscillation frequency of the VCO. A second order low pass filter has been used in this design. The second capacitor of the LPF smooths out the current spikes and the two poles, one at low and the other at high frequency and a zero altogether increases the stability of the system. Fig. 3 shows a second order low pass filter [8]. The transfer function of the loop filter is given by [9],

$$F(s) = \frac{s + \tau_1^{-1}}{C_2 s (s + \tau_2^{-1})}$$
 (1)

Where,

$$\tau_1 = RC_1, \ \tau_2 = \frac{c_1c_2}{c_2+c_2}$$

#### D. Voltage Controlled Oscillator (VCO)

The VCO is a very crucial building block of a PLL since on it, depends the various important performance parameters like phase noise, jitter, tuning range, tuning linearity, power consumption, etc. of the PLL. Higher value of loop gain of



Fig. 2. Current Steering Charge Pump



Fig. 3. Second order filter used as loop filter in this design

VCO (K<sub>VCO</sub>) contributes to higher jitter in the PLL. Compared to the several topologies of VCO available, we used the Current Starved VCO with 5 inverter stages connected in ring oscillator configuration in our design since it offers lower loop gain and thus less jitter, wider tuning range and less area requirement than the LC resonant VCO, Ring Oscillator based VCO and other topologies [4]. The added inverter architecture added the drive strength of the VCO output signal which can be used to drive higher loads. Fig. 4 shows the base circuit topology used for designing the current starved ring oscillator based VCO. The oscillation frequency of the current starved VCO (fosc) for N inverter stages is given by bias current (Id), total capacitance (Ctot) and control voltage (Vctrl) [10].

$$f_{osc} = \frac{I_d}{2NC_{tot}V_{ctrl}}$$
 (2)

In Fig 5, the voltage control versus frequency curve is shown from where we get the gain of the designed VCO from the slope of the curve which is 26.3Ghz/V.

# E. Frequency Divider

The high-speed frequency divider is a very significant block in a PLL for generating any range of frequencies from a oscillator. The purpose of the N divider in a phase-locked loop (PLL) is to divide the high frequency of the VCO down to a frequency which closure to the reference frequency which usually generated from crystal oscillator and can generate very low frequency. In this design we used a divide by 16 divider for our 1.6GHz generating PLL, to obtain a feedback clock of 100MHz. We used D-flipflop for the divider design to obtain faster speed and reduce area and power consumption [11].



Fig. 4. Current Starved Ring Oscillator Based VCO



Fig. 5.VControl vs Frequency graph for VCO



Fig. 6. 1/16 Frequency divider using positive edge triggered DFF.

#### III. FUNCTIONAL OPERATION

The PFD compares the reference signal  $F_{REF}$  with that of the divided down VCO signal (Fvco/N) and simultaneously generates up, dn, and the upb, dnb signals to control the charge pump. Based on the difference in phase between these two signals, the CP charges and discharges, thus changes the magnitude of the voltage V<sub>C</sub>. The V<sub>C</sub> passes through a low pass filter to eliminate all the high frequency components and is then given to the VCO as control voltage, depending on which, the VCO produces its output frequency [7].

#### IV. SIMULATIONS AND RESULTS

Fig. 7 shows the waveform of transient analysis of the designed PLL. It includes the reference frequency, followed by the feedback frequency, charge pump output and finally the PLL output frequency. All the simulations are carried out in different simulation model PVT corners and parasitic corners. In the figure and discussion, TT means Typical performance for both NMOS and PMOS. FF means both are fast and SS means both are slow. Generally, these threes corners cover all the significant variation of FEOL stack [12]. A broader discussion and data analysis has been carried out in the later part in this section.

#### A. Pre-layout simulation and result

The output frequency of the PLL is given by the equation:

$$F_{OUT} = N \times F_{REF} \qquad (3)$$

In this design  $F_{REF}$ =100 MHz, N =16. So,  $F_{OUT}$  = 1.6GHz. The PLL has been simulated in TT/25C/1.0V, FF/125C/1.1V and SS/-40C/0.9V PVT corners. Table I. illustrates the prelayout frequency data in all these corners.

# B. Layout area and Post-layout performance evaluation

The layout of the designed PLL is shown in Fig. 12. The complete area of the PLL obtained after layout is (50x45) um. The PLL simulation results in all the three corners vary in the post layout simulation from the pre layout simulation to some

TABLE I. PRE-LAYOUT SIMULATION DATA IN DIFFERENT PVT CORNERS

| Process<br>Corner | Temperatu<br>re (C) | Voltage (V) | Frequency | Lock Time | Average<br>Current | Leakage<br>Current |
|-------------------|---------------------|-------------|-----------|-----------|--------------------|--------------------|
| TT                | 25                  | 1           | 1.61G     | 986n      | 837u               | 435u               |
| FF                | 125                 | 1.1         | 1.62G     | 506n      | 1.2m               | 657u               |
| SS                | -40                 | 0.9         | 1.6G      | 2.09u     | 471u               | 449u               |



Fig. 7. Transient simulation result for 1.6GHz PLL in TT/25C/1.0V corner.

extent. The post layout simulation data is presented in the Table II. A comparison among the pre-layout data and postlayout data can be seen from Fig. 7 to Fig. 11 in a sequence of frequency, lock time, average current and leakage current. We can see that the worst case deviation for output frequency (speed) occurs at SS/-40C/0.9V PVT corner which is 2.5%.

The phase noise analysis of the VCO shows -60.67 dBc/Hz at 1MHz at TT corner, -57.55 dBc/Hz at 1MHz at FF corner and -64.62 dBc/Hz at 1MHz at TT corner. A comparative performance study of this PLL design has been shown to the Table III with recently designed PLLs in different technology.

#### V. CONCLUSION

A 1.6GHz fast locking, low noise phase locked loop is designed in 28-nm technology. The design incorporated zero dead-zone PFD, current steering charge pump and current starved VCO in particular. The layout has been designed in a compact area. The pre-layout and post-layout simulation as well as their graphical comparison are presented. The designed PLL can be used as a high speed clock generator, frequency synthesizer, clock recovery circuit etc.

#### ACKNOWLEDGMENT

The authors would like to thank Shivraj Gurpadappa Dharne for his design guidance and support. They would also like to thank Mahmudul Hasan and Ehteshum Hossain for the work done in the layout of this design.

TABLE II. POST LAYOUT SIMULATION DATA

| Parasitic<br>Corner | Process<br>Corner | Temperatu<br>re (C) | Voltage (V) | Frequency | Lock Time | Average<br>Current | Leakage<br>Current |
|---------------------|-------------------|---------------------|-------------|-----------|-----------|--------------------|--------------------|
| Nominal             | TT                | 25                  | 1           | 1.62G     | 951n      | 878u               | 485u               |
| FuncCmin            | FF                | 125                 | 1.1         | 1.62G     | 586n      | 1.21m              | 676u               |
| FuncCmax            | SS                | -40                 | 0.9         | 1.64G     | 2.24u     | 515u               | 379u               |

TABLE III. PERFORMANCE ANALYSIS OF RECENT PLL TOPOLOGIES

| REF.                 | [13]          | [14]        | [15]          | [16]          | [17]  | [18]          | This<br>Work |
|----------------------|---------------|-------------|---------------|---------------|-------|---------------|--------------|
| Tech. (nm)           | 28            | 28          | 28            | 180           | 180   | 180           | 28           |
| Year (20 -)          | 18            | 18          | 14            | 20            | 17    | 20            | 20           |
| Frequency<br>(GHz)   | 23.3-<br>30.2 | 5.5-<br>7.3 | 9.2 -<br>12.7 | 0.06<br>- 1.9 | 2.4   | 2.4           | 1.62         |
| Phase noise (dBc/Hz) | -34.6<br>@1M  | N/A         | -138<br>@2M   | -102<br>@1M   | N/A   | -125.1<br>@1M | -62.6<br>@1M |
| Settling<br>time     | N/A           | N/A         | 2us           | N/A           | 55 ns | 1.7 μs        | 951ns        |
| VDD(V)               | 1.2           | 1.8         | 1.8           | 1.8           | 1.8   | 1.8           | 1            |
| Power                | 15.4          | 18.9        | 13            | 17.4          | 13.3  | 9.72          | 837          |
|                      | mW            | mW          | mW            | mW            | mW    | mW            | uW           |



Fig. 8. Frequency plot of Pre-layout vs Post-layout data in different PVT



Fig. 9. Lock time plot of Pre-layout vs Post-layout data in different PVT corners



Fig. 10. Average current plot of Pre-layout vs Post-layout data in different PVT corners



Fig. 11. Leakage current plot of Pre-layout vs Post-layout data in different PVT corners



Fig. 12. Layout of the 1.6GHz PLL in 28-nm technology

#### REFERENCES

- I. Bisht, "Design of PLL-Based Clock and Data Recovery [1] Circuits for High-Speed SerDes Links," 2014.
- [2] Z. M. Ashari, A. N. Nordin, and M. I. Ibrahimy, "Design of a 5GHz phase-locked loop," in 2011 IEEE Regional Symposium on Micro and Nano Electronics, 2011, pp. 167-171.
- [3] V. Kalenteridis, K. Papathanasiou, and S. Siskos, "Analysis and design of charge pumps for telecommunication applications," in *IFIP/IEEE* International Conference on Very Large Scale Integration-System on a Chip, 2008, pp. 43-60.

- [4] C. Shekhar and S. Qureshi, "Design and Analysis of Current Starved VCO Targeting SCL 180 nm CMOS Process," in 2018 IEEE International Symposium on Smart Electronic Systems (iSES)(Formerly iNiS), 2018, pp. 86-89.
- B. Na, J. Xincun, G. Weiping, and L. Zhiting, "An [5] improved charge pump with suppressed charge sharing effect," TELKOMNIKA Indonesian J. Electrical Eng, vol. 12, pp. 1245-1249, 2014.
- [6] L. Zhang, Z. Wang, T. Zhang, and X. Peng, "An improved fast acquisition phase frequency detector for high speed phase-locked loops," in AIP conference proceedings, 2018, p. 040030.
- X. Chen, L. Cai, Y. Xu, J. Ou, and J. Liao, "A 0.13 um [7] low phase noise and fast locking PLL," in 2019 IEEE 4th Advanced Information Technology, Electronic and Automation Control Conference (IAEAC), 2019, pp. 1468-1471.
- [8] K. K. Patel, N. D. Patel, and K. P. Thakore, "Charge Pump Loop Filter and VCO for Phase Lock Loop Using 0.18 µm CMOS Technology," IOSR Journal of VLSI and Signal Processing (IOSR-JVSP), vol. 2, pp. 21-25, 2013.
- [9] Y.-C. Chen, F.-R. Chang, and Y.-S. Chou, "Loop filter design for third-order charge-pump PLL using linearized discrete-time model," in 2010 IEEE International Conference on Control Applications, 2010, pp. 2225-
- [10] S. Suman, K. Sharma, and P. Ghosh, "Analysis and design of current starved ring VCO," in 2016 International Conference on Electrical, Electronics, and Optimization Techniques (ICEEOT), 2016, pp. 3222-3227.
- G. M. Xiong, A. T. Do, J. K. Wang, C. L. Yeoh, K. S. [11] Yeo, and C. Choong, "Development of a miniaturized stimulation device for electrical stimulation of cells," Journal of biological engineering, vol. 9, pp. 1-10, 2015.
- N. H. Weste and D. Harris, CMOS VLSI design: a circuits [12] and systems perspective: Pearson Education India, 2015.
- [13] S. Ek, T. Påhlsson, C. Elgaard, A. Carlsson, A. Axholt, A.-K. Stenman, et al., "A 28-nm FD-SOI 115-fs jitter PLL-based LO system for 24-30-GHz sliding-IF 5G transceivers," IEEE Journal of Solid-State Circuits, vol. 53, pp. 1988-2000, 2018.
- [14] W. Wu, C.-W. Yao, K. Godbole, R. Ni, P.-Y. Chiang, Y. Han, et al., "A 5.5-7.3 GHz Analog Fractional-N Sampling PLL in 28-nm CMOS with 75 fs rms Jitter and-249.7 dB FoM," in 2018 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2018, pp. 6403-6408.
- [15] J. Betbeder, V. Gond, F. Frappart, N. N. Baghdadi, G. Briant, and E. Bartholomé, "Mapping of Central Africa forested wetlands using remote sensing," IEEE Journal of Selected Topics in Applied Earth Observations and Remote Sensing, vol. 7, pp. 531-542, 2013.
- [16] W. Zou, D. Ren, and X. Zou, "A wideband low-jitter PLL with an optimized Ring-VCO," IEICE Electronics Express, vol. 17, pp. 20190703-20190703, 2020.
- A. Koithyar and T. Ramesh, "Integer-N charge pump [17] phase locked loop with reduced current mismatch," in International Conference onWireless Communications, Signal Processing and Networking (WiSPNET), 2017, pp. 650-653.
- A. Koithyar and T. K. Ramesh, "Integer-N charge pump [18] phase locked loop for 2.4 GHz application with a novel design of phase frequency detector," IET Circuits, Devices & Systems, vol. 14, pp. 60-65, 2019.